blob: fb0cb63aa9c92f9d35e559f03081b14d2e65d30d [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
16
17#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
34#include <queue>
35#include <set>
36
37using namespace llvm;
38
39const char *MipsTargetLowering::
40getTargetNodeName(unsigned Opcode) const
41{
42 switch (Opcode)
43 {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000044 case MipsISD::JmpLink : return "MipsISD::JmpLink";
45 case MipsISD::Hi : return "MipsISD::Hi";
46 case MipsISD::Lo : return "MipsISD::Lo";
47 case MipsISD::GPRel : return "MipsISD::GPRel";
48 case MipsISD::Ret : return "MipsISD::Ret";
49 case MipsISD::SelectCC : return "MipsISD::SelectCC";
50 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
51 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
52 case MipsISD::FPCmp : return "MipsISD::FPCmp";
53 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054 }
55}
56
57MipsTargetLowering::
58MipsTargetLowering(MipsTargetMachine &TM): TargetLowering(TM)
59{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000060 Subtarget = &TM.getSubtarget<MipsSubtarget>();
61
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062 // Mips does not have i1 type, so use i32 for
63 // setcc operations results (slt, sgt, ...).
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 setSetCCResultContents(ZeroOrOneSetCCResult);
65
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000066 // JumpTable targets must use GOT when using PIC_
67 setUsesGlobalOffsetTable(true);
68
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069 // Set up the register classes
70 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
71
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 // When dealing with single precision only, use libcalls
73 if (!Subtarget->isSingleFloat()) {
74 addRegisterClass(MVT::f32, Mips::AFGR32RegisterClass);
75 if (!Subtarget->isFP64bit())
76 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
77 } else
78 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
79
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +000080 // Legal fp constants
81 addLegalFPImmediate(APFloat(+0.0f));
82
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 // Load extented operations for i1 types must be promoted
84 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
85 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
86 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
87
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000088 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000089 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000090 // we don't want this, since the fpcmp result goes to a flag register,
91 // which is used implicitly by brcond and select operations.
92 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
93
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000094 // Mips Custom Operations
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +000095 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
96 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
97 setOperationAction(ISD::RET, MVT::Other, Custom);
98 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
99 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
100 setOperationAction(ISD::SELECT, MVT::f32, Custom);
101 setOperationAction(ISD::SELECT, MVT::i32, Custom);
102 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
103 setOperationAction(ISD::SETCC, MVT::f32, Custom);
104 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
105 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000106
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000107 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
108 // with operands comming from setcc fp comparions. This is necessary since
109 // the result from these setcc are in a flag registers (FCR31).
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000110 setOperationAction(ISD::AND, MVT::i32, Custom);
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000111 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000112
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000113 // Operations not directly supported by Mips.
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000114 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
115 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
116 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000117 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
118 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
119 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
121 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
122 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
123 setOperationAction(ISD::ROTL, MVT::i32, Expand);
124 setOperationAction(ISD::ROTR, MVT::i32, Expand);
125 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
126 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
127 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
128 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Bruno Cardoso Lopes7bd71822008-07-31 18:50:54 +0000129 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000130
131 // We don't have line number support yet.
132 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
133 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
134 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
135 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
136
137 // Use the default for now
138 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
139 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
140 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000141
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000142 if (Subtarget->isSingleFloat())
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000143 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000145 if (!Subtarget->hasSEInReg()) {
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000147 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
148 }
149
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000150 setStackPointerRegisterToSaveRestore(Mips::SP);
151 computeRegisterProperties();
152}
153
154
Dan Gohman475871a2008-07-27 21:46:04 +0000155MVT MipsTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000156 return MVT::i32;
157}
158
159
Dan Gohman475871a2008-07-27 21:46:04 +0000160SDValue MipsTargetLowering::
161LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000162{
163 switch (Op.getOpcode())
164 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000165 case ISD::AND: return LowerANDOR(Op, DAG);
166 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
167 case ISD::CALL: return LowerCALL(Op, DAG);
168 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
169 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
170 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
171 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
172 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
173 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
174 case ISD::OR: return LowerANDOR(Op, DAG);
175 case ISD::RET: return LowerRET(Op, DAG);
176 case ISD::SELECT: return LowerSELECT(Op, DAG);
177 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
178 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000179 }
Dan Gohman475871a2008-07-27 21:46:04 +0000180 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000181}
182
183//===----------------------------------------------------------------------===//
184// Lower helper functions
185//===----------------------------------------------------------------------===//
186
187// AddLiveIn - This helper function adds the specified physical register to the
188// MachineFunction as a live in value. It also creates a corresponding
189// virtual register for it.
190static unsigned
191AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
192{
193 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
195 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000196 return VReg;
197}
198
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000199// A address must be loaded from a small section if its size is less than the
200// small section size threshold. Data in this section must be addressed using
201// gp_rel operator.
202bool MipsTargetLowering::IsInSmallSection(unsigned Size) {
203 return (Size > 0 && (Size <= Subtarget->getSSectionThreshold()));
204}
205
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000206// Discover if this global address can be placed into small data/bss section.
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000207bool MipsTargetLowering::IsGlobalInSmallSection(GlobalValue *GV)
208{
209 const TargetData *TD = getTargetData();
Bruno Cardoso Lopesfeb95cc2008-07-22 15:34:27 +0000210 const GlobalVariable *GVA = dyn_cast<GlobalVariable>(GV);
211
212 if (!GVA)
213 return false;
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000214
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000215 const Type *Ty = GV->getType()->getElementType();
216 unsigned Size = TD->getABITypeSize(Ty);
217
218 // if this is a internal constant string, there is a special
219 // section for it, but not in small data/bss.
220 if (GVA->hasInitializer() && GV->hasInternalLinkage()) {
221 Constant *C = GVA->getInitializer();
222 const ConstantArray *CVA = dyn_cast<ConstantArray>(C);
223 if (CVA && CVA->isCString())
224 return false;
225 }
226
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000227 return IsInSmallSection(Size);
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000228}
229
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000230// Get fp branch code (not opcode) from condition code.
231static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
232 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
233 return Mips::BRANCH_T;
234
235 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
236 return Mips::BRANCH_F;
237
238 return Mips::BRANCH_INVALID;
239}
240
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000241static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
242 switch(BC) {
243 default:
244 assert(0 && "Unknown branch code");
245 case Mips::BRANCH_T : return Mips::BC1T;
246 case Mips::BRANCH_F : return Mips::BC1F;
247 case Mips::BRANCH_TL : return Mips::BC1TL;
248 case Mips::BRANCH_FL : return Mips::BC1FL;
249 }
250}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000251
252static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
253 switch (CC) {
254 default: assert(0 && "Unknown fp condition code!");
255 case ISD::SETEQ:
256 case ISD::SETOEQ: return Mips::FCOND_EQ;
257 case ISD::SETUNE: return Mips::FCOND_OGL;
258 case ISD::SETLT:
259 case ISD::SETOLT: return Mips::FCOND_OLT;
260 case ISD::SETGT:
261 case ISD::SETOGT: return Mips::FCOND_OGT;
262 case ISD::SETLE:
263 case ISD::SETOLE: return Mips::FCOND_OLE;
264 case ISD::SETGE:
265 case ISD::SETOGE: return Mips::FCOND_OGE;
266 case ISD::SETULT: return Mips::FCOND_ULT;
267 case ISD::SETULE: return Mips::FCOND_ULE;
268 case ISD::SETUGT: return Mips::FCOND_UGT;
269 case ISD::SETUGE: return Mips::FCOND_UGE;
270 case ISD::SETUO: return Mips::FCOND_UN;
271 case ISD::SETO: return Mips::FCOND_OR;
272 case ISD::SETNE:
273 case ISD::SETONE: return Mips::FCOND_NEQ;
274 case ISD::SETUEQ: return Mips::FCOND_UEQ;
275 }
276}
277
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000278MachineBasicBlock *
279MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
280 MachineBasicBlock *BB)
281{
282 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
283 bool isFPCmp = false;
284
285 switch (MI->getOpcode()) {
286 default: assert(false && "Unexpected instr type to insert");
287 case Mips::Select_FCC:
288 case Mips::Select_FCC_SO32:
289 case Mips::Select_FCC_AS32:
290 case Mips::Select_FCC_D32:
291 isFPCmp = true; // FALL THROUGH
292 case Mips::Select_CC:
293 case Mips::Select_CC_SO32:
294 case Mips::Select_CC_AS32:
295 case Mips::Select_CC_D32: {
296 // To "insert" a SELECT_CC instruction, we actually have to insert the
297 // diamond control-flow pattern. The incoming instruction knows the
298 // destination vreg to set, the condition code register to branch on, the
299 // true/false values to select between, and a branch opcode to use.
300 const BasicBlock *LLVM_BB = BB->getBasicBlock();
301 MachineFunction::iterator It = BB;
302 ++It;
303
304 // thisMBB:
305 // ...
306 // TrueVal = ...
307 // setcc r1, r2, r3
308 // bNE r1, r0, copy1MBB
309 // fallthrough --> copy0MBB
310 MachineBasicBlock *thisMBB = BB;
311 MachineFunction *F = BB->getParent();
312 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
313 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
314
315 // Emit the right instruction according to the type of the operands compared
316 if (isFPCmp) {
317 // Find the condiction code present in the setcc operation.
318 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
319 // Get the branch opcode from the branch code.
320 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
321 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
322 } else
323 BuildMI(BB, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
324 .addReg(Mips::ZERO).addMBB(sinkMBB);
325
326 F->insert(It, copy0MBB);
327 F->insert(It, sinkMBB);
328 // Update machine-CFG edges by first adding all successors of the current
329 // block to the new block which will contain the Phi node for the select.
330 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
331 e = BB->succ_end(); i != e; ++i)
332 sinkMBB->addSuccessor(*i);
333 // Next, remove all successors of the current block, and add the true
334 // and fallthrough blocks as its successors.
335 while(!BB->succ_empty())
336 BB->removeSuccessor(BB->succ_begin());
337 BB->addSuccessor(copy0MBB);
338 BB->addSuccessor(sinkMBB);
339
340 // copy0MBB:
341 // %FalseValue = ...
342 // # fallthrough to sinkMBB
343 BB = copy0MBB;
344
345 // Update machine-CFG edges
346 BB->addSuccessor(sinkMBB);
347
348 // sinkMBB:
349 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
350 // ...
351 BB = sinkMBB;
352 BuildMI(BB, TII->get(Mips::PHI), MI->getOperand(0).getReg())
353 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
354 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
355
356 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
357 return BB;
358 }
359 }
360}
361
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000362//===----------------------------------------------------------------------===//
363// Misc Lower Operation implementation
364//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000365
Dan Gohman475871a2008-07-27 21:46:04 +0000366SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000367LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
368{
369 SDValue Chain = Op.getOperand(0);
370 SDValue Size = Op.getOperand(1);
371
372 // Get a reference from Mips stack pointer
373 SDValue StackPointer = DAG.getCopyFromReg(Chain, Mips::SP, MVT::i32);
374
375 // Subtract the dynamic size from the actual stack size to
376 // obtain the new stack size.
377 SDValue Sub = DAG.getNode(ISD::SUB, MVT::i32, StackPointer, Size);
378
379 // The Sub result contains the new stack start address, so it
380 // must be placed in the stack pointer register.
381 Chain = DAG.getCopyToReg(StackPointer.getValue(1), Mips::SP, Sub);
382
383 // This node always has two return values: a new stack pointer
384 // value and a chain
385 SDValue Ops[2] = { Sub, Chain };
386 return DAG.getMergeValues(Ops, 2);
387}
388
389SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000390LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000391{
392 SDValue LHS = Op.getOperand(0);
393 SDValue RHS = Op.getOperand(1);
394
395 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
396 return Op;
397
398 SDValue True = DAG.getConstant(1, MVT::i32);
399 SDValue False = DAG.getConstant(0, MVT::i32);
400
401 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
402 LHS, True, False, LHS.getOperand(2));
403 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
404 RHS, True, False, RHS.getOperand(2));
405
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000406 return DAG.getNode(Op.getOpcode(), MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000407}
408
409SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000410LowerBRCOND(SDValue Op, SelectionDAG &DAG)
411{
412 // The first operand is the chain, the second is the condition, the third is
413 // the block to branch to if the condition is true.
414 SDValue Chain = Op.getOperand(0);
415 SDValue Dest = Op.getOperand(2);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000416
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000417 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000418 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000419
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000420 SDValue CondRes = Op.getOperand(1);
421 SDValue CCNode = CondRes.getOperand(2);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000422 Mips::CondCode CC = (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getValue();
423 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
424
425 return DAG.getNode(MipsISD::FPBrcond, Op.getValueType(), Chain, BrCode,
426 Dest, CondRes);
427}
428
429SDValue MipsTargetLowering::
430LowerSETCC(SDValue Op, SelectionDAG &DAG)
431{
432 // The operands to this are the left and right operands to compare (ops #0,
433 // and #1) and the condition code to compare them with (op #2) as a
434 // CondCodeSDNode.
435 SDValue LHS = Op.getOperand(0);
436 SDValue RHS = Op.getOperand(1);
437
438 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
439
440 return DAG.getNode(MipsISD::FPCmp, Op.getValueType(), LHS, RHS,
441 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
442}
443
444SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000445LowerSELECT(SDValue Op, SelectionDAG &DAG)
446{
447 SDValue Cond = Op.getOperand(0);
448 SDValue True = Op.getOperand(1);
449 SDValue False = Op.getOperand(2);
450
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000451 // if the incomming condition comes from fpcmp, the select
452 // operation must use FPSelectCC, otherwise SelectCC.
453 if (Cond.getOpcode() != MipsISD::FPCmp)
454 return DAG.getNode(MipsISD::SelectCC, True.getValueType(),
455 Cond, True, False);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000456
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000457 SDValue CCNode = Cond.getOperand(2);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000458 return DAG.getNode(MipsISD::FPSelectCC, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000459 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000460}
461
462SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000463LowerSELECT_CC(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000464{
Dan Gohman475871a2008-07-27 21:46:04 +0000465 SDValue LHS = Op.getOperand(0);
466 SDValue RHS = Op.getOperand(1);
467 SDValue True = Op.getOperand(2);
468 SDValue False = Op.getOperand(3);
469 SDValue CC = Op.getOperand(4);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000470
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000471 SDValue SetCCRes = DAG.getNode(ISD::SETCC, LHS.getValueType(), LHS, RHS, CC);
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000472 return DAG.getNode(MipsISD::SelectCC, True.getValueType(),
473 SetCCRes, True, False);
474}
475
Dan Gohman475871a2008-07-27 21:46:04 +0000476SDValue MipsTargetLowering::
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000477LowerGlobalAddress(SDValue Op, SelectionDAG &DAG)
478{
479 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
480 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32);
481
482 if (!Subtarget->hasABICall()) {
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000483 const MVT *VTs = DAG.getNodeValueTypes(MVT::i32);
484 SDValue Ops[] = { GA };
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000485 // %gp_rel relocation
486 if (!isa<Function>(GV) && IsGlobalInSmallSection(GV)) {
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000487 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, VTs, 1, Ops, 1);
488 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i32);
489 return DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
490 }
491 // %hi/%lo relocation
492 SDValue HiPart = DAG.getNode(MipsISD::Hi, VTs, 1, Ops, 1);
493 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, GA);
494 return DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
495
496 } else { // Abicall relocations, TODO: make this cleaner.
497 SDValue ResNode = DAG.getLoad(MVT::i32, DAG.getEntryNode(), GA, NULL, 0);
498 // On functions and global targets not internal linked only
499 // a load from got/GP is necessary for PIC to work.
500 if (!GV->hasInternalLinkage() || isa<Function>(GV))
501 return ResNode;
502 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, GA);
503 return DAG.getNode(ISD::ADD, MVT::i32, ResNode, Lo);
504 }
505
506 assert(0 && "Dont know how to handle GlobalAddress");
507 return SDValue(0,0);
508}
509
510SDValue MipsTargetLowering::
511LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
512{
513 assert(0 && "TLS not implemented for MIPS.");
514 return SDValue(); // Not reached
515}
516
517SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000518LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000519{
Dan Gohman475871a2008-07-27 21:46:04 +0000520 SDValue ResNode;
521 SDValue HiPart;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000522
Duncan Sands83ec4b62008-06-06 12:08:01 +0000523 MVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000524 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000525 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000526
527 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000528 const MVT *VTs = DAG.getNodeValueTypes(MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000529 SDValue Ops[] = { JTI };
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000530 HiPart = DAG.getNode(MipsISD::Hi, VTs, 1, Ops, 1);
531 } else // Emit Load from Global Pointer
532 HiPart = DAG.getLoad(MVT::i32, DAG.getEntryNode(), JTI, NULL, 0);
533
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, JTI);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000535 ResNode = DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
536
537 return ResNode;
538}
539
Dan Gohman475871a2008-07-27 21:46:04 +0000540SDValue MipsTargetLowering::
541LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000542{
Dan Gohman475871a2008-07-27 21:46:04 +0000543 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000544 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
545 Constant *C = N->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000546 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000547
548 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000549 // FIXME: we should reference the constant pool using small data sections,
550 // but the asm printer currently doens't support this feature without
551 // hacking it. This feature should come soon so we can uncomment the
552 // stuff below.
553 //if (!Subtarget->hasABICall() &&
554 // IsInSmallSection(getTargetData()->getABITypeSize(C->getType()))) {
555 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
556 // SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i32);
557 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
558 //} else { // %hi/%lo relocation
Dan Gohman475871a2008-07-27 21:46:04 +0000559 SDValue HiPart = DAG.getNode(MipsISD::Hi, MVT::i32, CP);
560 SDValue Lo = DAG.getNode(MipsISD::Lo, MVT::i32, CP);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000561 ResNode = DAG.getNode(ISD::ADD, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000562 //}
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000563
564 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000565}
566
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567//===----------------------------------------------------------------------===//
568// Calling Convention Implementation
569//
570// The lower operations present on calling convention works on this order:
571// LowerCALL (virt regs --> phys regs, virt regs --> stack)
572// LowerFORMAL_ARGUMENTS (phys --> virt regs, stack --> virt regs)
573// LowerRET (virt regs --> phys regs)
574// LowerCALL (phys regs --> virt regs)
575//
576//===----------------------------------------------------------------------===//
577
578#include "MipsGenCallingConv.inc"
579
580//===----------------------------------------------------------------------===//
581// CALL Calling Convention Implementation
582//===----------------------------------------------------------------------===//
583
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000584/// LowerCCCCallTo - functions arguments are copied from virtual
585/// regs to (physical regs)/(stack frame), CALLSEQ_START and
586/// CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000587/// TODO: isVarArg, isTailCall.
Dan Gohman475871a2008-07-27 21:46:04 +0000588SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000589LowerCALL(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000590{
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000591 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000592
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000593 SDValue Chain = Op.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000594 SDValue Callee = Op.getOperand(4);
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000595 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
596 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000597
598 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599
600 // Analyze operands of the call, assigning locations to each operand.
601 SmallVector<CCValAssign, 16> ArgLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000602 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
603
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000604 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000605 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000606 if (Subtarget->isABI_O32()) {
607 int VTsize = MVT(MVT::i32).getSizeInBits()/8;
608 MFI->CreateFixedObject(VTsize, (VTsize*3));
609 }
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000610
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000611 CCInfo.AnalyzeCallOperands(Op.Val, CC_Mips);
612
613 // Get a count of how many bytes are to be pushed on the stack.
614 unsigned NumBytes = CCInfo.getNextStackOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000615 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes,
616 getPointerTy()));
617
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000618 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000619 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
620 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000621
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000622 // First/LastArgStackLoc contains the first/last
623 // "at stack" argument location.
624 int LastArgStackLoc = 0;
625 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000626
627 // Walk the register/memloc assignments, inserting copies/loads.
628 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
629 CCValAssign &VA = ArgLocs[i];
630
631 // Arguments start after the 5 first operands of ISD::CALL
Dan Gohman475871a2008-07-27 21:46:04 +0000632 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000633
634 // Promote the value if needed.
635 switch (VA.getLocInfo()) {
Chris Lattnere0b12152008-03-17 06:57:02 +0000636 default: assert(0 && "Unknown loc info!");
637 case CCValAssign::Full: break;
638 case CCValAssign::SExt:
639 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
640 break;
641 case CCValAssign::ZExt:
642 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
643 break;
644 case CCValAssign::AExt:
645 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
646 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000647 }
648
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000649 // Arguments that can be passed on register must be kept at
650 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000651 if (VA.isRegLoc()) {
652 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000653 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000654 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000655
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000656 // Register cant get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000657 assert(VA.isMemLoc());
658
659 // Create the frame index object for this incoming parameter
660 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000661 // 16 bytes which are alwayes reserved won't be overwritten
662 // if O32 ABI is used. For EABI the first address is zero.
663 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000664 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000665 LastArgStackLoc);
Chris Lattnere0b12152008-03-17 06:57:02 +0000666
Dan Gohman475871a2008-07-27 21:46:04 +0000667 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000668
669 // emit ISD::STORE whichs stores the
670 // parameter value to a stack Location
671 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000672 }
673
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000674 // Transform all store nodes into one single node because all store
675 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000676 if (!MemOpChains.empty())
677 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
678 &MemOpChains[0], MemOpChains.size());
679
680 // Build a sequence of copy-to-reg nodes chained together with token
681 // chain and flag operands which copy the outgoing args into registers.
682 // The InFlag in necessary since all emited instructions must be
683 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000684 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000685 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
686 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first,
687 RegsToPass[i].second, InFlag);
688 InFlag = Chain.getValue(1);
689 }
690
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000691 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
692 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000693 // node so that legalize doesn't hack it.
694 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000695 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000696 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
698
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000699
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
701 // = Chain, Callee, Reg#1, Reg#2, ...
702 //
703 // Returns a chain & a flag for retval copy to use.
704 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706 Ops.push_back(Chain);
707 Ops.push_back(Callee);
708
709 // Add argument registers to the end of the list so that they are
710 // known live into the call.
711 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
712 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
713 RegsToPass[i].second.getValueType()));
714
715 if (InFlag.Val)
716 Ops.push_back(InFlag);
717
718 Chain = DAG.getNode(MipsISD::JmpLink, NodeTys, &Ops[0], Ops.size());
719 InFlag = Chain.getValue(1);
720
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000721 // Create the CALLSEQ_END node.
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000722 Chain = DAG.getCALLSEQ_END(Chain,
723 DAG.getConstant(NumBytes, getPointerTy()),
724 DAG.getConstant(0, getPointerTy()),
725 InFlag);
726 InFlag = Chain.getValue(1);
727
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000728 // Create a stack location to hold GP when PIC is used. This stack
729 // location is used on function prologue to save GP and also after all
730 // emited CALL's to restore GP.
731 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000732 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000733 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000734 int FI;
735 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000736 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
737 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000738 // Create the frame index only once. SPOffset here can be anything
739 // (this will be fixed on processFunctionBeforeFrameFinalized)
740 if (MipsFI->getGPStackOffset() == -1) {
741 FI = MFI->CreateFixedObject(4, 0);
742 MipsFI->setGPFI(FI);
743 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000744 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000745 }
746
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000747 // Reload GP value.
748 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000749 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
750 SDValue GPLoad = DAG.getLoad(MVT::i32, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000751 Chain = GPLoad.getValue(1);
752 Chain = DAG.getCopyToReg(Chain, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000753 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000754 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000755 }
756
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757 // Handle result values, copying them out of physregs into vregs that we
758 // return.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 return SDValue(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000760}
761
762/// LowerCallResult - Lower the result values of an ISD::CALL into the
763/// appropriate copies out of appropriate physical registers. This assumes that
764/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
765/// being lowered. Returns a SDNode with the same number of values as the
766/// ISD::CALL.
767SDNode *MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000768LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000769 unsigned CallingConv, SelectionDAG &DAG) {
770
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000771 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
772
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000773 // Assign locations to each value returned by this call.
774 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000775 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
776
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000777 CCInfo.AnalyzeCallResult(TheCall, RetCC_Mips);
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SmallVector<SDValue, 8> ResultVals;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000779
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000780 // Copy all of the result registers out of their specified physreg.
781 for (unsigned i = 0; i != RVLocs.size(); ++i) {
782 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
783 RVLocs[i].getValVT(), InFlag).getValue(1);
784 InFlag = Chain.getValue(2);
785 ResultVals.push_back(Chain.getValue(0));
786 }
787
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000788 ResultVals.push_back(Chain);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000789
790 // Merge everything together with a MERGE_VALUES node.
Duncan Sandsf9516202008-06-30 10:19:09 +0000791 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
792 ResultVals.size()).Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793}
794
795//===----------------------------------------------------------------------===//
796// FORMAL_ARGUMENTS Calling Convention Implementation
797//===----------------------------------------------------------------------===//
798
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000799/// LowerFORMAL_ARGUMENTS - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000800/// virtual registers and generate load operations for
801/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000802/// TODO: isVarArg
Dan Gohman475871a2008-07-27 21:46:04 +0000803SDValue MipsTargetLowering::
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000804LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000805{
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000806 SDValue Root = Op.getOperand(0);
807 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000808 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000809 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000810
811 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000812 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000813
814 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000815
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000816 // GP must be live into PIC and non-PIC call target.
817 AddLiveIn(MF, Mips::GP, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000818
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000819 // Assign locations to all of the incoming arguments.
820 SmallVector<CCValAssign, 16> ArgLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000821 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
822
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000823 CCInfo.AnalyzeFormalArguments(Op.Val, CC_Mips);
Dan Gohman475871a2008-07-27 21:46:04 +0000824 SmallVector<SDValue, 16> ArgValues;
825 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000826
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000827 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
828
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
830
831 CCValAssign &VA = ArgLocs[i];
832
833 // Arguments stored on registers
834 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000835 MVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000836 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000837
838 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000839 RC = Mips::CPURegsRegisterClass;
840 else if (RegVT == MVT::f32) {
841 if (Subtarget->isSingleFloat())
842 RC = Mips::FGR32RegisterClass;
843 else
844 RC = Mips::AFGR32RegisterClass;
845 } else if (RegVT == MVT::f64) {
846 if (!Subtarget->isSingleFloat())
847 RC = Mips::AFGR64RegisterClass;
848 } else
849 assert(0 && "RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000850
851 // Transform the arguments stored on
852 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000853 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman475871a2008-07-27 21:46:04 +0000854 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000855
856 // If this is an 8 or 16-bit value, it is really passed promoted
857 // to 32 bits. Insert an assert[sz]ext to capture this, then
858 // truncate to the right size.
859 if (VA.getLocInfo() == CCValAssign::SExt)
860 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
861 DAG.getValueType(VA.getValVT()));
862 else if (VA.getLocInfo() == CCValAssign::ZExt)
863 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
864 DAG.getValueType(VA.getValVT()));
865
866 if (VA.getLocInfo() != CCValAssign::Full)
867 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
868
869 ArgValues.push_back(ArgValue);
870
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000871 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000872 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000873 if ((isVarArg) && (Subtarget->isABI_O32())) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000874 if (StackPtr.Val == 0)
875 StackPtr = DAG.getRegister(StackReg, getPointerTy());
876
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000877 // The stack pointer offset is relative to the caller stack frame.
878 // Since the real stack size is unknown here, a negative SPOffset
879 // is used so there's a way to adjust these offsets when the stack
880 // size get known (on EliminateFrameIndex). A dummy SPOffset is
881 // used instead of a direct negative address (which is recorded to
882 // be used on emitPrologue) to avoid mis-calc of the first stack
883 // offset on PEI::calculateFrameObjectOffsets.
884 // Arguments are always 32-bit.
885 int FI = MFI->CreateFixedObject(4, 0);
886 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000888
889 // emit ISD::STORE whichs stores the
890 // parameter value to a stack Location
891 ArgValues.push_back(DAG.getStore(Root, ArgValue, PtrOff, NULL, 0));
892 }
893
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000894 } else { // VA.isRegLoc()
895
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000896 // sanity check
897 assert(VA.isMemLoc());
898
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000899 // The stack pointer offset is relative to the caller stack frame.
900 // Since the real stack size is unknown here, a negative SPOffset
901 // is used so there's a way to adjust these offsets when the stack
902 // size get known (on EliminateFrameIndex). A dummy SPOffset is
903 // used instead of a direct negative address (which is recorded to
904 // be used on emitPrologue) to avoid mis-calc of the first stack
905 // offset on PEI::calculateFrameObjectOffsets.
906 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000907 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
908 int FI = MFI->CreateFixedObject(ArgSize, 0);
909 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
910 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911
912 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +0000913 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000914 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
915 }
916 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000917
918 // The mips ABIs for returning structs by value requires that we copy
919 // the sret argument into $v0 for the return. Save the argument into
920 // a virtual register so that we can access it from the return points.
921 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
922 unsigned Reg = MipsFI->getSRetReturnReg();
923 if (!Reg) {
924 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
925 MipsFI->setSRetReturnReg(Reg);
926 }
Dan Gohman475871a2008-07-27 21:46:04 +0000927 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000928 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
929 }
930
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000931 ArgValues.push_back(Root);
932
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000933 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +0000934 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
935 ArgValues.size()).getValue(Op.ResNo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000936}
937
938//===----------------------------------------------------------------------===//
939// Return Value Calling Convention Implementation
940//===----------------------------------------------------------------------===//
941
Dan Gohman475871a2008-07-27 21:46:04 +0000942SDValue MipsTargetLowering::
943LowerRET(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000944{
945 // CCValAssign - represent the assignment of
946 // the return value to a location
947 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000948 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
949 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000950
951 // CCState - Info about the registers and stack slot.
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000952 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000953
954 // Analize return values of ISD::RET
955 CCInfo.AnalyzeReturn(Op.Val, RetCC_Mips);
956
957 // If this is the first return lowered for this function, add
958 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000959 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000960 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000961 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000962 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963 }
964
965 // The chain is always operand #0
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue Chain = Op.getOperand(0);
967 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000968
969 // Copy the result values into the output registers.
970 for (unsigned i = 0; i != RVLocs.size(); ++i) {
971 CCValAssign &VA = RVLocs[i];
972 assert(VA.isRegLoc() && "Can only return in registers!");
973
974 // ISD::RET => ret chain, (regnum1,val1), ...
975 // So i*2+1 index only the regnums
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +0000976 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000977
978 // guarantee that all emitted copies are
979 // stuck together, avoiding something bad
980 Flag = Chain.getValue(1);
981 }
982
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000983 // The mips ABIs for returning structs by value requires that we copy
984 // the sret argument into $v0 for the return. We saved the argument into
985 // a virtual register in the entry block, so now we copy the value out
986 // and into $v0.
987 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
988 MachineFunction &MF = DAG.getMachineFunction();
989 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
990 unsigned Reg = MipsFI->getSRetReturnReg();
991
992 if (!Reg)
993 assert(0 && "sret virtual register not created in the entry block");
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000995
996 Chain = DAG.getCopyToReg(Chain, Mips::V0, Val, Flag);
997 Flag = Chain.getValue(1);
998 }
999
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001000 // Return on Mips is always a "jr $ra"
1001 if (Flag.Val)
1002 return DAG.getNode(MipsISD::Ret, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +00001003 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001004 else // Return Void
1005 return DAG.getNode(MipsISD::Ret, MVT::Other,
Bruno Cardoso Lopes8262df32007-10-09 03:15:11 +00001006 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001007}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001008
1009//===----------------------------------------------------------------------===//
1010// Mips Inline Assembly Support
1011//===----------------------------------------------------------------------===//
1012
1013/// getConstraintType - Given a constraint letter, return the type of
1014/// constraint it is for this target.
1015MipsTargetLowering::ConstraintType MipsTargetLowering::
1016getConstraintType(const std::string &Constraint) const
1017{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001018 // Mips specific constrainy
1019 // GCC config/mips/constraints.md
1020 //
1021 // 'd' : An address register. Equivalent to r
1022 // unless generating MIPS16 code.
1023 // 'y' : Equivalent to r; retained for
1024 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001025 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001026 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001027 switch (Constraint[0]) {
1028 default : break;
1029 case 'd':
1030 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001031 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001032 return C_RegisterClass;
1033 break;
1034 }
1035 }
1036 return TargetLowering::getConstraintType(Constraint);
1037}
1038
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001039/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1040/// return a list of registers that can be used to satisfy the constraint.
1041/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001042std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00001043getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001044{
1045 if (Constraint.size() == 1) {
1046 switch (Constraint[0]) {
1047 case 'r':
1048 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001049 case 'f':
Duncan Sands15126422008-07-08 09:33:14 +00001050 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001051 if (Subtarget->isSingleFloat())
1052 return std::make_pair(0U, Mips::FGR32RegisterClass);
1053 else
1054 return std::make_pair(0U, Mips::AFGR32RegisterClass);
Duncan Sands15126422008-07-08 09:33:14 +00001055 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001056 if (VT == MVT::f64)
1057 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1058 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001059 }
1060 }
1061 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1062}
1063
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001064/// Given a register class constraint, like 'r', if this corresponds directly
1065/// to an LLVM register class, return a register of 0 and the register class
1066/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001067std::vector<unsigned> MipsTargetLowering::
1068getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001069 MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001070{
1071 if (Constraint.size() != 1)
1072 return std::vector<unsigned>();
1073
1074 switch (Constraint[0]) {
1075 default : break;
1076 case 'r':
1077 // GCC Mips Constraint Letters
1078 case 'd':
1079 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001080 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1081 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1082 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1083 Mips::T8, 0);
1084
1085 case 'f':
Duncan Sands15126422008-07-08 09:33:14 +00001086 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001087 if (Subtarget->isSingleFloat())
1088 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1089 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1090 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1091 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1092 Mips::F30, Mips::F31, 0);
1093 else
1094 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1095 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1096 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001097 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001098
1099 if (VT == MVT::f64)
1100 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1101 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1102 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1103 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001104 }
1105 return std::vector<unsigned>();
1106}