blob: eda1ab3da47631ee6de1faa49db2da42d8d93755 [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//==== SPUInstrFormats.td - Cell SPU Instruction Formats ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// Cell SPU instruction formats. Note that these are notationally similar to
13// PowerPC, like "A-Form". But the sizes of operands and fields differ.
14
15// This was kiped from the PPC instruction formats (seemed like a good idea...)
16
17class I<dag OOL, dag IOL, string asmstr, InstrItinClass itin>
18 : Instruction {
19 field bits<32> Inst;
20
Scott Michel8efdca42007-12-04 22:23:35 +000021 let Namespace = "SPU";
22 let OutOperandList = OOL;
23 let InOperandList = IOL;
24 let AsmString = asmstr;
25 let Itinerary = itin;
26}
27
28// RR Format
29class RRForm<bits<11> opcode, dag OOL, dag IOL, string asmstr,
30 InstrItinClass itin, list<dag> pattern>
31 : I<OOL, IOL, asmstr, itin> {
32 bits<7> RA;
33 bits<7> RB;
34 bits<7> RT;
35
36 let Pattern = pattern;
37
38 let Inst{0-10} = opcode;
39 let Inst{11-17} = RB;
40 let Inst{18-24} = RA;
41 let Inst{25-31} = RT;
42}
43
44let RB = 0 in {
45 // RR Format, where RB is zeroed (dont care):
46 class RRForm_1<bits<11> opcode, dag OOL, dag IOL, string asmstr,
47 InstrItinClass itin, list<dag> pattern>
48 : RRForm<opcode, OOL, IOL, asmstr, itin, pattern>
49 { }
50
51 let RA = 0 in {
52 // RR Format, where RA and RB are zeroed (dont care):
53 // Used for reads from status control registers (see FPSCRRr32)
54 class RRForm_2<bits<11> opcode, dag OOL, dag IOL, string asmstr,
55 InstrItinClass itin, list<dag> pattern>
56 : RRForm<opcode, OOL, IOL, asmstr, itin, pattern>
57 { }
58 }
59}
60
61let RT = 0 in {
62 // RR Format, where RT is zeroed (don't care), or as the instruction handbook
63 // says, "RT is a false target." Used in "Halt if" instructions
64 class RRForm_3<bits<11> opcode, dag OOL, dag IOL, string asmstr,
65 InstrItinClass itin, list<dag> pattern>
66 : RRForm<opcode, OOL, IOL, asmstr, itin, pattern>
67 { }
68}
69
70// RRR Format
71class RRRForm<bits<4> opcode, dag OOL, dag IOL, string asmstr,
72 InstrItinClass itin, list<dag> pattern>
73 : I<OOL, IOL, asmstr, itin>
74{
75 bits<7> RA;
76 bits<7> RB;
77 bits<7> RC;
78 bits<7> RT;
79
80 let Pattern = pattern;
81
82 let Inst{0-3} = opcode;
83 let Inst{4-10} = RT;
84 let Inst{11-17} = RB;
85 let Inst{18-24} = RA;
86 let Inst{25-31} = RC;
87}
88
89// RI7 Format
90class RI7Form<bits<11> opcode, dag OOL, dag IOL, string asmstr,
91 InstrItinClass itin, list<dag> pattern>
92 : I<OOL, IOL, asmstr, itin>
93{
94 bits<7> i7;
95 bits<7> RA;
96 bits<7> RT;
97
98 let Pattern = pattern;
99
100 let Inst{0-10} = opcode;
101 let Inst{11-17} = i7;
102 let Inst{18-24} = RA;
103 let Inst{25-31} = RT;
104}
105
106// CVTIntFp Format
107class CVTIntFPForm<bits<10> opcode, dag OOL, dag IOL, string asmstr,
108 InstrItinClass itin, list<dag> pattern>
109 : I<OOL, IOL, asmstr, itin>
110{
111 bits<7> RA;
112 bits<7> RT;
113
114 let Pattern = pattern;
115
116 let Inst{0-9} = opcode;
117 let Inst{10-17} = 0;
118 let Inst{18-24} = RA;
119 let Inst{25-31} = RT;
120}
121
122let RA = 0 in {
123 class BICondForm<bits<11> opcode, string asmstr, list<dag> pattern>
124 : RRForm<opcode, (outs), (ins R32C:$rA, R32C:$func), asmstr,
125 BranchResolv, pattern>
126 { }
127
128 let RT = 0 in {
129 // Branch instruction format (without D/E flag settings)
130 class BRForm<bits<11> opcode, dag OOL, dag IOL, string asmstr,
131 InstrItinClass itin, list<dag> pattern>
132 : RRForm<opcode, OOL, IOL, asmstr, itin, pattern>
133 { }
134
135 class BIForm<bits<11> opcode, string asmstr, list<dag> pattern>
136 : RRForm<opcode, (outs), (ins R32C:$func), asmstr, BranchResolv,
137 pattern>
138 { }
139
140 let RB = 0 in {
141 // Return instruction (bi, branch indirect), RA is zero (LR):
142 class RETForm<string asmstr, list<dag> pattern>
143 : BRForm<0b00010101100, (outs), (ins), asmstr, BranchResolv,
144 pattern>
145 { }
146 }
147 }
148}
149
150// Branch indirect external data forms:
151class BISLEDForm<bits<2> DE_flag, string asmstr, list<dag> pattern>
152 : I<(outs), (ins indcalltarget:$func), asmstr, BranchResolv>
153{
154 bits<7> Rcalldest;
155
156 let Pattern = pattern;
157
158 let Inst{0-10} = 0b11010101100;
159 let Inst{11} = 0;
160 let Inst{12-13} = DE_flag;
161 let Inst{14-17} = 0b0000;
162 let Inst{18-24} = Rcalldest;
163 let Inst{25-31} = 0b0000000;
164}
165
166// RI10 Format
167class RI10Form<bits<8> opcode, dag OOL, dag IOL, string asmstr,
168 InstrItinClass itin, list<dag> pattern>
169 : I<OOL, IOL, asmstr, itin>
170{
171 bits<10> i10;
172 bits<7> RA;
173 bits<7> RT;
174
175 let Pattern = pattern;
176
177 let Inst{0-7} = opcode;
178 let Inst{8-17} = i10;
179 let Inst{18-24} = RA;
180 let Inst{25-31} = RT;
181}
182
183// RI10 Format, where the constant is zero (or effectively ignored by the
184// SPU)
185class RI10Form_1<bits<8> opcode, dag OOL, dag IOL, string asmstr,
186 InstrItinClass itin, list<dag> pattern>
187 : I<OOL, IOL, asmstr, itin>
188{
189 bits<7> RA;
190 bits<7> RT;
191
192 let Pattern = pattern;
193
194 let Inst{0-7} = opcode;
195 let Inst{8-17} = 0;
196 let Inst{18-24} = RA;
197 let Inst{25-31} = RT;
198}
199
200// RI10 Format, where RT is ignored.
201// This format is used primarily by the Halt If ... Immediate set of
202// instructions
203class RI10Form_2<bits<8> opcode, dag OOL, dag IOL, string asmstr,
204 InstrItinClass itin, list<dag> pattern>
205 : I<OOL, IOL, asmstr, itin>
206{
207 bits<10> i10;
208 bits<7> RA;
209
210 let Pattern = pattern;
211
212 let Inst{0-7} = opcode;
213 let Inst{8-17} = i10;
214 let Inst{18-24} = RA;
215 let Inst{25-31} = 0;
216}
217
218// RI16 Format
219class RI16Form<bits<9> opcode, dag OOL, dag IOL, string asmstr,
220 InstrItinClass itin, list<dag> pattern>
221 : I<OOL, IOL, asmstr, itin>
222{
223 bits<16> i16;
224 bits<7> RT;
225
226 let Pattern = pattern;
227
228 let Inst{0-8} = opcode;
229 let Inst{9-24} = i16;
230 let Inst{25-31} = RT;
231}
232
233// Specialized version of the RI16 Format for unconditional branch relative and
234// branch absolute, branch and set link. Note that for branch and set link, the
235// link register doesn't have to be $lr, but this is actually hard coded into
236// the instruction pattern.
237
238let RT = 0 in {
239 class UncondBranch<bits<9> opcode, dag OOL, dag IOL, string asmstr,
240 list<dag> pattern>
241 : RI16Form<opcode, OOL, IOL, asmstr, BranchResolv, pattern>
242 { }
243
244 class BranchSetLink<bits<9> opcode, dag OOL, dag IOL, string asmstr,
245 list<dag> pattern>
246 : RI16Form<opcode, OOL, IOL, asmstr, BranchResolv, pattern>
247 { }
248}
249
Scott Michelf9f42e62008-01-29 02:16:57 +0000250//===----------------------------------------------------------------------===//
251// Specialized versions of RI16:
252//===----------------------------------------------------------------------===//
253
Scott Michel8efdca42007-12-04 22:23:35 +0000254// RI18 Format
255class RI18Form<bits<7> opcode, dag OOL, dag IOL, string asmstr,
256 InstrItinClass itin, list<dag> pattern>
257 : I<OOL, IOL, asmstr, itin>
258{
259 bits<18> i18;
260 bits<7> RT;
261
262 let Pattern = pattern;
263
264 let Inst{0-6} = opcode;
265 let Inst{7-24} = i18;
266 let Inst{25-31} = RT;
267}
268
269//===----------------------------------------------------------------------===//
270// Instruction formats for intrinsics:
271//===----------------------------------------------------------------------===//
272
273// RI10 Format for v8i16 intrinsics
274class RI10_Int_v8i16<bits<8> opcode, string opc, InstrItinClass itin,
275 Intrinsic IntID> :
276 RI10Form<opcode, (outs VECREG:$rT), (ins s10imm:$val, VECREG:$rA),
277 !strconcat(opc, " $rT, $rA, $val"), itin,
278 [(set (v8i16 VECREG:$rT), (IntID (v8i16 VECREG:$rA),
279 i16ImmSExt10:$val))] >;
280
281class RI10_Int_v4i32<bits<8> opcode, string opc, InstrItinClass itin,
282 Intrinsic IntID> :
283 RI10Form<opcode, (outs VECREG:$rT), (ins s10imm:$val, VECREG:$rA),
284 !strconcat(opc, " $rT, $rA, $val"), itin,
285 [(set (v4i32 VECREG:$rT), (IntID (v4i32 VECREG:$rA),
286 i32ImmSExt10:$val))] >;
287
288// RR Format for v8i16 intrinsics
289class RR_Int_v8i16<bits<11> opcode, string opc, InstrItinClass itin,
290 Intrinsic IntID> :
291 RRForm<opcode, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
292 !strconcat(opc, " $rT, $rA, $rB"), itin,
293 [(set (v8i16 VECREG:$rT), (IntID (v8i16 VECREG:$rA),
294 (v8i16 VECREG:$rB)))] >;
295
296// RR Format for v4i32 intrinsics
297class RR_Int_v4i32<bits<11> opcode, string opc, InstrItinClass itin,
298 Intrinsic IntID> :
299 RRForm<opcode, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
300 !strconcat(opc, " $rT, $rA, $rB"), itin,
301 [(set (v4i32 VECREG:$rT), (IntID (v4i32 VECREG:$rA),
302 (v4i32 VECREG:$rB)))] >;
303
304//===----------------------------------------------------------------------===//
305// Pseudo instructions, like call frames:
306//===----------------------------------------------------------------------===//
307
308class Pseudo<dag OOL, dag IOL, string asmstr, list<dag> pattern>
309 : I<OOL, IOL, asmstr, NoItinerary> {
310 let Pattern = pattern;
311 let Inst{31-0} = 0;
312}