blob: a81b790f9dc43f17a292fc8305d06e8ba38e77f6 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMMachineFunctionInfo.h"
19#include "ARMRegisterInfo.h"
Evan Cheng41169552009-06-15 08:28:29 +000020#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng54353c92009-06-13 09:12:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng41169552009-06-15 08:28:29 +000027#include "llvm/Target/TargetData.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Evan Cheng41169552009-06-15 08:28:29 +000030#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng54353c92009-06-13 09:12:55 +000031#include "llvm/Support/Compiler.h"
Edwin Török3cb88482009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
Evan Cheng54353c92009-06-13 09:12:55 +000033#include "llvm/ADT/DenseMap.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/ADT/SmallPtrSet.h"
Evan Chengbd9ea552009-06-19 23:17:27 +000036#include "llvm/ADT/SmallSet.h"
Evan Cheng54353c92009-06-13 09:12:55 +000037#include "llvm/ADT/SmallVector.h"
38#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
41STATISTIC(NumLDMGened , "Number of ldm instructions generated");
42STATISTIC(NumSTMGened , "Number of stm instructions generated");
43STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
44STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
Evan Cheng54353c92009-06-13 09:12:55 +000045STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chenga3cc1a02009-06-18 02:04:01 +000046STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
47STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
48STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
49STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
50STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
51STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng54353c92009-06-13 09:12:55 +000052
53/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
54/// load / store instructions to form ldm / stm instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56namespace {
57 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
58 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000059 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060
61 const TargetInstrInfo *TII;
Dan Gohman1e57df32008-02-10 18:45:23 +000062 const TargetRegisterInfo *TRI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 ARMFunctionInfo *AFI;
64 RegScavenger *RS;
Evan Cheng4adba7b2009-07-09 23:11:34 +000065 bool isThumb2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
67 virtual bool runOnMachineFunction(MachineFunction &Fn);
68
69 virtual const char *getPassName() const {
70 return "ARM load / store optimization pass";
71 }
72
73 private:
74 struct MemOpQueueEntry {
75 int Offset;
76 unsigned Position;
77 MachineBasicBlock::iterator MBBI;
78 bool Merged;
79 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
80 : Offset(o), Position(p), MBBI(i), Merged(false) {};
81 };
82 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
83 typedef MemOpQueue::iterator MemOpQueueIter;
84
Evan Cheng72d2b912009-06-05 19:08:58 +000085 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng256a2cb2009-06-05 18:19:23 +000086 int Offset, unsigned Base, bool BaseKill, int Opcode,
87 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
88 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5e7d7032009-06-05 17:56:14 +000089 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
90 int Opcode, unsigned Size,
91 ARMCC::CondCodes Pred, unsigned PredReg,
92 unsigned Scratch, MemOpQueue &MemOps,
93 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng41169552009-06-15 08:28:29 +000096 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator &MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +000098 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
99 MachineBasicBlock::iterator MBBI,
100 const TargetInstrInfo *TII,
101 bool &Advance,
102 MachineBasicBlock::iterator &I);
103 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
104 MachineBasicBlock::iterator MBBI,
105 bool &Advance,
106 MachineBasicBlock::iterator &I);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
108 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
109 };
110 char ARMLoadStoreOpt::ID = 0;
111}
112
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113static int getLoadStoreMultipleOpcode(int Opcode) {
114 switch (Opcode) {
115 case ARM::LDR:
116 NumLDMGened++;
117 return ARM::LDM;
118 case ARM::STR:
119 NumSTMGened++;
120 return ARM::STM;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000121 case ARM::t2LDRi8:
122 case ARM::t2LDRi12:
123 NumLDMGened++;
124 return ARM::t2LDM;
125 case ARM::t2STRi8:
126 case ARM::t2STRi12:
127 NumSTMGened++;
128 return ARM::t2STM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 case ARM::FLDS:
130 NumFLDMGened++;
131 return ARM::FLDMS;
132 case ARM::FSTS:
133 NumFSTMGened++;
134 return ARM::FSTMS;
135 case ARM::FLDD:
136 NumFLDMGened++;
137 return ARM::FLDMD;
138 case ARM::FSTD:
139 NumFSTMGened++;
140 return ARM::FSTMD;
Edwin Törökbd448e32009-07-14 16:55:14 +0000141 default: llvm_unreachable("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 }
143 return 0;
144}
145
Evan Cheng4bb74e72009-08-04 01:43:45 +0000146static bool isT2i32Load(unsigned Opc) {
147 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
148}
149
Evan Cheng4adba7b2009-07-09 23:11:34 +0000150static bool isi32Load(unsigned Opc) {
Evan Cheng4bb74e72009-08-04 01:43:45 +0000151 return Opc == ARM::LDR || isT2i32Load(Opc);
152}
153
154static bool isT2i32Store(unsigned Opc) {
155 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000156}
157
158static bool isi32Store(unsigned Opc) {
Evan Cheng4bb74e72009-08-04 01:43:45 +0000159 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000160}
161
Evan Cheng72d2b912009-06-05 19:08:58 +0000162/// MergeOps - Create and insert a LDM or STM with Base as base register and
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163/// registers in Regs as the register operands that would be loaded / stored.
164/// It returns true if the transformation is done.
Evan Cheng256a2cb2009-06-05 18:19:23 +0000165bool
Evan Cheng72d2b912009-06-05 19:08:58 +0000166ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000167 MachineBasicBlock::iterator MBBI,
168 int Offset, unsigned Base, bool BaseKill,
169 int Opcode, ARMCC::CondCodes Pred,
170 unsigned PredReg, unsigned Scratch, DebugLoc dl,
171 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 // Only a single register to load / store. Don't bother.
173 unsigned NumRegs = Regs.size();
174 if (NumRegs <= 1)
175 return false;
176
177 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000178 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengbd28ace2009-08-04 08:34:18 +0000179 if (isAM4 && Offset == 4) {
180 if (isThumb2)
181 // Thumb2 does not support ldmib / stmib.
182 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 Mode = ARM_AM::ib;
Evan Chengbd28ace2009-08-04 08:34:18 +0000184 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
185 if (isThumb2)
186 // Thumb2 does not support ldmda / stmda.
187 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 Mode = ARM_AM::da;
Evan Chengbd28ace2009-08-04 08:34:18 +0000189 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 Mode = ARM_AM::db;
Evan Chengbd28ace2009-08-04 08:34:18 +0000191 } else if (Offset != 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 // If starting offset isn't zero, insert a MI to materialize a new base.
193 // But only do so if it is cost effective, i.e. merging more than two
194 // loads / stores.
195 if (NumRegs <= 2)
196 return false;
197
198 unsigned NewBase;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000199 if (isi32Load(Opcode))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 // If it is a load, then just use one of the destination register to
201 // use as the new base.
202 NewBase = Regs[NumRegs-1].first;
203 else {
204 // Use the scratch register to use as a new base.
205 NewBase = Scratch;
206 if (NewBase == 0)
207 return false;
208 }
Evan Cheng4adba7b2009-07-09 23:11:34 +0000209 int BaseOpc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 if (Offset < 0) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000211 BaseOpc = isThumb2 ? ARM::t2SUBri : ARM::SUBri;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 Offset = - Offset;
213 }
Evan Cheng4adba7b2009-07-09 23:11:34 +0000214 int ImmedOffset = isThumb2
215 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
216 if (ImmedOffset == -1)
217 // FIXME: Try t2ADDri12 or t2SUBri12?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 return false; // Probably not worth it then.
219
Dale Johannesene8a10c42009-02-13 02:25:56 +0000220 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000221 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 .addImm(Pred).addReg(PredReg).addReg(0);
223 Base = NewBase;
224 BaseKill = true; // New base is always killed right its use.
225 }
226
227 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000228 bool isDef = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 Opcode = getLoadStoreMultipleOpcode(Opcode);
230 MachineInstrBuilder MIB = (isAM4)
Dale Johannesene8a10c42009-02-13 02:25:56 +0000231 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling2b739762009-05-13 21:33:08 +0000232 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesene8a10c42009-02-13 02:25:56 +0000234 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling2b739762009-05-13 21:33:08 +0000235 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
237 .addImm(Pred).addReg(PredReg);
238 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling2b739762009-05-13 21:33:08 +0000239 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
240 | getKillRegState(Regs[i].second));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242 return true;
243}
244
245/// MergeLDR_STR - Merge a number of load / store instructions into one or more
246/// load / store multiple instructions.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000247void
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5e7d7032009-06-05 17:56:14 +0000249 unsigned Base, int Opcode, unsigned Size,
250 ARMCC::CondCodes Pred, unsigned PredReg,
251 unsigned Scratch, MemOpQueue &MemOps,
252 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000253 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 int Offset = MemOps[SIndex].Offset;
255 int SOffset = Offset;
256 unsigned Pos = MemOps[SIndex].Position;
257 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng256a2cb2009-06-05 18:19:23 +0000258 DebugLoc dl = Loc->getDebugLoc();
259 unsigned PReg = Loc->getOperand(0).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng256a2cb2009-06-05 18:19:23 +0000261 bool isKill = Loc->getOperand(0).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262
263 SmallVector<std::pair<unsigned,bool>, 8> Regs;
264 Regs.push_back(std::make_pair(PReg, isKill));
265 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
266 int NewOffset = MemOps[i].Offset;
267 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
268 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
269 isKill = MemOps[i].MBBI->getOperand(0).isKill();
270 // AM4 - register numbers in ascending order.
271 // AM5 - consecutive register numbers in ascending order.
272 if (NewOffset == Offset + (int)Size &&
273 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
274 Offset += Size;
275 Regs.push_back(std::make_pair(Reg, isKill));
276 PRegNum = RegNum;
277 } else {
278 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng72d2b912009-06-05 19:08:58 +0000279 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000280 Scratch, dl, Regs)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 Merges.push_back(prior(Loc));
282 for (unsigned j = SIndex; j < i; ++j) {
283 MBB.erase(MemOps[j].MBBI);
284 MemOps[j].Merged = true;
285 }
286 }
Evan Cheng5e7d7032009-06-05 17:56:14 +0000287 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
288 MemOps, Merges);
289 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 }
291
292 if (MemOps[i].Position > Pos) {
293 Pos = MemOps[i].Position;
294 Loc = MemOps[i].MBBI;
295 }
296 }
297
298 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng72d2b912009-06-05 19:08:58 +0000299 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000300 Scratch, dl, Regs)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 Merges.push_back(prior(Loc));
302 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
303 MBB.erase(MemOps[i].MBBI);
304 MemOps[i].Merged = true;
305 }
306 }
307
Evan Cheng5e7d7032009-06-05 17:56:14 +0000308 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309}
310
311/// getInstrPredicate - If instruction is predicated, returns its predicate
312/// condition, otherwise returns AL. It also returns the condition code
313/// register by reference.
314static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
315 int PIdx = MI->findFirstPredOperandIdx();
316 if (PIdx == -1) {
317 PredReg = 0;
318 return ARMCC::AL;
319 }
320
321 PredReg = MI->getOperand(PIdx+1).getReg();
Chris Lattnera96056a2007-12-30 20:49:49 +0000322 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323}
324
325static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng4bb74e72009-08-04 01:43:45 +0000326 unsigned Bytes, unsigned Limit,
327 ARMCC::CondCodes Pred, unsigned PredReg){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 unsigned MyPredReg = 0;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000329 if (!MI)
330 return false;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000331 if (MI->getOpcode() != ARM::t2SUBri &&
332 MI->getOpcode() != ARM::SUBri)
333 return false;
334
335 // Make sure the offset fits in 8 bits.
336 if (Bytes <= 0 || (Limit && Bytes >= Limit))
337 return false;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000338
339 return (MI->getOperand(0).getReg() == Base &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 MI->getOperand(1).getReg() == Base &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000341 MI->getOperand(2).getImm() == Bytes &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 getInstrPredicate(MI, MyPredReg) == Pred &&
343 MyPredReg == PredReg);
344}
345
346static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng4bb74e72009-08-04 01:43:45 +0000347 unsigned Bytes, unsigned Limit,
348 ARMCC::CondCodes Pred, unsigned PredReg){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 unsigned MyPredReg = 0;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000350 if (!MI)
351 return false;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000352 if (MI->getOpcode() != ARM::t2ADDri &&
353 MI->getOpcode() != ARM::ADDri)
354 return false;
355
356 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng4adba7b2009-07-09 23:11:34 +0000357 // Make sure the offset fits in 8 bits.
Evan Cheng4bb74e72009-08-04 01:43:45 +0000358 return false;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000359
360 return (MI->getOperand(0).getReg() == Base &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 MI->getOperand(1).getReg() == Base &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000362 MI->getOperand(2).getImm() == Bytes &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 getInstrPredicate(MI, MyPredReg) == Pred &&
364 MyPredReg == PredReg);
365}
366
367static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
368 switch (MI->getOpcode()) {
369 default: return 0;
370 case ARM::LDR:
371 case ARM::STR:
Evan Cheng4adba7b2009-07-09 23:11:34 +0000372 case ARM::t2LDRi8:
373 case ARM::t2LDRi12:
374 case ARM::t2STRi8:
375 case ARM::t2STRi12:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 case ARM::FLDS:
377 case ARM::FSTS:
378 return 4;
379 case ARM::FLDD:
380 case ARM::FSTD:
381 return 8;
382 case ARM::LDM:
383 case ARM::STM:
Evan Cheng4bb74e72009-08-04 01:43:45 +0000384 case ARM::t2LDM:
385 case ARM::t2STM:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 return (MI->getNumOperands() - 4) * 4;
387 case ARM::FLDMS:
388 case ARM::FSTMS:
389 case ARM::FLDMD:
390 case ARM::FSTMD:
391 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
392 }
393}
394
Evan Cheng4adba7b2009-07-09 23:11:34 +0000395/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
397///
398/// stmia rn, <ra, rb, rc>
399/// rn := rn + 4 * 3;
400/// =>
401/// stmia rn!, <ra, rb, rc>
402///
403/// rn := rn - 4 * 3;
404/// ldmia rn, <ra, rb, rc>
405/// =>
406/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4adba7b2009-07-09 23:11:34 +0000407bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
408 MachineBasicBlock::iterator MBBI,
409 bool &Advance,
410 MachineBasicBlock::iterator &I) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 MachineInstr *MI = MBBI;
412 unsigned Base = MI->getOperand(0).getReg();
413 unsigned Bytes = getLSMultipleTransferSize(MI);
414 unsigned PredReg = 0;
415 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
416 int Opcode = MI->getOpcode();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000417 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
418 Opcode == ARM::STM || Opcode == ARM::t2STM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419
420 if (isAM4) {
421 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
422 return false;
423
424 // Can't use the updating AM4 sub-mode if the base register is also a dest
425 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
426 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
427 if (MI->getOperand(i).getReg() == Base)
428 return false;
429 }
430
431 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
432 if (MBBI != MBB.begin()) {
433 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
434 if (Mode == ARM_AM::ia &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000435 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
437 MBB.erase(PrevMBBI);
438 return true;
439 } else if (Mode == ARM_AM::ib &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000440 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
442 MBB.erase(PrevMBBI);
443 return true;
444 }
445 }
446
447 if (MBBI != MBB.end()) {
448 MachineBasicBlock::iterator NextMBBI = next(MBBI);
449 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000450 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Cheng11948d62007-09-19 21:48:07 +0000452 if (NextMBBI == I) {
453 Advance = true;
454 ++I;
455 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 MBB.erase(NextMBBI);
457 return true;
458 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000459 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Cheng11948d62007-09-19 21:48:07 +0000461 if (NextMBBI == I) {
462 Advance = true;
463 ++I;
464 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 MBB.erase(NextMBBI);
466 return true;
467 }
468 }
469 } else {
470 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
471 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
472 return false;
473
474 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
475 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
476 if (MBBI != MBB.begin()) {
477 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
478 if (Mode == ARM_AM::ia &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000479 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
481 MBB.erase(PrevMBBI);
482 return true;
483 }
484 }
485
486 if (MBBI != MBB.end()) {
487 MachineBasicBlock::iterator NextMBBI = next(MBBI);
488 if (Mode == ARM_AM::ia &&
Evan Cheng4bb74e72009-08-04 01:43:45 +0000489 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Cheng11948d62007-09-19 21:48:07 +0000491 if (NextMBBI == I) {
492 Advance = true;
493 ++I;
494 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495 MBB.erase(NextMBBI);
496 }
497 return true;
498 }
499 }
500
501 return false;
502}
503
504static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
505 switch (Opc) {
506 case ARM::LDR: return ARM::LDR_PRE;
507 case ARM::STR: return ARM::STR_PRE;
508 case ARM::FLDS: return ARM::FLDMS;
509 case ARM::FLDD: return ARM::FLDMD;
510 case ARM::FSTS: return ARM::FSTMS;
511 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000512 case ARM::t2LDRi8:
513 case ARM::t2LDRi12:
514 return ARM::t2LDR_PRE;
515 case ARM::t2STRi8:
516 case ARM::t2STRi12:
517 return ARM::t2STR_PRE;
Edwin Törökbd448e32009-07-14 16:55:14 +0000518 default: llvm_unreachable("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 }
520 return 0;
521}
522
523static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
524 switch (Opc) {
525 case ARM::LDR: return ARM::LDR_POST;
526 case ARM::STR: return ARM::STR_POST;
527 case ARM::FLDS: return ARM::FLDMS;
528 case ARM::FLDD: return ARM::FLDMD;
529 case ARM::FSTS: return ARM::FSTMS;
530 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000531 case ARM::t2LDRi8:
532 case ARM::t2LDRi12:
533 return ARM::t2LDR_POST;
534 case ARM::t2STRi8:
535 case ARM::t2STRi12:
536 return ARM::t2STR_POST;
Edwin Törökbd448e32009-07-14 16:55:14 +0000537 default: llvm_unreachable("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 }
539 return 0;
540}
541
Evan Cheng4adba7b2009-07-09 23:11:34 +0000542/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4adba7b2009-07-09 23:11:34 +0000544bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
545 MachineBasicBlock::iterator MBBI,
546 const TargetInstrInfo *TII,
547 bool &Advance,
548 MachineBasicBlock::iterator &I) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 MachineInstr *MI = MBBI;
550 unsigned Base = MI->getOperand(1).getReg();
551 bool BaseKill = MI->getOperand(1).isKill();
552 unsigned Bytes = getLSMultipleTransferSize(MI);
553 int Opcode = MI->getOpcode();
Dale Johannesene8a10c42009-02-13 02:25:56 +0000554 DebugLoc dl = MI->getDebugLoc();
Evan Cheng4bb74e72009-08-04 01:43:45 +0000555 bool isAM5 = Opcode == ARM::FLDD || Opcode == ARM::FLDS ||
556 Opcode == ARM::FSTD || Opcode == ARM::FSTS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000558 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
559 return false;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000560 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4adba7b2009-07-09 23:11:34 +0000561 return false;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000562 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
563 if (MI->getOperand(2).getImm() != 0)
564 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565
Evan Cheng4adba7b2009-07-09 23:11:34 +0000566 bool isLd = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567 // Can't do the merge if the destination register is the same as the would-be
568 // writeback register.
569 if (isLd && MI->getOperand(0).getReg() == Base)
570 return false;
571
572 unsigned PredReg = 0;
573 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
574 bool DoMerge = false;
575 ARM_AM::AddrOpc AddSub = ARM_AM::add;
576 unsigned NewOpc = 0;
Evan Cheng4bb74e72009-08-04 01:43:45 +0000577 // AM2 - 12 bits, thumb2 - 8 bits.
578 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579 if (MBBI != MBB.begin()) {
580 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng4bb74e72009-08-04 01:43:45 +0000581 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 DoMerge = true;
583 AddSub = ARM_AM::sub;
584 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng4bb74e72009-08-04 01:43:45 +0000585 } else if (!isAM5 &&
586 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 DoMerge = true;
588 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
589 }
590 if (DoMerge)
591 MBB.erase(PrevMBBI);
592 }
593
594 if (!DoMerge && MBBI != MBB.end()) {
595 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng4bb74e72009-08-04 01:43:45 +0000596 if (!isAM5 &&
597 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 DoMerge = true;
599 AddSub = ARM_AM::sub;
600 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng4bb74e72009-08-04 01:43:45 +0000601 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602 DoMerge = true;
603 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
604 }
Evan Cheng11948d62007-09-19 21:48:07 +0000605 if (DoMerge) {
606 if (NextMBBI == I) {
607 Advance = true;
608 ++I;
609 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610 MBB.erase(NextMBBI);
Evan Cheng11948d62007-09-19 21:48:07 +0000611 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 }
613
614 if (!DoMerge)
615 return false;
616
617 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
Evan Cheng06c0e622009-08-04 21:12:13 +0000618 unsigned Offset = 0;
619 if (isAM5)
620 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
621 ? ARM_AM::db
622 : ARM_AM::ia, true, (isDPR ? 2 : 1));
623 else if (isAM2)
624 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
625 else
626 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 if (isLd) {
Evan Cheng4bb74e72009-08-04 01:43:45 +0000628 if (isAM5)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 // FLDMS, FLDMD
Dale Johannesene8a10c42009-02-13 02:25:56 +0000630 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling2b739762009-05-13 21:33:08 +0000631 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 .addImm(Offset).addImm(Pred).addReg(PredReg)
Bill Wendling2b739762009-05-13 21:33:08 +0000633 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng4bb74e72009-08-04 01:43:45 +0000634 else if (isAM2)
635 // LDR_PRE, LDR_POST,
636 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
637 .addReg(Base, RegState::Define)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
639 else
Evan Cheng4bb74e72009-08-04 01:43:45 +0000640 // t2LDR_PRE, t2LDR_POST
641 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
642 .addReg(Base, RegState::Define)
643 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
644 } else {
645 MachineOperand &MO = MI->getOperand(0);
646 if (isAM5)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 // FSTMS, FSTMD
Dale Johannesene8a10c42009-02-13 02:25:56 +0000648 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 .addImm(Pred).addReg(PredReg)
Bill Wendling2b739762009-05-13 21:33:08 +0000650 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng4bb74e72009-08-04 01:43:45 +0000651 else if (isAM2)
652 // STR_PRE, STR_POST
653 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
654 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
655 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
656 else
657 // t2STR_PRE, t2STR_POST
658 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
659 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
660 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 }
662 MBB.erase(MBBI);
663
664 return true;
665}
666
667/// isMemoryOp - Returns true if instruction is a memory operations (that this
668/// pass is capable of operating on).
Evan Cheng4adba7b2009-07-09 23:11:34 +0000669static bool isMemoryOp(const MachineInstr *MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 int Opcode = MI->getOpcode();
671 switch (Opcode) {
672 default: break;
673 case ARM::LDR:
674 case ARM::STR:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000675 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 case ARM::FLDS:
677 case ARM::FSTS:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000678 return MI->getOperand(1).isReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 case ARM::FLDD:
680 case ARM::FSTD:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000681 return MI->getOperand(1).isReg();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000682 case ARM::t2LDRi8:
683 case ARM::t2LDRi12:
684 case ARM::t2STRi8:
685 case ARM::t2STRi12:
686 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 }
688 return false;
689}
690
691/// AdvanceRS - Advance register scavenger to just before the earliest memory
692/// op that is being merged.
693void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
694 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
695 unsigned Position = MemOps[0].Position;
696 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
697 if (MemOps[i].Position < Position) {
698 Position = MemOps[i].Position;
699 Loc = MemOps[i].MBBI;
700 }
701 }
702
703 if (Loc != MBB.begin())
704 RS->forward(prior(Loc));
705}
706
Evan Cheng54353c92009-06-13 09:12:55 +0000707static int getMemoryOpOffset(const MachineInstr *MI) {
708 int Opcode = MI->getOpcode();
709 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng41169552009-06-15 08:28:29 +0000710 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng54353c92009-06-13 09:12:55 +0000711 unsigned NumOperands = MI->getDesc().getNumOperands();
712 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000713
714 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
715 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
716 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
717 return OffField;
718
Evan Cheng54353c92009-06-13 09:12:55 +0000719 int Offset = isAM2
Evan Cheng41169552009-06-15 08:28:29 +0000720 ? ARM_AM::getAM2Offset(OffField)
721 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
722 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Cheng54353c92009-06-13 09:12:55 +0000723 if (isAM2) {
724 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
725 Offset = -Offset;
Evan Cheng41169552009-06-15 08:28:29 +0000726 } else if (isAM3) {
727 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
728 Offset = -Offset;
Evan Cheng54353c92009-06-13 09:12:55 +0000729 } else {
730 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
731 Offset = -Offset;
732 }
733 return Offset;
734}
735
Evan Cheng41169552009-06-15 08:28:29 +0000736static void InsertLDR_STR(MachineBasicBlock &MBB,
737 MachineBasicBlock::iterator &MBBI,
738 int OffImm, bool isDef,
739 DebugLoc dl, unsigned NewOpc,
Evan Chenge00db512009-06-19 01:59:04 +0000740 unsigned Reg, bool RegDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000741 unsigned BaseReg, bool BaseKill,
742 unsigned OffReg, bool OffKill,
743 ARMCC::CondCodes Pred, unsigned PredReg,
744 const TargetInstrInfo *TII) {
745 unsigned Offset;
746 if (OffImm < 0)
747 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
748 else
749 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
750 if (isDef)
Evan Chenge00db512009-06-19 01:59:04 +0000751 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
752 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Cheng41169552009-06-15 08:28:29 +0000753 .addReg(BaseReg, getKillRegState(BaseKill))
754 .addReg(OffReg, getKillRegState(OffKill))
755 .addImm(Offset)
756 .addImm(Pred).addReg(PredReg);
757 else
758 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
Evan Chenge00db512009-06-19 01:59:04 +0000759 .addReg(Reg, getKillRegState(RegDeadKill))
Evan Cheng41169552009-06-15 08:28:29 +0000760 .addReg(BaseReg, getKillRegState(BaseKill))
761 .addReg(OffReg, getKillRegState(OffKill))
762 .addImm(Offset)
763 .addImm(Pred).addReg(PredReg);
764}
765
766bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
767 MachineBasicBlock::iterator &MBBI) {
768 MachineInstr *MI = &*MBBI;
769 unsigned Opcode = MI->getOpcode();
770 if (Opcode == ARM::LDRD || Opcode == ARM::STRD) {
771 unsigned EvenReg = MI->getOperand(0).getReg();
772 unsigned OddReg = MI->getOperand(1).getReg();
773 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
774 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
775 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
776 return false;
777
Evan Chenga3cc1a02009-06-18 02:04:01 +0000778 bool isLd = Opcode == ARM::LDRD;
Evan Chenge00db512009-06-19 01:59:04 +0000779 bool EvenDeadKill = isLd ?
780 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
781 bool OddDeadKill = isLd ?
782 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Cheng41169552009-06-15 08:28:29 +0000783 const MachineOperand &BaseOp = MI->getOperand(2);
784 unsigned BaseReg = BaseOp.getReg();
785 bool BaseKill = BaseOp.isKill();
786 const MachineOperand &OffOp = MI->getOperand(3);
787 unsigned OffReg = OffOp.getReg();
788 bool OffKill = OffOp.isKill();
789 int OffImm = getMemoryOpOffset(MI);
790 unsigned PredReg = 0;
791 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
792
793 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
794 // Ascending register numbers and no offset. It's safe to change it to a
795 // ldm or stm.
796 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDM : ARM::STM;
Evan Chenga3cc1a02009-06-18 02:04:01 +0000797 if (isLd) {
798 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
799 .addReg(BaseReg, getKillRegState(BaseKill))
800 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
801 .addImm(Pred).addReg(PredReg)
Evan Chenge00db512009-06-19 01:59:04 +0000802 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
803 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chenga3cc1a02009-06-18 02:04:01 +0000804 ++NumLDRD2LDM;
805 } else {
806 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
807 .addReg(BaseReg, getKillRegState(BaseKill))
808 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
809 .addImm(Pred).addReg(PredReg)
Evan Chenge00db512009-06-19 01:59:04 +0000810 .addReg(EvenReg, getKillRegState(EvenDeadKill))
811 .addReg(OddReg, getKillRegState(OddDeadKill));
Evan Chenga3cc1a02009-06-18 02:04:01 +0000812 ++NumSTRD2STM;
813 }
Evan Cheng41169552009-06-15 08:28:29 +0000814 } else {
815 // Split into two instructions.
816 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDR : ARM::STR;
817 DebugLoc dl = MBBI->getDebugLoc();
818 // If this is a load and base register is killed, it may have been
819 // re-defed by the load, make sure the first load does not clobber it.
Evan Chenga3cc1a02009-06-18 02:04:01 +0000820 if (isLd &&
Evan Cheng41169552009-06-15 08:28:29 +0000821 (BaseKill || OffKill) &&
822 (TRI->regsOverlap(EvenReg, BaseReg) ||
823 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
824 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
825 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge00db512009-06-19 01:59:04 +0000826 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, OddReg, OddDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000827 BaseReg, false, OffReg, false, Pred, PredReg, TII);
Evan Chenge00db512009-06-19 01:59:04 +0000828 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, EvenReg, EvenDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000829 BaseReg, BaseKill, OffReg, OffKill, Pred, PredReg, TII);
830 } else {
Evan Chenge00db512009-06-19 01:59:04 +0000831 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
832 EvenReg, EvenDeadKill, BaseReg, false, OffReg, false,
833 Pred, PredReg, TII);
834 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
835 OddReg, OddDeadKill, BaseReg, BaseKill, OffReg, OffKill,
836 Pred, PredReg, TII);
Evan Cheng41169552009-06-15 08:28:29 +0000837 }
Evan Chenga3cc1a02009-06-18 02:04:01 +0000838 if (isLd)
839 ++NumLDRD2LDR;
840 else
841 ++NumSTRD2STR;
Evan Cheng41169552009-06-15 08:28:29 +0000842 }
843
844 MBBI = prior(MBBI);
845 MBB.erase(MI);
846 }
847 return false;
848}
849
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
851/// ops of the same base and incrementing offset into LDM / STM ops.
852bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
853 unsigned NumMerges = 0;
854 unsigned NumMemOps = 0;
855 MemOpQueue MemOps;
856 unsigned CurrBase = 0;
857 int CurrOpc = -1;
858 unsigned CurrSize = 0;
859 ARMCC::CondCodes CurrPred = ARMCC::AL;
860 unsigned CurrPredReg = 0;
861 unsigned Position = 0;
Evan Cheng5e7d7032009-06-05 17:56:14 +0000862 SmallVector<MachineBasicBlock::iterator,4> Merges;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863
864 RS->enterBasicBlock(&MBB);
865 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
866 while (MBBI != E) {
Evan Cheng41169552009-06-15 08:28:29 +0000867 if (FixInvalidRegPairOp(MBB, MBBI))
868 continue;
869
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000870 bool Advance = false;
871 bool TryMerge = false;
872 bool Clobber = false;
873
874 bool isMemOp = isMemoryOp(MBBI);
875 if (isMemOp) {
876 int Opcode = MBBI->getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 unsigned Size = getLSMultipleTransferSize(MBBI);
878 unsigned Base = MBBI->getOperand(1).getReg();
879 unsigned PredReg = 0;
880 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng54353c92009-06-13 09:12:55 +0000881 int Offset = getMemoryOpOffset(MBBI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 // Watch out for:
883 // r4 := ldr [r5]
884 // r5 := ldr [r5, #4]
885 // r6 := ldr [r5, #8]
886 //
887 // The second ldr has effectively broken the chain even though it
888 // looks like the later ldr(s) use the same base register. Try to
889 // merge the ldr's so far, including this one. But don't try to
890 // combine the following ldr(s).
Evan Cheng4adba7b2009-07-09 23:11:34 +0000891 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 if (CurrBase == 0 && !Clobber) {
893 // Start of a new chain.
894 CurrBase = Base;
895 CurrOpc = Opcode;
896 CurrSize = Size;
897 CurrPred = Pred;
898 CurrPredReg = PredReg;
899 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
900 NumMemOps++;
901 Advance = true;
902 } else {
903 if (Clobber) {
904 TryMerge = true;
905 Advance = true;
906 }
907
908 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
909 // No need to match PredReg.
910 // Continue adding to the queue.
911 if (Offset > MemOps.back().Offset) {
912 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
913 NumMemOps++;
914 Advance = true;
915 } else {
916 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
917 I != E; ++I) {
918 if (Offset < I->Offset) {
919 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
920 NumMemOps++;
921 Advance = true;
922 break;
923 } else if (Offset == I->Offset) {
924 // Collision! This can't be merged!
925 break;
926 }
927 }
928 }
929 }
930 }
931 }
932
933 if (Advance) {
934 ++Position;
935 ++MBBI;
936 } else
937 TryMerge = true;
938
939 if (TryMerge) {
940 if (NumMemOps > 1) {
941 // Try to find a free register to use as a new base in case it's needed.
942 // First advance to the instruction just before the start of the chain.
943 AdvanceRS(MBB, MemOps);
944 // Find a scratch register. Make sure it's a call clobbered register or
945 // a spilled callee-saved register.
946 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true);
947 if (!Scratch)
948 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass,
949 AFI->getSpilledCSRegisters());
950 // Process the load / store instructions.
951 RS->forward(prior(MBBI));
952
953 // Merge ops.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000954 Merges.clear();
955 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
956 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957
958 // Try folding preceeding/trailing base inc/dec into the generated
959 // LDM/STM ops.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000960 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4adba7b2009-07-09 23:11:34 +0000961 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng68772022009-06-03 06:14:58 +0000962 ++NumMerges;
Evan Cheng5e7d7032009-06-05 17:56:14 +0000963 NumMerges += Merges.size();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
965 // Try folding preceeding/trailing base inc/dec into those load/store
966 // that were not merged to form LDM/STM ops.
967 for (unsigned i = 0; i != NumMemOps; ++i)
968 if (!MemOps[i].Merged)
Evan Cheng4adba7b2009-07-09 23:11:34 +0000969 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng68772022009-06-03 06:14:58 +0000970 ++NumMerges;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
972 // RS may be pointing to an instruction that's deleted.
973 RS->skipTo(prior(MBBI));
Evan Cheng5cfbcfa2009-06-04 01:15:28 +0000974 } else if (NumMemOps == 1) {
975 // Try folding preceeding/trailing base inc/dec into the single
976 // load/store.
Evan Cheng4adba7b2009-07-09 23:11:34 +0000977 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng5cfbcfa2009-06-04 01:15:28 +0000978 ++NumMerges;
979 RS->forward(prior(MBBI));
980 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 }
982
983 CurrBase = 0;
984 CurrOpc = -1;
985 CurrSize = 0;
986 CurrPred = ARMCC::AL;
987 CurrPredReg = 0;
988 if (NumMemOps) {
989 MemOps.clear();
990 NumMemOps = 0;
991 }
992
993 // If iterator hasn't been advanced and this is not a memory op, skip it.
994 // It can't start a new chain anyway.
995 if (!Advance && !isMemOp && MBBI != E) {
996 ++Position;
997 ++MBBI;
998 }
999 }
1000 }
1001 return NumMerges > 0;
1002}
1003
Evan Cheng54353c92009-06-13 09:12:55 +00001004namespace {
1005 struct OffsetCompare {
1006 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1007 int LOffset = getMemoryOpOffset(LHS);
1008 int ROffset = getMemoryOpOffset(RHS);
1009 assert(LHS == RHS || LOffset != ROffset);
1010 return LOffset > ROffset;
1011 }
1012 };
1013}
1014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1016/// (bx lr) into the preceeding stack restore so it directly restore the value
1017/// of LR into pc.
1018/// ldmfd sp!, {r7, lr}
1019/// bx lr
1020/// =>
1021/// ldmfd sp!, {r7, pc}
1022bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1023 if (MBB.empty()) return false;
1024
1025 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng4adba7b2009-07-09 23:11:34 +00001026 if (MBBI != MBB.begin() &&
Evan Cheng7bd2ad12009-07-11 06:43:01 +00001027 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +00001029 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng4bb74e72009-08-04 01:43:45 +00001031 if (MO.getReg() != ARM::LR)
1032 return false;
1033 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1034 PrevMI->setDesc(TII->get(NewOpc));
1035 MO.setReg(ARM::PC);
1036 MBB.erase(MBBI);
1037 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 }
1039 }
1040 return false;
1041}
1042
1043bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
1044 const TargetMachine &TM = Fn.getTarget();
1045 AFI = Fn.getInfo<ARMFunctionInfo>();
1046 TII = TM.getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +00001047 TRI = TM.getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 RS = new RegScavenger();
Evan Cheng4adba7b2009-07-09 23:11:34 +00001049 isThumb2 = AFI->isThumb2Function();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050
1051 bool Modified = false;
1052 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1053 ++MFI) {
1054 MachineBasicBlock &MBB = *MFI;
1055 Modified |= LoadStoreMultipleOpti(MBB);
1056 Modified |= MergeReturnIntoLDM(MBB);
1057 }
1058
1059 delete RS;
1060 return Modified;
1061}
Evan Cheng54353c92009-06-13 09:12:55 +00001062
1063
1064/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1065/// load / stores from consecutive locations close to make it more
1066/// likely they will be combined later.
1067
1068namespace {
1069 struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
1070 static char ID;
1071 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1072
Evan Cheng41169552009-06-15 08:28:29 +00001073 const TargetData *TD;
Evan Cheng54353c92009-06-13 09:12:55 +00001074 const TargetInstrInfo *TII;
1075 const TargetRegisterInfo *TRI;
Evan Cheng41169552009-06-15 08:28:29 +00001076 const ARMSubtarget *STI;
Evan Cheng54353c92009-06-13 09:12:55 +00001077 MachineRegisterInfo *MRI;
1078
1079 virtual bool runOnMachineFunction(MachineFunction &Fn);
1080
1081 virtual const char *getPassName() const {
1082 return "ARM pre- register allocation load / store optimization pass";
1083 }
1084
1085 private:
Evan Chengf746f6a2009-06-15 20:54:56 +00001086 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1087 unsigned &NewOpc, unsigned &EvenReg,
1088 unsigned &OddReg, unsigned &BaseReg,
1089 unsigned &OffReg, unsigned &Offset,
1090 unsigned &PredReg, ARMCC::CondCodes &Pred);
Evan Cheng54353c92009-06-13 09:12:55 +00001091 bool RescheduleOps(MachineBasicBlock *MBB,
1092 SmallVector<MachineInstr*, 4> &Ops,
1093 unsigned Base, bool isLd,
1094 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1095 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1096 };
1097 char ARMPreAllocLoadStoreOpt::ID = 0;
1098}
1099
1100bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng41169552009-06-15 08:28:29 +00001101 TD = Fn.getTarget().getTargetData();
Evan Cheng54353c92009-06-13 09:12:55 +00001102 TII = Fn.getTarget().getInstrInfo();
1103 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng41169552009-06-15 08:28:29 +00001104 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng54353c92009-06-13 09:12:55 +00001105 MRI = &Fn.getRegInfo();
1106
1107 bool Modified = false;
1108 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1109 ++MFI)
1110 Modified |= RescheduleLoadStoreInstrs(MFI);
1111
1112 return Modified;
1113}
1114
Evan Chengbd9ea552009-06-19 23:17:27 +00001115static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1116 MachineBasicBlock::iterator I,
1117 MachineBasicBlock::iterator E,
1118 SmallPtrSet<MachineInstr*, 4> &MemOps,
1119 SmallSet<unsigned, 4> &MemRegs,
1120 const TargetRegisterInfo *TRI) {
Evan Cheng54353c92009-06-13 09:12:55 +00001121 // Are there stores / loads / calls between them?
1122 // FIXME: This is overly conservative. We should make use of alias information
1123 // some day.
Evan Chengbd9ea552009-06-19 23:17:27 +00001124 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng54353c92009-06-13 09:12:55 +00001125 while (++I != E) {
Evan Chengbd9ea552009-06-19 23:17:27 +00001126 if (MemOps.count(&*I))
1127 continue;
Evan Cheng54353c92009-06-13 09:12:55 +00001128 const TargetInstrDesc &TID = I->getDesc();
1129 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1130 return false;
1131 if (isLd && TID.mayStore())
1132 return false;
1133 if (!isLd) {
1134 if (TID.mayLoad())
1135 return false;
1136 // It's not safe to move the first 'str' down.
1137 // str r1, [r0]
1138 // strh r5, [r0]
1139 // str r4, [r0, #+4]
Evan Chengbd9ea552009-06-19 23:17:27 +00001140 if (TID.mayStore())
Evan Cheng54353c92009-06-13 09:12:55 +00001141 return false;
1142 }
1143 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1144 MachineOperand &MO = I->getOperand(j);
Evan Chengbd9ea552009-06-19 23:17:27 +00001145 if (!MO.isReg())
1146 continue;
1147 unsigned Reg = MO.getReg();
1148 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng54353c92009-06-13 09:12:55 +00001149 return false;
Evan Chengbd9ea552009-06-19 23:17:27 +00001150 if (Reg != Base && !MemRegs.count(Reg))
1151 AddedRegPressure.insert(Reg);
Evan Cheng54353c92009-06-13 09:12:55 +00001152 }
1153 }
Evan Chengbd9ea552009-06-19 23:17:27 +00001154
1155 // Estimate register pressure increase due to the transformation.
1156 if (MemRegs.size() <= 4)
1157 // Ok if we are moving small number of instructions.
1158 return true;
1159 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng54353c92009-06-13 09:12:55 +00001160}
1161
Evan Chengf746f6a2009-06-15 20:54:56 +00001162bool
1163ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1164 DebugLoc &dl,
1165 unsigned &NewOpc, unsigned &EvenReg,
1166 unsigned &OddReg, unsigned &BaseReg,
1167 unsigned &OffReg, unsigned &Offset,
1168 unsigned &PredReg,
1169 ARMCC::CondCodes &Pred) {
1170 // FIXME: FLDS / FSTS -> FLDD / FSTD
1171 unsigned Opcode = Op0->getOpcode();
1172 if (Opcode == ARM::LDR)
1173 NewOpc = ARM::LDRD;
1174 else if (Opcode == ARM::STR)
1175 NewOpc = ARM::STRD;
1176 else
1177 return 0;
1178
1179 // Must sure the base address satisfies i64 ld / st alignment requirement.
1180 if (!Op0->hasOneMemOperand() ||
1181 !Op0->memoperands_begin()->getValue() ||
1182 Op0->memoperands_begin()->isVolatile())
Evan Cheng41169552009-06-15 08:28:29 +00001183 return false;
1184
Evan Chengf746f6a2009-06-15 20:54:56 +00001185 unsigned Align = Op0->memoperands_begin()->getAlignment();
Evan Cheng41169552009-06-15 08:28:29 +00001186 unsigned ReqAlign = STI->hasV6Ops()
1187 ? TD->getPrefTypeAlignment(Type::Int64Ty) : 8; // Pre-v6 need 8-byte align
Evan Chengf746f6a2009-06-15 20:54:56 +00001188 if (Align < ReqAlign)
1189 return false;
1190
1191 // Then make sure the immediate offset fits.
1192 int OffImm = getMemoryOpOffset(Op0);
1193 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1194 if (OffImm < 0) {
1195 AddSub = ARM_AM::sub;
1196 OffImm = - OffImm;
1197 }
1198 if (OffImm >= 256) // 8 bits
1199 return false;
1200 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
1201
1202 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng7a839302009-06-15 21:18:20 +00001203 OddReg = Op1->getOperand(0).getReg();
Evan Chengf746f6a2009-06-15 20:54:56 +00001204 if (EvenReg == OddReg)
1205 return false;
1206 BaseReg = Op0->getOperand(1).getReg();
1207 OffReg = Op0->getOperand(2).getReg();
1208 Pred = getInstrPredicate(Op0, PredReg);
1209 dl = Op0->getDebugLoc();
1210 return true;
Evan Cheng41169552009-06-15 08:28:29 +00001211}
1212
Evan Cheng54353c92009-06-13 09:12:55 +00001213bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1214 SmallVector<MachineInstr*, 4> &Ops,
1215 unsigned Base, bool isLd,
1216 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1217 bool RetVal = false;
1218
1219 // Sort by offset (in reverse order).
1220 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1221
1222 // The loads / stores of the same base are in order. Scan them from first to
1223 // last and check for the followins:
1224 // 1. Any def of base.
1225 // 2. Any gaps.
1226 while (Ops.size() > 1) {
1227 unsigned FirstLoc = ~0U;
1228 unsigned LastLoc = 0;
1229 MachineInstr *FirstOp = 0;
1230 MachineInstr *LastOp = 0;
1231 int LastOffset = 0;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001232 unsigned LastOpcode = 0;
Evan Cheng54353c92009-06-13 09:12:55 +00001233 unsigned LastBytes = 0;
1234 unsigned NumMove = 0;
1235 for (int i = Ops.size() - 1; i >= 0; --i) {
1236 MachineInstr *Op = Ops[i];
1237 unsigned Loc = MI2LocMap[Op];
1238 if (Loc <= FirstLoc) {
1239 FirstLoc = Loc;
1240 FirstOp = Op;
1241 }
1242 if (Loc >= LastLoc) {
1243 LastLoc = Loc;
1244 LastOp = Op;
1245 }
1246
Evan Chenga3cc1a02009-06-18 02:04:01 +00001247 unsigned Opcode = Op->getOpcode();
1248 if (LastOpcode && Opcode != LastOpcode)
1249 break;
1250
Evan Cheng54353c92009-06-13 09:12:55 +00001251 int Offset = getMemoryOpOffset(Op);
1252 unsigned Bytes = getLSMultipleTransferSize(Op);
1253 if (LastBytes) {
1254 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1255 break;
1256 }
1257 LastOffset = Offset;
1258 LastBytes = Bytes;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001259 LastOpcode = Opcode;
Evan Chengbd9ea552009-06-19 23:17:27 +00001260 if (++NumMove == 8) // FIXME: Tune
Evan Cheng54353c92009-06-13 09:12:55 +00001261 break;
1262 }
1263
1264 if (NumMove <= 1)
1265 Ops.pop_back();
1266 else {
Evan Chengbd9ea552009-06-19 23:17:27 +00001267 SmallPtrSet<MachineInstr*, 4> MemOps;
1268 SmallSet<unsigned, 4> MemRegs;
1269 for (int i = NumMove-1; i >= 0; --i) {
1270 MemOps.insert(Ops[i]);
1271 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1272 }
Evan Cheng54353c92009-06-13 09:12:55 +00001273
1274 // Be conservative, if the instructions are too far apart, don't
1275 // move them. We want to limit the increase of register pressure.
Evan Chengbd9ea552009-06-19 23:17:27 +00001276 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng54353c92009-06-13 09:12:55 +00001277 if (DoMove)
Evan Chengbd9ea552009-06-19 23:17:27 +00001278 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1279 MemOps, MemRegs, TRI);
Evan Cheng54353c92009-06-13 09:12:55 +00001280 if (!DoMove) {
1281 for (unsigned i = 0; i != NumMove; ++i)
1282 Ops.pop_back();
1283 } else {
1284 // This is the new location for the loads / stores.
1285 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengbd9ea552009-06-19 23:17:27 +00001286 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Cheng54353c92009-06-13 09:12:55 +00001287 ++InsertPos;
Evan Cheng41169552009-06-15 08:28:29 +00001288
1289 // If we are moving a pair of loads / stores, see if it makes sense
1290 // to try to allocate a pair of registers that can form register pairs.
Evan Chengf746f6a2009-06-15 20:54:56 +00001291 MachineInstr *Op0 = Ops.back();
1292 MachineInstr *Op1 = Ops[Ops.size()-2];
1293 unsigned EvenReg = 0, OddReg = 0;
1294 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1295 ARMCC::CondCodes Pred = ARMCC::AL;
1296 unsigned NewOpc = 0;
Evan Cheng41169552009-06-15 08:28:29 +00001297 unsigned Offset = 0;
Evan Chengf746f6a2009-06-15 20:54:56 +00001298 DebugLoc dl;
1299 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1300 EvenReg, OddReg, BaseReg, OffReg,
1301 Offset, PredReg, Pred)) {
1302 Ops.pop_back();
1303 Ops.pop_back();
Evan Cheng41169552009-06-15 08:28:29 +00001304
Evan Chengf746f6a2009-06-15 20:54:56 +00001305 // Form the pair instruction.
Evan Chenga3cc1a02009-06-18 02:04:01 +00001306 if (isLd) {
Evan Chengf746f6a2009-06-15 20:54:56 +00001307 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng41169552009-06-15 08:28:29 +00001308 .addReg(EvenReg, RegState::Define)
1309 .addReg(OddReg, RegState::Define)
1310 .addReg(BaseReg).addReg(0).addImm(Offset)
1311 .addImm(Pred).addReg(PredReg);
Evan Chenga3cc1a02009-06-18 02:04:01 +00001312 ++NumLDRDFormed;
1313 } else {
Evan Chengf746f6a2009-06-15 20:54:56 +00001314 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng41169552009-06-15 08:28:29 +00001315 .addReg(EvenReg)
1316 .addReg(OddReg)
1317 .addReg(BaseReg).addReg(0).addImm(Offset)
1318 .addImm(Pred).addReg(PredReg);
Evan Chenga3cc1a02009-06-18 02:04:01 +00001319 ++NumSTRDFormed;
1320 }
1321 MBB->erase(Op0);
1322 MBB->erase(Op1);
Evan Cheng41169552009-06-15 08:28:29 +00001323
1324 // Add register allocation hints to form register pairs.
1325 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1326 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengf746f6a2009-06-15 20:54:56 +00001327 } else {
1328 for (unsigned i = 0; i != NumMove; ++i) {
1329 MachineInstr *Op = Ops.back();
1330 Ops.pop_back();
1331 MBB->splice(InsertPos, MBB, Op);
1332 }
Evan Cheng54353c92009-06-13 09:12:55 +00001333 }
1334
1335 NumLdStMoved += NumMove;
1336 RetVal = true;
1337 }
1338 }
1339 }
1340
1341 return RetVal;
1342}
1343
1344bool
1345ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1346 bool RetVal = false;
1347
1348 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1349 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1350 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1351 SmallVector<unsigned, 4> LdBases;
1352 SmallVector<unsigned, 4> StBases;
1353
1354 unsigned Loc = 0;
1355 MachineBasicBlock::iterator MBBI = MBB->begin();
1356 MachineBasicBlock::iterator E = MBB->end();
1357 while (MBBI != E) {
1358 for (; MBBI != E; ++MBBI) {
1359 MachineInstr *MI = MBBI;
1360 const TargetInstrDesc &TID = MI->getDesc();
1361 if (TID.isCall() || TID.isTerminator()) {
1362 // Stop at barriers.
1363 ++MBBI;
1364 break;
1365 }
1366
1367 MI2LocMap[MI] = Loc++;
1368 if (!isMemoryOp(MI))
1369 continue;
1370 unsigned PredReg = 0;
1371 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
1372 continue;
1373
1374 int Opcode = MI->getOpcode();
1375 bool isLd = Opcode == ARM::LDR ||
1376 Opcode == ARM::FLDS || Opcode == ARM::FLDD;
1377 unsigned Base = MI->getOperand(1).getReg();
1378 int Offset = getMemoryOpOffset(MI);
1379
1380 bool StopHere = false;
1381 if (isLd) {
1382 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1383 Base2LdsMap.find(Base);
1384 if (BI != Base2LdsMap.end()) {
1385 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1386 if (Offset == getMemoryOpOffset(BI->second[i])) {
1387 StopHere = true;
1388 break;
1389 }
1390 }
1391 if (!StopHere)
1392 BI->second.push_back(MI);
1393 } else {
1394 SmallVector<MachineInstr*, 4> MIs;
1395 MIs.push_back(MI);
1396 Base2LdsMap[Base] = MIs;
1397 LdBases.push_back(Base);
1398 }
1399 } else {
1400 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1401 Base2StsMap.find(Base);
1402 if (BI != Base2StsMap.end()) {
1403 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1404 if (Offset == getMemoryOpOffset(BI->second[i])) {
1405 StopHere = true;
1406 break;
1407 }
1408 }
1409 if (!StopHere)
1410 BI->second.push_back(MI);
1411 } else {
1412 SmallVector<MachineInstr*, 4> MIs;
1413 MIs.push_back(MI);
1414 Base2StsMap[Base] = MIs;
1415 StBases.push_back(Base);
1416 }
1417 }
1418
1419 if (StopHere) {
Evan Chengbd9ea552009-06-19 23:17:27 +00001420 // Found a duplicate (a base+offset combination that's seen earlier).
1421 // Backtrack.
Evan Cheng54353c92009-06-13 09:12:55 +00001422 --Loc;
1423 break;
1424 }
1425 }
1426
1427 // Re-schedule loads.
1428 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1429 unsigned Base = LdBases[i];
1430 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1431 if (Lds.size() > 1)
1432 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1433 }
1434
1435 // Re-schedule stores.
1436 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1437 unsigned Base = StBases[i];
1438 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1439 if (Sts.size() > 1)
1440 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1441 }
1442
1443 if (MBBI != E) {
1444 Base2LdsMap.clear();
1445 Base2StsMap.clear();
1446 LdBases.clear();
1447 StBases.clear();
1448 }
1449 }
1450
1451 return RetVal;
1452}
1453
1454
1455/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1456/// optimization pass.
1457FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1458 if (PreAlloc)
1459 return new ARMPreAllocLoadStoreOpt();
1460 return new ARMLoadStoreOpt();
1461}