blob: 269f371bdafc7be15cb7bb3c99e5c9f375e50094 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
71 [SDNPOutFlag]>;
72def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
77 [SDNPInFlag, SDNPOutFlag]>;
78def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
81 [SDNPInFlag]>;
82
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000108 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
115 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
118 SDNPVariadic]>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000119def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInFlag, SDNPOutFlag]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000120def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
122def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
123 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
124def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
125 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000126def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000128def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000129 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
130 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000133 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
134 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000135
Chris Lattner48be23c2008-01-15 22:02:54 +0000136def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000137 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000139def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000141
Chris Lattnera17b1552006-03-31 05:13:27 +0000142def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
143def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000144
Chris Lattner90564f22006-04-18 17:59:36 +0000145def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
146 [SDNPHasChain, SDNPOptInFlag]>;
147
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000148def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
149 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000150def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
151 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000152
Evan Cheng53301922008-07-12 02:23:19 +0000153// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000154def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
155 [SDNPHasChain, SDNPMayLoad]>;
156def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
157 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000158
Jim Laskey2f616bf2006-11-16 22:43:37 +0000159// Instructions to support dynamic alloca.
160def SDTDynOp : SDTypeProfile<1, 2, []>;
161def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
162
Chris Lattner47f01f12005-09-08 19:50:41 +0000163//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000164// PowerPC specific transformation functions and pattern fragments.
165//
Nate Begeman8d948322005-10-19 01:12:32 +0000166
Nate Begeman2d5aff72005-10-19 18:42:01 +0000167def SHL32 : SDNodeXForm<imm, [{
168 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000170}]>;
171
Nate Begeman2d5aff72005-10-19 18:42:01 +0000172def SRL32 : SDNodeXForm<imm, [{
173 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000175}]>;
176
Chris Lattner2eb25172005-09-09 00:39:56 +0000177def LO16 : SDNodeXForm<imm, [{
178 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000180}]>;
181
182def HI16 : SDNodeXForm<imm, [{
183 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000184 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000185}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000186
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000187def HA16 : SDNodeXForm<imm, [{
188 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000189 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000190 return getI32Imm((Val - (signed short)Val) >> 16);
191}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000192def MB : SDNodeXForm<imm, [{
193 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000194 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000195 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000196 return getI32Imm(mb);
197}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000198
Nate Begemanf42f1332006-09-22 05:01:56 +0000199def ME : SDNodeXForm<imm, [{
200 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000201 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000203 return getI32Imm(me);
204}]>;
205def maskimm32 : PatLeaf<(imm), [{
206 // maskImm predicate - True if immediate is a run of ones.
207 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000210 else
211 return false;
212}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000213
Chris Lattner3e63ead2005-09-08 17:33:10 +0000214def immSExt16 : PatLeaf<(imm), [{
215 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
216 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000219 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000222def immZExt16 : PatLeaf<(imm), [{
223 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
224 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000226}], LO16>;
227
Chris Lattner0ea70b22006-06-20 22:34:10 +0000228// imm16Shifted* - These match immediates where the low 16-bits are zero. There
229// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
230// identical in 32-bit mode, but in 64-bit mode, they return true if the
231// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
232// clear).
233def imm16ShiftedZExt : PatLeaf<(imm), [{
234 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
235 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000237}], HI16>;
238
239def imm16ShiftedSExt : PatLeaf<(imm), [{
240 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
241 // immediate are set. Used by instructions like 'addis'. Identical to
242 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000245 return true;
246 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000248}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000249
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000250
Chris Lattner47f01f12005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Flag Definitions.
253
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000254class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000255class isDOT {
256 list<Register> Defs = [CR0];
257 bit RC = 1;
258}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000259
Chris Lattner302bf9c2006-11-08 02:13:12 +0000260class RegConstraint<string C> {
261 string Constraints = C;
262}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000263class NoEncode<string E> {
264 string DisableEncoding = E;
265}
Chris Lattner47f01f12005-09-08 19:50:41 +0000266
267
268//===----------------------------------------------------------------------===//
269// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000270
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000271def s5imm : Operand<i32> {
272 let PrintMethod = "printS5ImmOperand";
273}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000274def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000275 let PrintMethod = "printU5ImmOperand";
276}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000277def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000278 let PrintMethod = "printU6ImmOperand";
279}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000280def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000281 let PrintMethod = "printS16ImmOperand";
282}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000283def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000284 let PrintMethod = "printU16ImmOperand";
285}
Chris Lattner841d12d2005-10-18 16:51:22 +0000286def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
287 let PrintMethod = "printS16X4ImmOperand";
288}
Chris Lattner8d704112010-11-15 06:09:35 +0000289def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000290 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000291 let EncoderMethod = "getDirectBrEncoding";
292}
293def condbrtarget : Operand<OtherVT> {
294 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000295}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000296def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000297 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000298}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000299def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000300 let PrintMethod = "printAbsAddrOperand";
301}
Chris Lattnera04084e2010-11-15 04:51:55 +0000302def piclabel: Operand<iPTR> {}
Nate Begemaned428532004-09-04 05:00:00 +0000303def symbolHi: Operand<i32> {
304 let PrintMethod = "printSymbolHi";
305}
306def symbolLo: Operand<i32> {
307 let PrintMethod = "printSymbolLo";
308}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000309def crbitm: Operand<i8> {
310 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000311 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000312}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000313// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000314def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000315 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000316 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000318def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000319 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000320 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000321}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000322def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000323 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000324 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000325}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000326def tocentry : Operand<iPTR> {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000327 let MIOperandInfo = (ops i32imm:$imm);
328}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000329
Chris Lattner6fc40072006-11-04 05:42:48 +0000330// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000331// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000332def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000333 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000334 let PrintMethod = "printPredicateOperand";
335}
Chris Lattner0638b262006-11-03 23:53:25 +0000336
Chris Lattnera613d262006-01-12 02:05:36 +0000337// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000338def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
339def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
340def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
341def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000342
Chris Lattner74531e42006-11-16 00:41:37 +0000343/// This is just the offset part of iaddr, used for preinc.
344def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000345
Evan Cheng8c75ef92005-12-14 22:07:12 +0000346//===----------------------------------------------------------------------===//
347// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000348def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000349def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
350def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000351
Chris Lattner6a5339b2006-11-14 18:44:47 +0000352
Chris Lattner47f01f12005-09-08 19:50:41 +0000353//===----------------------------------------------------------------------===//
354// PowerPC Instruction Definitions.
355
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000356// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000357
Chris Lattner88d211f2006-03-12 09:13:49 +0000358let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000359let Defs = [R1], Uses = [R1] in {
Chris Lattnerab638642010-11-15 03:48:58 +0000360def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000361 [(callseq_start timm:$amt)]>;
Chris Lattnerab638642010-11-15 03:48:58 +0000362def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000363 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000364}
Chris Lattner1877ec92006-03-13 21:52:10 +0000365
Evan Cheng64d80e32007-07-19 01:14:50 +0000366def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000367 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000368}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000369
Evan Cheng071a2792007-09-11 19:55:27 +0000370let Defs = [R1], Uses = [R1] in
Chris Lattnerab638642010-11-15 03:48:58 +0000371def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000372 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000373 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000374
Dan Gohman533297b2009-10-29 18:10:34 +0000375// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
376// instruction selection into a branch sequence.
377let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000378 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000379 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000380 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000381 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000382 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000383 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000384 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000385 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000386 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000387 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000388 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000389 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000390 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000391 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattnerab638642010-11-15 03:48:58 +0000392 i32imm:$BROPC), "",
Chris Lattner54689662006-09-27 02:55:21 +0000393 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000394}
395
Bill Wendling7194aaf2008-03-03 22:19:16 +0000396// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
397// scavenge a register for it.
398def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
Chris Lattnerab638642010-11-15 03:48:58 +0000399 "", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000400
Evan Chengffbacca2007-07-21 00:34:19 +0000401let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000402 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000403 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000404 "b${p:cc}lr ${p:reg}", BrB,
405 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000406 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000407 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000408}
409
Chris Lattner7a823bd2005-02-15 20:26:49 +0000410let Defs = [LR] in
Chris Lattnerab638642010-11-15 03:48:58 +0000411 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000412 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000413
Evan Chengffbacca2007-07-21 00:34:19 +0000414let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000415 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000416 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000417 "b $dst", BrB,
418 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000419 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000420
Chris Lattner18258c62006-11-17 22:37:34 +0000421 // BCC represents an arbitrary conditional branch on a predicate.
422 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
423 // a two-value operand where a dag node expects two operands. :(
Chris Lattner8d704112010-11-15 06:09:35 +0000424 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000425 "b${cond:cc} ${cond:reg}, $dst"
426 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000427}
428
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000429// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000430let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000431 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000432 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
433 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000434 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000435 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000436 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000437 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000438 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000439 def BL_Darwin : IForm<18, 0, 1,
440 (outs), (ins calltarget:$func, variable_ops),
441 "bl $func", BrB, []>; // See Pat patterns below.
442 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000443 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000444 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000445 }
446 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000447 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
448 (outs), (ins variable_ops),
449 "bctrl", BrB,
450 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000451 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000452}
453
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000454// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000455let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000456 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000457 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
458 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000459 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
460 LR,CTR,
Jakob Stoklund Olesene5319202010-01-05 21:38:37 +0000461 CR0,CR1,CR5,CR6,CR7,CARRY] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000462 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000463 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000464 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000465 (outs), (ins calltarget:$func, variable_ops),
466 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000467 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000468 (outs), (ins aaddr:$func, variable_ops),
469 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000470 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000471 }
472 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000473 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
474 (outs), (ins variable_ops),
475 "bctrl", BrB,
476 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000477 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000478}
479
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000480
Dale Johannesenb384ab92008-10-29 18:26:45 +0000481let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000482def TCRETURNdi :Pseudo< (outs),
483 (ins calltarget:$dst, i32imm:$offset, variable_ops),
484 "#TC_RETURNd $dst $offset",
485 []>;
486
487
Dale Johannesenb384ab92008-10-29 18:26:45 +0000488let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000489def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
490 "#TC_RETURNa $func $offset",
491 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
492
Dale Johannesenb384ab92008-10-29 18:26:45 +0000493let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000494def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
495 "#TC_RETURNr $dst $offset",
496 []>;
497
498
499let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000500 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000501def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
502 Requires<[In32BitMode]>;
503
504
505
506let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000507 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000508def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
509 "b $dst", BrB,
510 []>;
511
512
513let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000514 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000515def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
516 "ba $dst", BrB,
517 []>;
518
519
Chris Lattner001db452006-06-06 21:29:23 +0000520// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000521def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000522 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
523 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000524def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000525 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
526 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000527def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000528 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
529 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000531 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
532 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000534 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
535 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000537 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
538 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000539def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000540 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
541 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000542def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000543 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
544 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000545
Evan Cheng53301922008-07-12 02:23:19 +0000546// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000547let usesCustomInserter = 1 in {
Evan Cheng53301922008-07-12 02:23:19 +0000548 let Uses = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000549 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000550 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000551 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
552 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000553 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000554 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
555 def ATOMIC_LOAD_AND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000556 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000557 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
558 def ATOMIC_LOAD_OR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000559 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000560 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
561 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000562 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000563 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
564 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000565 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000566 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
567 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000568 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000569 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
570 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000571 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000572 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
573 def ATOMIC_LOAD_AND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000574 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000575 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
576 def ATOMIC_LOAD_OR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000577 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000578 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
579 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000580 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000581 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
582 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000583 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000584 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000585 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000586 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000587 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000588 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000589 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000590 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
591 def ATOMIC_LOAD_AND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000592 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000593 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
594 def ATOMIC_LOAD_OR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000595 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000596 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
597 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000598 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000599 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
600 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000601 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000602 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
603
Dale Johannesen97efa362008-08-28 17:53:09 +0000604 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000605 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000606 [(set GPRC:$dst,
607 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
608 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000609 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000610 [(set GPRC:$dst,
611 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000612 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000613 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000614 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000615 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000616
Dale Johannesen97efa362008-08-28 17:53:09 +0000617 def ATOMIC_SWAP_I8 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000619 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
620 def ATOMIC_SWAP_I16 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000621 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen97efa362008-08-28 17:53:09 +0000622 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000623 def ATOMIC_SWAP_I32 : Pseudo<
Chris Lattnerab638642010-11-15 03:48:58 +0000624 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000625 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000626 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000627}
628
Evan Cheng53301922008-07-12 02:23:19 +0000629// Instructions to support atomic operations
630def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
631 "lwarx $rD, $src", LdStLWARX,
632 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
633
634let Defs = [CR0] in
635def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
636 "stwcx. $rS, $dst", LdStSTWCX,
637 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
638 isDOT;
639
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000640let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Nate Begeman1db3c922008-08-11 17:36:31 +0000641def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
642
Chris Lattner26e552b2006-11-14 19:19:53 +0000643//===----------------------------------------------------------------------===//
644// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000645//
Chris Lattner26e552b2006-11-14 19:19:53 +0000646
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000647// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000648let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000649def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000650 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000651 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000653 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000654 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000655 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000656def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000657 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000658 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000659def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000660 "lwz $rD, $src", LdStGeneral,
661 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000662
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000664 "lfs $rD, $src", LdStLFDU,
665 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000666def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000667 "lfd $rD, $src", LdStLFD,
668 [(set F8RC:$rD, (load iaddr:$src))]>;
669
Chris Lattner4eab7142006-11-10 02:08:47 +0000670
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000671// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000672let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000673def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000674 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000675 []>, RegConstraint<"$addr.reg = $ea_result">,
676 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000677
Evan Chengcaf778a2007-08-01 23:07:38 +0000678def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000679 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000680 []>, RegConstraint<"$addr.reg = $ea_result">,
681 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000682
Evan Chengcaf778a2007-08-01 23:07:38 +0000683def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000684 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000685 []>, RegConstraint<"$addr.reg = $ea_result">,
686 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000687
Evan Chengcaf778a2007-08-01 23:07:38 +0000688def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000689 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000690 []>, RegConstraint<"$addr.reg = $ea_result">,
691 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000692
Evan Chengcaf778a2007-08-01 23:07:38 +0000693def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000694 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000695 []>, RegConstraint<"$addr.reg = $ea_result">,
696 NoEncode<"$ea_result">;
697
Evan Chengcaf778a2007-08-01 23:07:38 +0000698def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000699 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000700 []>, RegConstraint<"$addr.reg = $ea_result">,
701 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000702}
Dan Gohman41474ba2008-12-03 02:30:17 +0000703}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000704
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000705// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000706//
Dan Gohman15511cf2008-12-03 18:15:48 +0000707let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000708def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000709 "lbzx $rD, $src", LdStGeneral,
710 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000711def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000712 "lhax $rD, $src", LdStLHA,
713 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
714 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000715def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000716 "lhzx $rD, $src", LdStGeneral,
717 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000718def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000719 "lwzx $rD, $src", LdStGeneral,
720 [(set GPRC:$rD, (load xaddr:$src))]>;
721
722
Evan Cheng64d80e32007-07-19 01:14:50 +0000723def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000724 "lhbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000725 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000727 "lwbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000728 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000729
Evan Cheng64d80e32007-07-19 01:14:50 +0000730def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000731 "lfsx $frD, $src", LdStLFDU,
732 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000733def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000734 "lfdx $frD, $src", LdStLFDU,
735 [(set F8RC:$frD, (load xaddr:$src))]>;
736}
737
738//===----------------------------------------------------------------------===//
739// PPC32 Store Instructions.
740//
741
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000742// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000743let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000745 "stb $rS, $src", LdStGeneral,
746 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000747def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000748 "sth $rS, $src", LdStGeneral,
749 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000750def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000751 "stw $rS, $src", LdStGeneral,
752 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000753def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000754 "stfs $rS, $dst", LdStUX,
755 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000756def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000757 "stfd $rS, $dst", LdStUX,
758 [(store F8RC:$rS, iaddr:$dst)]>;
759}
760
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000761// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000762let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000763def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000764 symbolLo:$ptroff, ptr_rc:$ptrreg),
765 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000766 [(set ptr_rc:$ea_res,
767 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
768 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000769 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000770def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000771 symbolLo:$ptroff, ptr_rc:$ptrreg),
772 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000773 [(set ptr_rc:$ea_res,
774 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
775 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000776 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000777def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000778 symbolLo:$ptroff, ptr_rc:$ptrreg),
779 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000780 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
781 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000782 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000783def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000784 symbolLo:$ptroff, ptr_rc:$ptrreg),
785 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000786 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
787 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000788 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000789def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000790 symbolLo:$ptroff, ptr_rc:$ptrreg),
791 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000792 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
793 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000794 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000795}
796
797
Chris Lattner26e552b2006-11-14 19:19:53 +0000798// Indexed (r+r) Stores.
799//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000800let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000801def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000802 "stbx $rS, $dst", LdStGeneral,
803 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
804 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000806 "sthx $rS, $dst", LdStGeneral,
807 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
808 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000809def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000810 "stwx $rS, $dst", LdStGeneral,
811 [(store GPRC:$rS, xaddr:$dst)]>,
812 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000813
Chris Lattner2e48a702008-01-06 08:36:04 +0000814let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000816 "stwux $rS, $rA, $rB", LdStGeneral,
817 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000818}
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000821 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000822 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000824 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000825 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000826 PPC970_DGroup_Cracked;
827
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000829 "stfiwx $frS, $dst", LdStUX,
830 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000831
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000833 "stfsx $frS, $dst", LdStUX,
834 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000836 "stfdx $frS, $dst", LdStUX,
837 [(store F8RC:$frS, xaddr:$dst)]>;
838}
839
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000840def SYNC : XForm_24_sync<31, 598, (outs), (ins),
841 "sync", LdStSync,
842 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000843
844//===----------------------------------------------------------------------===//
845// PPC32 Arithmetic Instructions.
846//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000847
Chris Lattner88d211f2006-03-12 09:13:49 +0000848let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000849def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000850 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000851 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000852let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000855 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
856 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000858 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000859 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000860}
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000862 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000863 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000866 [(set GPRC:$rD, (add GPRC:$rA,
867 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000868def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000870 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000871let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000874 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000875}
Bill Wendling0f940c92007-12-07 21:42:31 +0000876
Chris Lattnerdd415272008-01-10 05:45:39 +0000877let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000878 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
879 "li $rD, $imm", IntGeneral,
880 [(set GPRC:$rD, immSExt16:$imm)]>;
881 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
882 "lis $rD, $imm", IntGeneral,
883 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
884}
Chris Lattner88d211f2006-03-12 09:13:49 +0000885}
Chris Lattner26e552b2006-11-14 19:19:53 +0000886
Chris Lattner88d211f2006-03-12 09:13:49 +0000887let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000888def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000890 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
891 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000894 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000895 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000896def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000898 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000899def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000900 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000901 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000902def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000903 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000904 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000905def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000906 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000907 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000908def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000909 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000910def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000911 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000912def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000913 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000914}
Nate Begemaned428532004-09-04 05:00:00 +0000915
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000916
Chris Lattner88d211f2006-03-12 09:13:49 +0000917let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000918def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000919 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000920 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000921def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000922 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000923 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000926 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000928 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000929 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000930def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000931 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000932 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000933def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000934 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000935 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000937 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000938 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000939def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000941 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000942def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000943 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000944 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000945def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000946 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000947 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000948let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000949def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000950 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000951 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000952}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000953}
Chris Lattner26e552b2006-11-14 19:19:53 +0000954
Chris Lattner88d211f2006-03-12 09:13:49 +0000955let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000956let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000957def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000959 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000960}
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000962 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000963 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000965 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000966 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000967def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000968 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000969 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000970
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000972 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000974 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000975}
976let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000977//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000978// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000979def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000980 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000981def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000982 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000983
Dale Johannesenb384ab92008-10-29 18:26:45 +0000984let Uses = [RM] in {
985 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
986 "fctiwz $frD, $frB", FPGeneral,
987 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
988 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
989 "frsp $frD, $frB", FPGeneral,
990 [(set F4RC:$frD, (fround F8RC:$frB))]>;
991 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
992 "fsqrt $frD, $frB", FPSqrt,
993 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
994 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
995 "fsqrts $frD, $frB", FPSqrt,
996 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
997 }
Chris Lattner88d211f2006-03-12 09:13:49 +0000998}
Chris Lattner919c0322005-10-01 01:35:02 +0000999
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001000/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001001/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001002/// that they will fill slots (which could cause the load of a LSU reject to
1003/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001004def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1005 "fmr $frD, $frB", FPGeneral,
1006 []>, // (set F4RC:$frD, F4RC:$frB)
1007 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001008
Chris Lattner88d211f2006-03-12 09:13:49 +00001009let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001010// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001013 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001014def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001015 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001016 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001017def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001018 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001019 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001020def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001021 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001022 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001023def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001024 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001025 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001026def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001027 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001028 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001029}
Chris Lattner919c0322005-10-01 01:35:02 +00001030
Nate Begeman6b3dc552004-08-29 22:45:13 +00001031
Nate Begeman07aada82004-08-30 02:28:06 +00001032// XL-Form instructions. condition register logical ops.
1033//
Evan Cheng64d80e32007-07-19 01:14:50 +00001034def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001035 "mcrf $BF, $BFA", BrMCR>,
1036 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001037
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001038def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1039 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001040 "creqv $CRD, $CRA, $CRB", BrCR,
1041 []>;
1042
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001043def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1044 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1045 "cror $CRD, $CRA, $CRB", BrCR,
1046 []>;
1047
1048def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001049 "creqv $dst, $dst, $dst", BrCR,
1050 []>;
1051
Chris Lattner88d211f2006-03-12 09:13:49 +00001052// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001053//
Dale Johannesen639076f2008-10-23 20:41:28 +00001054let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001055def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1056 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001057 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001058}
1059let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001060def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1061 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001062 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001063}
Chris Lattner1877ec92006-03-13 21:52:10 +00001064
Dale Johannesen639076f2008-10-23 20:41:28 +00001065let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1067 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001068 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001069}
1070let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001071def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1072 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001073 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001074}
Chris Lattner1877ec92006-03-13 21:52:10 +00001075
1076// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1077// a GPR on the PPC970. As such, copies in and out have the same performance
1078// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001079def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001080 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001081 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001083 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001084 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001085
Evan Cheng64d80e32007-07-19 01:14:50 +00001086def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001087 "mtcrf $FXM, $rS", BrMCRX>,
1088 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001089
1090// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1091// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001092// vreg = MCRF CR0
1093// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001094// while not declaring it breaks DeadMachineInstructionElimination.
1095// As it turns out, in all cases where we currently use this,
1096// we're only interested in one subregister of it. Represent this in the
1097// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001098//
1099// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001100def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattnerab638642010-11-15 03:48:58 +00001101 "", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001102 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001103
1104def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1105 "mfcr $rT", SprMFCR>,
1106 PPC970_MicroCode, PPC970_Unit_CRU;
1107
Evan Cheng64d80e32007-07-19 01:14:50 +00001108def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001109 "mfcr $rT, $FXM", SprMFCR>,
1110 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001111
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001112// Instructions to manipulate FPSCR. Only long double handling uses these.
1113// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1114
Dale Johannesenb384ab92008-10-29 18:26:45 +00001115let Uses = [RM], Defs = [RM] in {
1116 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1117 "mtfsb0 $FM", IntMTFSB0,
1118 [(PPCmtfsb0 (i32 imm:$FM))]>,
1119 PPC970_DGroup_Single, PPC970_Unit_FPU;
1120 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1121 "mtfsb1 $FM", IntMTFSB0,
1122 [(PPCmtfsb1 (i32 imm:$FM))]>,
1123 PPC970_DGroup_Single, PPC970_Unit_FPU;
1124 // MTFSF does not actually produce an FP result. We pretend it copies
1125 // input reg B to the output. If we didn't do this it would look like the
1126 // instruction had no outputs (because we aren't modelling the FPSCR) and
1127 // it would be deleted.
1128 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1129 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1130 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1131 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1132 F8RC:$rT, F8RC:$FRB))]>,
1133 PPC970_DGroup_Single, PPC970_Unit_FPU;
1134}
1135let Uses = [RM] in {
1136 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1137 "mffs $rT", IntMFFS,
1138 [(set F8RC:$rT, (PPCmffs))]>,
1139 PPC970_DGroup_Single, PPC970_Unit_FPU;
1140 def FADDrtz: AForm_2<63, 21,
1141 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1142 "fadd $FRT, $FRA, $FRB", FPGeneral,
1143 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1144 PPC970_DGroup_Single, PPC970_Unit_FPU;
1145}
1146
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001147
Chris Lattner88d211f2006-03-12 09:13:49 +00001148let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001149
1150// XO-Form instructions. Arithmetic instructions that can set overflow bit
1151//
Evan Cheng64d80e32007-07-19 01:14:50 +00001152def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001153 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001154 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001155let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001156def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001157 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001158 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1159 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001160}
Evan Cheng64d80e32007-07-19 01:14:50 +00001161def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001162 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001163 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001164 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001167 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001168 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001169def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001170 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001171 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001172def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001173 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001174 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001175def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001176 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001177 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001178def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001179 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001180 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001181let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001182def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001183 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001184 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1185 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001186}
1187def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1188 "neg $rT, $rA", IntGeneral,
1189 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1190let Uses = [CARRY], Defs = [CARRY] in {
1191def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1192 "adde $rT, $rA, $rB", IntGeneral,
1193 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001195 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001196 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001197def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001198 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001199 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001200def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1201 "subfe $rT, $rA, $rB", IntGeneral,
1202 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001204 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001205 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001206def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001207 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001208 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001209}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001210}
Nate Begeman07aada82004-08-30 02:28:06 +00001211
1212// A-Form instructions. Most of the instructions executed in the FPU are of
1213// this type.
1214//
Chris Lattner88d211f2006-03-12 09:13:49 +00001215let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001216let Uses = [RM] in {
1217 def FMADD : AForm_1<63, 29,
1218 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1219 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1220 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1221 F8RC:$FRB))]>,
1222 Requires<[FPContractions]>;
1223 def FMADDS : AForm_1<59, 29,
1224 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1225 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1226 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1227 F4RC:$FRB))]>,
1228 Requires<[FPContractions]>;
1229 def FMSUB : AForm_1<63, 28,
1230 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1231 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1232 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1233 F8RC:$FRB))]>,
1234 Requires<[FPContractions]>;
1235 def FMSUBS : AForm_1<59, 28,
1236 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1237 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1238 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1239 F4RC:$FRB))]>,
1240 Requires<[FPContractions]>;
1241 def FNMADD : AForm_1<63, 31,
1242 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1243 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1244 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1245 F8RC:$FRB)))]>,
1246 Requires<[FPContractions]>;
1247 def FNMADDS : AForm_1<59, 31,
1248 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1249 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1250 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1251 F4RC:$FRB)))]>,
1252 Requires<[FPContractions]>;
1253 def FNMSUB : AForm_1<63, 30,
1254 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1255 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1256 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1257 F8RC:$FRB)))]>,
1258 Requires<[FPContractions]>;
1259 def FNMSUBS : AForm_1<59, 30,
1260 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1261 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1262 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1263 F4RC:$FRB)))]>,
1264 Requires<[FPContractions]>;
1265}
Chris Lattner43f07a42005-10-02 07:07:49 +00001266// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1267// having 4 of these, force the comparison to always be an 8-byte double (code
1268// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001269// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001270def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001271 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001272 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001273 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001274def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001275 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001276 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001277 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001278let Uses = [RM] in {
1279 def FADD : AForm_2<63, 21,
1280 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1281 "fadd $FRT, $FRA, $FRB", FPGeneral,
1282 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1283 def FADDS : AForm_2<59, 21,
1284 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1285 "fadds $FRT, $FRA, $FRB", FPGeneral,
1286 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1287 def FDIV : AForm_2<63, 18,
1288 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1289 "fdiv $FRT, $FRA, $FRB", FPDivD,
1290 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1291 def FDIVS : AForm_2<59, 18,
1292 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1293 "fdivs $FRT, $FRA, $FRB", FPDivS,
1294 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1295 def FMUL : AForm_3<63, 25,
1296 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1297 "fmul $FRT, $FRA, $FRB", FPFused,
1298 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1299 def FMULS : AForm_3<59, 25,
1300 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1301 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1302 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1303 def FSUB : AForm_2<63, 20,
1304 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1305 "fsub $FRT, $FRA, $FRB", FPGeneral,
1306 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1307 def FSUBS : AForm_2<59, 20,
1308 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1309 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1310 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1311 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001312}
Nate Begeman07aada82004-08-30 02:28:06 +00001313
Chris Lattner88d211f2006-03-12 09:13:49 +00001314let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001315// M-Form instructions. rotate and mask instructions.
1316//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001317let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001318// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001319def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001320 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001321 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001322 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1323 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001324}
Chris Lattner14522e32005-04-19 05:21:30 +00001325def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001326 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001327 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001328 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001329def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001330 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001331 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001332 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001333def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001334 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001335 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001336 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001337}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001338
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001339
Chris Lattner2eb25172005-09-09 00:39:56 +00001340//===----------------------------------------------------------------------===//
1341// PowerPC Instruction Patterns
1342//
1343
Chris Lattner30e21a42005-09-26 22:20:16 +00001344// Arbitrary immediate support. Implement in terms of LIS/ORI.
1345def : Pat<(i32 imm:$imm),
1346 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001347
1348// Implement the 'not' operation with the NOR instruction.
1349def NOT : Pat<(not GPRC:$in),
1350 (NOR GPRC:$in, GPRC:$in)>;
1351
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001352// ADD an arbitrary immediate.
1353def : Pat<(add GPRC:$in, imm:$imm),
1354 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1355// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001356def : Pat<(or GPRC:$in, imm:$imm),
1357 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001358// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001359def : Pat<(xor GPRC:$in, imm:$imm),
1360 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001361// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001362def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001363 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001364
Chris Lattner956f43c2006-06-16 20:22:01 +00001365// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001366def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001367 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001368def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001369 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001370
Nate Begeman35ef9132006-01-11 21:21:00 +00001371// ROTL
1372def : Pat<(rotl GPRC:$in, GPRC:$sh),
1373 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1374def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1375 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001376
Nate Begemanf42f1332006-09-22 05:01:56 +00001377// RLWNM
1378def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1379 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1380
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001381// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001382def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1383 (BL_Darwin tglobaladdr:$dst)>;
1384def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1385 (BL_Darwin texternalsym:$dst)>;
1386def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1387 (BL_SVR4 tglobaladdr:$dst)>;
1388def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1389 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001390
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001391
1392def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1393 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1394
1395def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1396 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1397
1398def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1399 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1400
1401
1402
Chris Lattner860e8862005-11-17 07:30:41 +00001403// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001404def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1405def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1406def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1407def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001408def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1409def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001410def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1411def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001412def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1413 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001414def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1415 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001416def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1417 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001418def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1419 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001420
Nate Begemana07da922005-12-14 22:54:33 +00001421// Fused negative multiply subtract, alternate pattern
1422def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1423 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1424 Requires<[FPContractions]>;
1425def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1426 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1427 Requires<[FPContractions]>;
1428
Chris Lattner4172b102005-12-06 02:10:38 +00001429// Standard shifts. These are represented separately from the real shifts above
1430// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1431// amounts.
1432def : Pat<(sra GPRC:$rS, GPRC:$rB),
1433 (SRAW GPRC:$rS, GPRC:$rB)>;
1434def : Pat<(srl GPRC:$rS, GPRC:$rB),
1435 (SRW GPRC:$rS, GPRC:$rB)>;
1436def : Pat<(shl GPRC:$rS, GPRC:$rB),
1437 (SLW GPRC:$rS, GPRC:$rB)>;
1438
Evan Cheng466685d2006-10-09 20:57:25 +00001439def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001440 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001441def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001442 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001443def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001444 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001445def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001446 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001447def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001448 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001449def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001450 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001451def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001452 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001453def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001454 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001455def : Pat<(f64 (extloadf32 iaddr:$src)),
1456 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1457def : Pat<(f64 (extloadf32 xaddr:$src)),
1458 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1459
1460def : Pat<(f64 (fextend F4RC:$src)),
1461 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001462
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001463// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001464def : Pat<(membarrier (i32 imm /*ll*/),
1465 (i32 imm /*ls*/),
1466 (i32 imm /*sl*/),
1467 (i32 imm /*ss*/),
1468 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001469 (SYNC)>;
1470
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001471include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001472include "PPCInstr64Bit.td"