blob: 4418f4023a3dd3a80a4aaf0592120cf66329032e [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman6dc75fe2009-02-06 17:12:10 +000016#include "ScheduleDAGInstrs.h"
Dan Gohman8906f952009-07-17 20:58:59 +000017#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000018#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000019#include "llvm/Analysis/ValueTracking.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengab8be962011-06-29 01:14:12 +000024#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000025#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetInstrInfo.h"
27#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000028#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000029#include "llvm/Support/Debug.h"
30#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000031#include "llvm/ADT/SmallSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032using namespace llvm;
33
Dan Gohman79ce2762009-01-15 19:20:50 +000034ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000035 const MachineLoopInfo &mli,
36 const MachineDominatorTree &mdt)
Evan Cheng3ef1c872010-09-10 01:29:16 +000037 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
38 InstrItins(mf.getTarget().getInstrItineraryData()),
Andrew Trick4563bba2011-10-07 06:27:02 +000039 Defs(TRI->getNumRegs()), Uses(TRI->getNumRegs()),
Devang Patele29e8e12011-06-02 21:26:52 +000040 LoopRegs(MLI, MDT), FirstDbgValue(0) {
Devang Patelcf4cc842011-06-02 20:07:12 +000041 DbgValues.clear();
Evan Cheng38bdfc62009-10-18 19:58:47 +000042}
Dan Gohman343f0c02008-11-19 23:18:57 +000043
Dan Gohman47ac0f02009-02-11 04:27:20 +000044/// Run - perform scheduling.
45///
46void ScheduleDAGInstrs::Run(MachineBasicBlock *bb,
47 MachineBasicBlock::iterator begin,
48 MachineBasicBlock::iterator end,
49 unsigned endcount) {
50 BB = bb;
51 Begin = begin;
52 InsertPosIndex = endcount;
53
54 ScheduleDAG::Run(bb, end);
55}
56
Dan Gohman3311a1f2009-01-30 02:49:14 +000057/// getUnderlyingObjectFromInt - This is the function that does the work of
58/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
59static const Value *getUnderlyingObjectFromInt(const Value *V) {
60 do {
Dan Gohman8906f952009-07-17 20:58:59 +000061 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000062 // If we find a ptrtoint, we can transfer control back to the
63 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000064 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000065 return U->getOperand(0);
66 // If we find an add of a constant or a multiplied value, it's
67 // likely that the other operand will lead us to the base
68 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000069 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000070 // because our callers only care when the result is an
71 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000072 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000073 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000074 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000075 return V;
76 V = U->getOperand(0);
77 } else {
78 return V;
79 }
Duncan Sands1df98592010-02-16 11:11:14 +000080 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000081 } while (1);
82}
83
Dan Gohman5034dd32010-12-15 20:02:24 +000084/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000085/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
86static const Value *getUnderlyingObject(const Value *V) {
87 // First just call Value::getUnderlyingObject to let it do what it does.
88 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000089 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000090 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000091 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000092 break;
93 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
94 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000095 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000096 break;
97 V = O;
98 } while (1);
99 return V;
100}
101
102/// getUnderlyingObjectForInstr - If this machine instr has memory reference
103/// information and it can be tracked to a normal reference to a known
104/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000105static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +0000106 const MachineFrameInfo *MFI,
107 bool &MayAlias) {
108 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000109 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000110 !(*MI->memoperands_begin())->getValue() ||
111 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000112 return 0;
113
Dan Gohmanc76909a2009-09-25 20:36:54 +0000114 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000115 if (!V)
116 return 0;
117
118 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000119 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
120 // For now, ignore PseudoSourceValues which may alias LLVM IR values
121 // because the code that uses this function has no way to cope with
122 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000123 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000124 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000125
David Goodwin980d4942009-11-09 19:22:17 +0000126 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000127 return V;
128 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000129
Evan Chengff89dcb2009-10-18 18:16:27 +0000130 if (isIdentifiedObject(V))
131 return V;
132
133 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000134}
135
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000136void ScheduleDAGInstrs::StartBlock(MachineBasicBlock *BB) {
Andrew Tricke8deca82011-10-07 06:33:09 +0000137 LoopRegs.Deps.clear();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000138 if (MachineLoop *ML = MLI.getLoopFor(BB))
139 if (BB == ML->getLoopLatch()) {
140 MachineBasicBlock *Header = ML->getHeader();
141 for (MachineBasicBlock::livein_iterator I = Header->livein_begin(),
142 E = Header->livein_end(); I != E; ++I)
143 LoopLiveInRegs.insert(*I);
144 LoopRegs.VisitLoop(ML);
145 }
146}
147
Evan Chengec6906b2010-10-23 02:10:46 +0000148/// AddSchedBarrierDeps - Add dependencies from instructions in the current
149/// list of instructions being scheduled to scheduling barrier by adding
150/// the exit SU to the register defs and use list. This is because we want to
151/// make sure instructions which define registers that are either used by
152/// the terminator or are live-out are properly scheduled. This is
153/// especially important when the definition latency of the return value(s)
154/// are too high to be hidden by the branch or when the liveout registers
155/// used by instructions in the fallthrough block.
156void ScheduleDAGInstrs::AddSchedBarrierDeps() {
157 MachineInstr *ExitMI = InsertPos != BB->end() ? &*InsertPos : 0;
158 ExitSU.setInstr(ExitMI);
159 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000160 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000161 if (ExitMI && AllDepKnown) {
162 // If it's a call or a barrier, add dependencies on the defs and uses of
163 // instruction.
164 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
165 const MachineOperand &MO = ExitMI->getOperand(i);
166 if (!MO.isReg() || MO.isDef()) continue;
167 unsigned Reg = MO.getReg();
168 if (Reg == 0) continue;
169
170 assert(TRI->isPhysicalRegister(Reg) && "Virtual register encountered!");
171 Uses[Reg].push_back(&ExitSU);
172 }
173 } else {
174 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000175 // uses all the registers that are livein to the successor blocks.
176 SmallSet<unsigned, 8> Seen;
177 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
178 SE = BB->succ_end(); SI != SE; ++SI)
179 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000180 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000181 unsigned Reg = *I;
182 if (Seen.insert(Reg))
183 Uses[Reg].push_back(&ExitSU);
184 }
Evan Chengec6906b2010-10-23 02:10:46 +0000185 }
186}
187
Dan Gohmana70dca12009-10-09 23:27:56 +0000188void ScheduleDAGInstrs::BuildSchedGraph(AliasAnalysis *AA) {
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000189 // We'll be allocating one SUnit for each instruction, plus one for
190 // the region exit node.
Dan Gohman343f0c02008-11-19 23:18:57 +0000191 SUnits.reserve(BB->size());
192
Dan Gohman6a9041e2008-12-04 01:35:46 +0000193 // We build scheduling units by walking a block's instruction list from bottom
194 // to top.
195
David Goodwin980d4942009-11-09 19:22:17 +0000196 // Remember where a generic side-effecting instruction is as we procede.
197 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000198
David Goodwin980d4942009-11-09 19:22:17 +0000199 // Memory references to specific known memory locations are tracked
200 // so that they can be given more precise dependencies. We track
201 // separately the known memory locations that may alias and those
202 // that are known not to alias
203 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
204 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000205
Dan Gohman3f237442008-12-16 03:25:46 +0000206 // Check to see if the scheduler cares about latencies.
207 bool UnitLatencies = ForceUnitLatencies();
208
Dan Gohman8749b612008-12-16 03:35:01 +0000209 // Ask the target if address-backscheduling is desirable, and if so how much.
Evan Cheng5b1b44892011-07-01 21:01:15 +0000210 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
David Goodwin71046162009-08-13 16:05:04 +0000211 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
Dan Gohman8749b612008-12-16 03:35:01 +0000212
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000213 // Remove any stale debug info; sometimes BuildSchedGraph is called again
214 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000215 DbgValues.clear();
216 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000217
Evan Chengec6906b2010-10-23 02:10:46 +0000218 // Model data dependencies between instructions being scheduled and the
219 // ExitSU.
220 AddSchedBarrierDeps();
221
Andrew Trick9b668532011-05-06 21:52:52 +0000222 for (int i = 0, e = TRI->getNumRegs(); i != e; ++i) {
223 assert(Defs[i].empty() && "Only BuildGraph should push/pop Defs");
224 }
225
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000226 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000227 MachineInstr *PrevMI = NULL;
Dan Gohman47ac0f02009-02-11 04:27:20 +0000228 for (MachineBasicBlock::iterator MII = InsertPos, MIE = Begin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000229 MII != MIE; --MII) {
230 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000231 if (MI && PrevMI) {
232 DbgValues.push_back(std::make_pair(PrevMI, MI));
233 PrevMI = NULL;
234 }
235
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000236 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000237 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000238 continue;
239 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000240
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000241 assert(!MI->isTerminator() && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000242 "Cannot schedule terminators or labels!");
243 // Create the SUnit for this MI.
Dan Gohman343f0c02008-11-19 23:18:57 +0000244 SUnit *SU = NewSUnit(MI);
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000245 SU->isCall = MI->isCall();
246 SU->isCommutable = MI->isCommutable();
Dan Gohman343f0c02008-11-19 23:18:57 +0000247
Dan Gohman54e4c362008-12-09 22:54:47 +0000248 // Assign the Latency field of SU using target-provided information.
Dan Gohman3f237442008-12-16 03:25:46 +0000249 if (UnitLatencies)
250 SU->Latency = 1;
251 else
252 ComputeLatency(SU);
Dan Gohman54e4c362008-12-09 22:54:47 +0000253
Dan Gohman6a9041e2008-12-04 01:35:46 +0000254 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000255 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
256 const MachineOperand &MO = MI->getOperand(j);
257 if (!MO.isReg()) continue;
258 unsigned Reg = MO.getReg();
259 if (Reg == 0) continue;
260
261 assert(TRI->isPhysicalRegister(Reg) && "Virtual register encountered!");
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000262
Dan Gohman343f0c02008-11-19 23:18:57 +0000263 std::vector<SUnit *> &UseList = Uses[Reg];
Andrew Trick9b668532011-05-06 21:52:52 +0000264 // Defs are push in the order they are visited and never reordered.
Dan Gohman3f237442008-12-16 03:25:46 +0000265 std::vector<SUnit *> &DefList = Defs[Reg];
David Goodwind94a4e52009-08-10 15:55:25 +0000266 // Optionally add output and anti dependencies. For anti
267 // dependencies we use a latency of 0 because for a multi-issue
268 // target we want to allow the defining instruction to issue
269 // in the same cycle as the using instruction.
270 // TODO: Using a latency of 1 here for output dependencies assumes
271 // there's no cost for reusing registers.
Dan Gohman54e4c362008-12-09 22:54:47 +0000272 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
David Goodwind94a4e52009-08-10 15:55:25 +0000273 unsigned AOLatency = (Kind == SDep::Anti) ? 0 : 1;
Dan Gohman3f237442008-12-16 03:25:46 +0000274 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
275 SUnit *DefSU = DefList[i];
Evan Chengec6906b2010-10-23 02:10:46 +0000276 if (DefSU == &ExitSU)
277 continue;
Dan Gohman3f237442008-12-16 03:25:46 +0000278 if (DefSU != SU &&
279 (Kind != SDep::Output || !MO.isDead() ||
Evan Chengddfd1372011-12-14 02:11:42 +0000280 !DefSU->getInstr()->registerDefIsDead(Reg))) {
Evan Cheng12dfdb42011-12-14 02:28:53 +0000281 if (Kind == SDep::Anti)
282 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/Reg));
283 else {
Evan Cheng020f4102011-12-14 20:00:08 +0000284 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, j,
285 DefSU->getInstr());
Evan Cheng12dfdb42011-12-14 02:28:53 +0000286 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/Reg));
287 }
Evan Chengddfd1372011-12-14 02:11:42 +0000288 }
Dan Gohman3f237442008-12-16 03:25:46 +0000289 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000290 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
Andrew Trick9b668532011-05-06 21:52:52 +0000291 std::vector<SUnit *> &MemDefList = Defs[*Alias];
292 for (unsigned i = 0, e = MemDefList.size(); i != e; ++i) {
293 SUnit *DefSU = MemDefList[i];
Evan Chengec6906b2010-10-23 02:10:46 +0000294 if (DefSU == &ExitSU)
295 continue;
Dan Gohman3f237442008-12-16 03:25:46 +0000296 if (DefSU != SU &&
297 (Kind != SDep::Output || !MO.isDead() ||
Dan Gohman91203cf2009-10-26 18:26:18 +0000298 !DefSU->getInstr()->registerDefIsDead(*Alias)))
David Goodwind94a4e52009-08-10 15:55:25 +0000299 DefSU->addPred(SDep(SU, Kind, AOLatency, /*Reg=*/ *Alias));
Dan Gohman3f237442008-12-16 03:25:46 +0000300 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000301 }
302
303 if (MO.isDef()) {
304 // Add any data dependencies.
Dan Gohman3f237442008-12-16 03:25:46 +0000305 unsigned DataLatency = SU->Latency;
306 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
307 SUnit *UseSU = UseList[i];
Evan Chenga69ec092010-03-22 21:24:33 +0000308 if (UseSU == SU)
309 continue;
310 unsigned LDataLatency = DataLatency;
311 // Optionally add in a special extra latency for nodes that
312 // feed addresses.
313 // TODO: Do this for register aliases too.
314 // TODO: Perhaps we should get rid of
315 // SpecialAddressLatency and just move this into
316 // adjustSchedDependency for the targets that care about it.
Evan Chengec6906b2010-10-23 02:10:46 +0000317 if (SpecialAddressLatency != 0 && !UnitLatencies &&
318 UseSU != &ExitSU) {
Evan Chenga69ec092010-03-22 21:24:33 +0000319 MachineInstr *UseMI = UseSU->getInstr();
Evan Chenge837dea2011-06-28 19:10:37 +0000320 const MCInstrDesc &UseMCID = UseMI->getDesc();
Evan Chenga69ec092010-03-22 21:24:33 +0000321 int RegUseIndex = UseMI->findRegisterUseOperandIdx(Reg);
322 assert(RegUseIndex >= 0 && "UseMI doesn's use register!");
Evan Chengec6906b2010-10-23 02:10:46 +0000323 if (RegUseIndex >= 0 &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000324 (UseMI->mayLoad() || UseMI->mayStore()) &&
Evan Chenge837dea2011-06-28 19:10:37 +0000325 (unsigned)RegUseIndex < UseMCID.getNumOperands() &&
326 UseMCID.OpInfo[RegUseIndex].isLookupPtrRegClass())
Evan Chenga69ec092010-03-22 21:24:33 +0000327 LDataLatency += SpecialAddressLatency;
Dan Gohman3f237442008-12-16 03:25:46 +0000328 }
Evan Chenga69ec092010-03-22 21:24:33 +0000329 // Adjust the dependence latency using operand def/use
330 // information (if any), and then allow the target to
331 // perform its own adjustments.
332 const SDep& dep = SDep(SU, SDep::Data, LDataLatency, Reg);
333 if (!UnitLatencies) {
Dan Gohman3fb150a2010-04-17 17:42:52 +0000334 ComputeOperandLatency(SU, UseSU, const_cast<SDep &>(dep));
335 ST.adjustSchedDependency(SU, UseSU, const_cast<SDep &>(dep));
Evan Chenga69ec092010-03-22 21:24:33 +0000336 }
337 UseSU->addPred(dep);
Dan Gohman3f237442008-12-16 03:25:46 +0000338 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000339 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
340 std::vector<SUnit *> &UseList = Uses[*Alias];
Dan Gohman3f237442008-12-16 03:25:46 +0000341 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
342 SUnit *UseSU = UseList[i];
Evan Chenga69ec092010-03-22 21:24:33 +0000343 if (UseSU == SU)
344 continue;
345 const SDep& dep = SDep(SU, SDep::Data, DataLatency, *Alias);
346 if (!UnitLatencies) {
Dan Gohman3fb150a2010-04-17 17:42:52 +0000347 ComputeOperandLatency(SU, UseSU, const_cast<SDep &>(dep));
348 ST.adjustSchedDependency(SU, UseSU, const_cast<SDep &>(dep));
David Goodwin71046162009-08-13 16:05:04 +0000349 }
Evan Chenga69ec092010-03-22 21:24:33 +0000350 UseSU->addPred(dep);
Dan Gohman3f237442008-12-16 03:25:46 +0000351 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000352 }
353
Dan Gohman8749b612008-12-16 03:35:01 +0000354 // If a def is going to wrap back around to the top of the loop,
355 // backschedule it.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000356 if (!UnitLatencies && DefList.empty()) {
Dan Gohman8749b612008-12-16 03:35:01 +0000357 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(Reg);
358 if (I != LoopRegs.Deps.end()) {
359 const MachineOperand *UseMO = I->second.first;
360 unsigned Count = I->second.second;
361 const MachineInstr *UseMI = UseMO->getParent();
362 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0);
Evan Chenge837dea2011-06-28 19:10:37 +0000363 const MCInstrDesc &UseMCID = UseMI->getDesc();
Dan Gohman8749b612008-12-16 03:35:01 +0000364 // TODO: If we knew the total depth of the region here, we could
365 // handle the case where the whole loop is inside the region but
366 // is large enough that the isScheduleHigh trick isn't needed.
Evan Chenge837dea2011-06-28 19:10:37 +0000367 if (UseMOIdx < UseMCID.getNumOperands()) {
Dan Gohman8749b612008-12-16 03:35:01 +0000368 // Currently, we only support scheduling regions consisting of
369 // single basic blocks. Check to see if the instruction is in
370 // the same region by checking to see if it has the same parent.
371 if (UseMI->getParent() != MI->getParent()) {
372 unsigned Latency = SU->Latency;
Evan Chenge837dea2011-06-28 19:10:37 +0000373 if (UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass())
Dan Gohman8749b612008-12-16 03:35:01 +0000374 Latency += SpecialAddressLatency;
375 // This is a wild guess as to the portion of the latency which
376 // will be overlapped by work done outside the current
377 // scheduling region.
378 Latency -= std::min(Latency, Count);
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000379 // Add the artificial edge.
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000380 ExitSU.addPred(SDep(SU, SDep::Order, Latency,
381 /*Reg=*/0, /*isNormalMemory=*/false,
382 /*isMustAlias=*/false,
383 /*isArtificial=*/true));
Dan Gohman8749b612008-12-16 03:35:01 +0000384 } else if (SpecialAddressLatency > 0 &&
Evan Chenge837dea2011-06-28 19:10:37 +0000385 UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) {
Dan Gohman8749b612008-12-16 03:35:01 +0000386 // The entire loop body is within the current scheduling region
387 // and the latency of this operation is assumed to be greater
388 // than the latency of the loop.
389 // TODO: Recursively mark data-edge predecessors as
390 // isScheduleHigh too.
391 SU->isScheduleHigh = true;
392 }
393 }
394 LoopRegs.Deps.erase(I);
395 }
396 }
397
Dan Gohman343f0c02008-11-19 23:18:57 +0000398 UseList.clear();
Dan Gohman3f237442008-12-16 03:25:46 +0000399 if (!MO.isDead())
400 DefList.clear();
Andrew Trickee109152011-05-05 19:32:21 +0000401
402 // Calls will not be reordered because of chain dependencies (see
403 // below). Since call operands are dead, calls may continue to be added
404 // to the DefList making dependence checking quadratic in the size of
405 // the block. Instead, we leave only one call at the back of the
406 // DefList.
Andrew Trickee109152011-05-05 19:32:21 +0000407 if (SU->isCall) {
408 while (!DefList.empty() && DefList.back()->isCall)
409 DefList.pop_back();
410 }
Dan Gohman3f237442008-12-16 03:25:46 +0000411 DefList.push_back(SU);
Dan Gohman343f0c02008-11-19 23:18:57 +0000412 } else {
413 UseList.push_back(SU);
414 }
415 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000416
417 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000418 // Chain dependencies used to enforce memory order should have
419 // latency of 0 (except for true dependency of Store followed by
420 // aliased Load... we estimate that with a single cycle of latency
421 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000422 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
423 // after stack slots are lowered to actual addresses.
424 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
425 // produce more precise dependence information.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000426#define STORE_LOAD_LATENCY 1
427 unsigned TrueMemOrderLatency = 0;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000428 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Andrew Trickf405b1a2011-05-05 19:24:06 +0000429 (MI->hasVolatileMemoryRef() &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000430 (!MI->mayLoad() || !MI->isInvariantLoad(AA)))) {
David Goodwin980d4942009-11-09 19:22:17 +0000431 // Be conservative with these and add dependencies on all memory
432 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000433 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000434 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000435 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000436 }
437 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000438 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000439 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000440 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000441 }
David Goodwin980d4942009-11-09 19:22:17 +0000442 NonAliasMemDefs.clear();
443 NonAliasMemUses.clear();
444 // Add SU to the barrier chain.
445 if (BarrierChain)
446 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
447 BarrierChain = SU;
448
449 // fall-through
450 new_alias_chain:
451 // Chain all possibly aliasing memory references though SU.
452 if (AliasChain)
453 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
454 AliasChain = SU;
455 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
456 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
457 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
458 E = AliasMemDefs.end(); I != E; ++I) {
459 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
460 }
461 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
462 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
463 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
464 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
465 }
466 PendingLoads.clear();
467 AliasMemDefs.clear();
468 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000469 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000470 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000471 TrueMemOrderLatency = STORE_LOAD_LATENCY;
David Goodwina9e61072009-11-03 20:15:00 +0000472 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000473 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000474 // Record the def in MemDefs, first adding a dep if there is
475 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000476 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000477 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000478 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000479 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
480 if (I != IE) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000481 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
Dan Gohman54e4c362008-12-09 22:54:47 +0000482 /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000483 I->second = SU;
484 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000485 if (MayAlias)
486 AliasMemDefs[V] = SU;
487 else
488 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000489 }
490 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000491 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000492 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
493 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
494 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
495 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000496 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000497 J->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency,
498 /*Reg=*/0, /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000499 J->second.clear();
500 }
David Goodwina9e61072009-11-03 20:15:00 +0000501 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000502 // Add dependencies from all the PendingLoads, i.e. loads
503 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000504 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
505 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
David Goodwin980d4942009-11-09 19:22:17 +0000506 // Add dependence on alias chain, if needed.
507 if (AliasChain)
508 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwina9e61072009-11-03 20:15:00 +0000509 }
David Goodwin980d4942009-11-09 19:22:17 +0000510 // Add dependence on barrier chain, if needed.
511 if (BarrierChain)
512 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000513 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000514 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000515 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000516 }
Evan Chengec6906b2010-10-23 02:10:46 +0000517
518 if (!ExitSU.isPred(SU))
519 // Push store's up a bit to avoid them getting in between cmp
520 // and branches.
521 ExitSU.addPred(SDep(SU, SDep::Order, 0,
522 /*Reg=*/0, /*isNormalMemory=*/false,
523 /*isMustAlias=*/false,
524 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000525 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000526 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000527 TrueMemOrderLatency = 0;
Dan Gohmana70dca12009-10-09 23:27:56 +0000528 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000529 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000530 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000531 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000532 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
533 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000534 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000535 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000536 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000537 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
538 if (I != IE)
539 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
540 /*isNormalMemory=*/true));
541 if (MayAlias)
542 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000543 else
David Goodwin980d4942009-11-09 19:22:17 +0000544 NonAliasMemUses[V].push_back(SU);
545 } else {
546 // A load with no underlying object. Depend on all
547 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000548 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000549 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
550 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000551
David Goodwin980d4942009-11-09 19:22:17 +0000552 PendingLoads.push_back(SU);
553 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000554 }
Andrew Trickf405b1a2011-05-05 19:24:06 +0000555
David Goodwin980d4942009-11-09 19:22:17 +0000556 // Add dependencies on alias and barrier chains, if needed.
557 if (MayAlias && AliasChain)
558 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
559 if (BarrierChain)
560 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000561 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000562 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000563 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000564 if (PrevMI)
565 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000566
567 for (int i = 0, e = TRI->getNumRegs(); i != e; ++i) {
568 Defs[i].clear();
569 Uses[i].clear();
570 }
571 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000572}
573
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000574void ScheduleDAGInstrs::FinishBlock() {
575 // Nothing to do.
576}
577
Dan Gohmanc8c28272008-11-21 00:12:10 +0000578void ScheduleDAGInstrs::ComputeLatency(SUnit *SU) {
David Goodwind94a4e52009-08-10 15:55:25 +0000579 // Compute the latency for the node.
Evan Cheng3ef1c872010-09-10 01:29:16 +0000580 if (!InstrItins || InstrItins->isEmpty()) {
581 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000582
Evan Cheng3ef1c872010-09-10 01:29:16 +0000583 // Simplistic target-independent heuristic: assume that loads take
584 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000585 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000586 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000587 } else {
588 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
589 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000590}
591
Andrew Trickf405b1a2011-05-05 19:24:06 +0000592void ScheduleDAGInstrs::ComputeOperandLatency(SUnit *Def, SUnit *Use,
David Goodwindc4bdcd2009-08-19 16:08:58 +0000593 SDep& dep) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000594 if (!InstrItins || InstrItins->isEmpty())
David Goodwindc4bdcd2009-08-19 16:08:58 +0000595 return;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000596
David Goodwindc4bdcd2009-08-19 16:08:58 +0000597 // For a data dependency with a known register...
598 if ((dep.getKind() != SDep::Data) || (dep.getReg() == 0))
599 return;
600
601 const unsigned Reg = dep.getReg();
602
603 // ... find the definition of the register in the defining
604 // instruction
605 MachineInstr *DefMI = Def->getInstr();
606 int DefIdx = DefMI->findRegisterDefOperandIdx(Reg);
607 if (DefIdx != -1) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000608 const MachineOperand &MO = DefMI->getOperand(DefIdx);
609 if (MO.isReg() && MO.isImplicit() &&
Evan Chengd82de832010-10-08 23:01:57 +0000610 DefIdx >= (int)DefMI->getDesc().getNumOperands()) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000611 // This is an implicit def, getOperandLatency() won't return the correct
612 // latency. e.g.
613 // %D6<def>, %D7<def> = VLD1q16 %R2<kill>, 0, ..., %Q3<imp-def>
614 // %Q1<def> = VMULv8i16 %Q1<kill>, %Q3<kill>, ...
615 // What we want is to compute latency between def of %D6/%D7 and use of
616 // %Q3 instead.
617 DefIdx = DefMI->findRegisterDefOperandIdx(Reg, false, true, TRI);
618 }
Evan Chenga0792de2010-10-06 06:27:31 +0000619 MachineInstr *UseMI = Use->getInstr();
Evan Cheng3881cb72010-09-29 22:42:35 +0000620 // For all uses of the register, calculate the maxmimum latency
621 int Latency = -1;
Evan Chengec6906b2010-10-23 02:10:46 +0000622 if (UseMI) {
623 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
624 const MachineOperand &MO = UseMI->getOperand(i);
625 if (!MO.isReg() || !MO.isUse())
626 continue;
627 unsigned MOReg = MO.getReg();
628 if (MOReg != Reg)
629 continue;
David Goodwindc4bdcd2009-08-19 16:08:58 +0000630
Evan Chengec6906b2010-10-23 02:10:46 +0000631 int UseCycle = TII->getOperandLatency(InstrItins, DefMI, DefIdx,
632 UseMI, i);
633 Latency = std::max(Latency, UseCycle);
634 }
635 } else {
636 // UseMI is null, then it must be a scheduling barrier.
637 if (!InstrItins || InstrItins->isEmpty())
638 return;
639 unsigned DefClass = DefMI->getDesc().getSchedClass();
640 Latency = InstrItins->getOperandCycle(DefClass, DefIdx);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000641 }
Evan Chengec6906b2010-10-23 02:10:46 +0000642
643 // If we found a latency, then replace the existing dependence latency.
644 if (Latency >= 0)
645 dep.setLatency(Latency);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000646 }
647}
648
Dan Gohman343f0c02008-11-19 23:18:57 +0000649void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
650 SU->getInstr()->dump();
651}
652
653std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
654 std::string s;
655 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000656 if (SU == &EntrySU)
657 oss << "<entry>";
658 else if (SU == &ExitSU)
659 oss << "<exit>";
660 else
661 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000662 return oss.str();
663}
664
665// EmitSchedule - Emit the machine code in scheduled order.
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000666MachineBasicBlock *ScheduleDAGInstrs::EmitSchedule() {
Evan Chengddfd1372011-12-14 02:11:42 +0000667 Begin = InsertPos;
Dan Gohman343f0c02008-11-19 23:18:57 +0000668
Devang Patelcf4cc842011-06-02 20:07:12 +0000669 // If first instruction was a DBG_VALUE then put it back.
670 if (FirstDbgValue)
Evan Chengddfd1372011-12-14 02:11:42 +0000671 BB->splice(InsertPos, BB, FirstDbgValue);
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000672
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000673 // Then re-insert them according to the given schedule.
Dan Gohman343f0c02008-11-19 23:18:57 +0000674 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
Devang Patelee1f8782011-06-02 21:31:00 +0000675 if (SUnit *SU = Sequence[i])
Evan Chengddfd1372011-12-14 02:11:42 +0000676 BB->splice(InsertPos, BB, SU->getInstr());
Devang Patelee1f8782011-06-02 21:31:00 +0000677 else
Dan Gohman343f0c02008-11-19 23:18:57 +0000678 // Null SUnit* is a noop.
679 EmitNoop();
Dan Gohman343f0c02008-11-19 23:18:57 +0000680
Hal Finkeldb809e02011-12-02 04:58:07 +0000681 // Update the Begin iterator, as the first instruction in the block
682 // may have been scheduled later.
683 if (i == 0)
684 Begin = prior(InsertPos);
685 }
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000686
Devang Patelcf4cc842011-06-02 20:07:12 +0000687 // Reinsert any remaining debug_values.
688 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
689 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
690 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
691 MachineInstr *DbgValue = P.first;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000692 MachineBasicBlock::iterator OrigPrivMI = P.second;
Evan Chengddfd1372011-12-14 02:11:42 +0000693 BB->splice(++OrigPrivMI, BB, DbgValue);
Devang Patelcf4cc842011-06-02 20:07:12 +0000694 }
695 DbgValues.clear();
696 FirstDbgValue = NULL;
Dan Gohman343f0c02008-11-19 23:18:57 +0000697 return BB;
698}