blob: 1a186837cbe6a1cfa003af48aca1b81eef243015 [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
Evan Chengd5b67fa2009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
16 let PrintMethod = "printPredicateOperand";
17}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng19bb7c72009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Evan Cheng19bb7c72009-06-27 02:26:13 +000029 let PrintMethod = "printT2SOOperand";
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000030 let MIOperandInfo = (ops GPR, i32imm);
31}
32
Evan Cheng36173712009-06-23 17:48:47 +000033// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
34def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000035 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000036}]>;
37
Evan Cheng36173712009-06-23 17:48:47 +000038// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
39def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000040 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Cheng36173712009-06-23 17:48:47 +000041}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000042
Evan Cheng36173712009-06-23 17:48:47 +000043// t2_so_imm - Match a 32-bit immediate operand, which is an
44// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
45// immediate splatted into multiple bytes of the word. t2_so_imm values are
46// represented in the imm field in the same 12-bit form that they are encoded
47// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
48// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
49def t2_so_imm : Operand<i32>,
50 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000051 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
52}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000053
Evan Cheng36173712009-06-23 17:48:47 +000054// t2_so_imm_not - Match an immediate that is a complement
55// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng8be2a5b2009-07-08 21:03:57 +000064 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
65}], t2_so_imm_neg_XFORM>;
Evan Cheng36173712009-06-23 17:48:47 +000066
Evan Chengf7f986d2009-06-23 19:39:13 +000067/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
68def imm1_31 : PatLeaf<(i32 imm), [{
69 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
70}]>;
71
Evan Cheng36173712009-06-23 17:48:47 +000072/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
73def imm0_4095 : PatLeaf<(i32 imm), [{
74 return (uint32_t)N->getZExtValue() < 4096;
75}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000076
77def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000078 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000079}], imm_neg_XFORM>;
80
Evan Cheng36173712009-06-23 17:48:47 +000081/// imm0_65535 predicate - True if the 32-bit immediate is in the range
82/// [0.65535].
83def imm0_65535 : PatLeaf<(i32 imm), [{
84 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000085}]>;
86
Evan Cheng36173712009-06-23 17:48:47 +000087/// Split a 32-bit immediate into two 16 bit parts.
88def t2_lo16 : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
90 MVT::i32);
91}]>;
92
93def t2_hi16 : SDNodeXForm<imm, [{
94 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
95}]>;
96
97def t2_lo16AllZero : PatLeaf<(i32 imm), [{
98 // Returns true if all low 16-bits are 0.
99 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
100 }], t2_hi16>;
101
Evan Cheng19bb7c72009-06-27 02:26:13 +0000102
Evan Cheng532cdc52009-06-29 07:51:04 +0000103// Define Thumb2 specific addressing modes.
104
105// t2addrmode_imm12 := reg + imm12
106def t2addrmode_imm12 : Operand<i32>,
107 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
108 let PrintMethod = "printT2AddrModeImm12Operand";
109 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
110}
111
David Goodwin7938afc2009-07-24 00:16:18 +0000112// t2addrmode_imm8 := reg - imm8
Evan Cheng532cdc52009-06-29 07:51:04 +0000113def t2addrmode_imm8 : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
115 let PrintMethod = "printT2AddrModeImm8Operand";
116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
117}
118
Evan Cheng24f87d82009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenga90942e2009-07-02 07:28:31 +0000121 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
122}
123
Evan Cheng6bc67202009-07-09 22:21:59 +0000124// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin2af7ed82009-06-30 22:50:01 +0000125def t2addrmode_imm8s4 : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng6bc67202009-07-09 22:21:59 +0000127 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin2af7ed82009-06-30 22:50:01 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
129}
130
Evan Cheng4df2ea72009-07-09 20:40:44 +0000131// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng532cdc52009-06-29 07:51:04 +0000132def t2addrmode_so_reg : Operand<i32>,
133 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
134 let PrintMethod = "printT2AddrModeSoRegOperand";
135 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
136}
137
138
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000139//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000140// Multiclass helpers...
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000141//
142
Evan Chengf7f986d2009-06-23 19:39:13 +0000143/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000144/// unary operation that produces a value. These are predicable and can be
145/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000146multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
147 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000148 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
149 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000150 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
151 let isAsCheapAsAMove = Cheap;
152 let isReMaterializable = ReMat;
153 }
154 // register
155 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000156 opc, ".w $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000157 [(set GPR:$dst, (opnode GPR:$src))]>;
158 // shifted register
159 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000160 opc, ".w $dst, $src",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000161 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000162}
163
164/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000165// binary operation that produces a value. These are predicable and can be
166/// changed to modify CPSR.
Evan Chengbdd679a2009-06-26 00:19:44 +0000167multiclass T2I_bin_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000168 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000169 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
170 opc, " $dst, $lhs, $rhs",
171 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000172 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000173 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000174 opc, ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000175 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
176 let isCommutable = Commutable;
177 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000178 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000179 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000180 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000181 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000182}
183
Evan Chengd4e2f052009-06-25 20:59:23 +0000184/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
185/// reversed. It doesn't define the 'rr' form since it's handled by its
186/// T2I_bin_irs counterpart.
187multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000188 // shifted imm
189 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000190 opc, ".w $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000191 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
192 // shifted register
193 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000194 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000195 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
196}
197
Evan Chengf7f986d2009-06-23 19:39:13 +0000198/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000199/// instruction modifies the CPSR register.
200let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000201multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000202 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000203 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000204 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000205 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000206 // register
207 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000208 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000209 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
210 let isCommutable = Commutable;
211 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000212 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000213 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000214 !strconcat(opc, "s"), ".w $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000215 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000216}
217}
218
Evan Chengf7f986d2009-06-23 19:39:13 +0000219/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
220/// patterns for a binary operation that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000221multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng36173712009-06-23 17:48:47 +0000222 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000223 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000224 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000225 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000226 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000227 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
228 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
229 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000230 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000231 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000232 opc, ".w $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000233 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
234 let isCommutable = Commutable;
235 }
Evan Cheng36173712009-06-23 17:48:47 +0000236 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000238 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000240}
241
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000242/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000243/// binary operation that produces a value and use and define the carry bit.
244/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000245let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000246multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000247 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000248 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000249 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000250 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000251 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000252 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000253 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000254 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000255 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000256 Requires<[IsThumb2, CarryDefIsUnused]> {
Evan Chengbdd679a2009-06-26 00:19:44 +0000257 let isCommutable = Commutable;
258 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000259 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000260 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000261 opc, ".w $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000262 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000263 Requires<[IsThumb2, CarryDefIsUnused]>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000264 // Carry setting variants
265 // shifted imm
266 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
267 !strconcat(opc, "s $dst, $lhs, $rhs"),
268 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000269 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000270 let Defs = [CPSR];
271 }
272 // register
273 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000274 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000275 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000276 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000277 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000278 let isCommutable = Commutable;
279 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000280 // shifted register
281 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000282 !strconcat(opc, "s.w $dst, $lhs, $rhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000283 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Evan Chengb1b2abc2009-07-02 06:38:40 +0000284 Requires<[IsThumb2, CarryDefIsUsed]> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000285 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000286 }
Evan Cheng36173712009-06-23 17:48:47 +0000287}
288}
289
David Goodwin2f6f1132009-07-27 16:31:55 +0000290/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Chengd4e2f052009-06-25 20:59:23 +0000291let Defs = [CPSR] in {
292multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000293 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000294 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin2f6f1132009-07-27 16:31:55 +0000295 !strconcat(opc, "${s}.w $dst, $rhs, $lhs"),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000296 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000297 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000298 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
299 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
300 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000301}
302}
303
Evan Chengf7f986d2009-06-23 19:39:13 +0000304/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
305// rotate operation that produces a value.
306multiclass T2I_sh_ir<string opc, PatFrag opnode> {
307 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000308 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000309 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000310 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000311 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000312 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000313 opc, ".w $dst, $lhs, $rhs",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000314 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000315}
Evan Cheng36173712009-06-23 17:48:47 +0000316
Evan Chengf7f986d2009-06-23 19:39:13 +0000317/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
318/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000319/// a explicit result, only implicitly set CPSR.
David Goodwin97eb10c2009-07-20 22:13:31 +0000320let Defs = [CPSR] in {
Evan Cheng36173712009-06-23 17:48:47 +0000321multiclass T2I_cmp_is<string opc, PatFrag opnode> {
322 // shifted imm
323 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000324 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000325 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000326 // register
327 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000328 opc, ".w $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000329 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000330 // shifted register
331 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin2f6f1132009-07-27 16:31:55 +0000332 opc, ".w $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000333 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000334}
335}
336
Evan Cheng503be112009-06-30 02:15:48 +0000337/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
338multiclass T2I_ld<string opc, PatFrag opnode> {
339 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000340 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000341 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>;
342 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
343 opc, " $dst, $addr",
344 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>;
345 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000346 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000347 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>;
348 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000349 opc, ".w $dst, $addr",
Evan Cheng503be112009-06-30 02:15:48 +0000350 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>;
351}
352
David Goodwinbab5da12009-06-30 22:11:34 +0000353/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
354multiclass T2I_st<string opc, PatFrag opnode> {
355 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000356 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000357 [(opnode GPR:$src, t2addrmode_imm12:$addr)]>;
358 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr),
359 opc, " $src, $addr",
360 [(opnode GPR:$src, t2addrmode_imm8:$addr)]>;
361 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr),
David Goodwin2f6f1132009-07-27 16:31:55 +0000362 opc, ".w $src, $addr",
David Goodwinbab5da12009-06-30 22:11:34 +0000363 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>;
364}
365
David Goodwin5811e5c2009-07-01 00:01:13 +0000366/// T2I_picld - Defines the PIC load pattern.
367class T2I_picld<string opc, PatFrag opnode> :
368 T2I<(outs GPR:$dst), (ins addrmodepc:$addr),
369 !strconcat("${addr:label}:\n\t", opc), " $dst, $addr",
370 [(set GPR:$dst, (opnode addrmodepc:$addr))]>;
371
372/// T2I_picst - Defines the PIC store pattern.
373class T2I_picst<string opc, PatFrag opnode> :
374 T2I<(outs), (ins GPR:$src, addrmodepc:$addr),
375 !strconcat("${addr:label}:\n\t", opc), " $src, $addr",
376 [(opnode GPR:$src, addrmodepc:$addr)]>;
377
Evan Cheng0f994ed2009-07-03 01:43:10 +0000378
379/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
380/// register and one whose operand is a register rotated by 8/16/24.
381multiclass T2I_unary_rrot<string opc, PatFrag opnode> {
382 def r : T2I<(outs GPR:$dst), (ins GPR:$Src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000383 opc, ".w $dst, $Src",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000384 [(set GPR:$dst, (opnode GPR:$Src))]>;
385 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
David Goodwin2f6f1132009-07-27 16:31:55 +0000386 opc, ".w $dst, $Src, ror $rot",
Evan Cheng0f994ed2009-07-03 01:43:10 +0000387 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>;
388}
389
390/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
391/// register and one whose operand is a register rotated by 8/16/24.
392multiclass T2I_bin_rrot<string opc, PatFrag opnode> {
393 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
394 opc, " $dst, $LHS, $RHS",
395 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>;
396 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
397 opc, " $dst, $LHS, $RHS, ror $rot",
398 [(set GPR:$dst, (opnode GPR:$LHS,
399 (rotr GPR:$RHS, rot_imm:$rot)))]>;
400}
401
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000402//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000403// Instructions
404//===----------------------------------------------------------------------===//
405
406//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000407// Miscellaneous Instructions.
408//
409
410let isNotDuplicable = 1 in
David Goodwin4a897932009-07-08 23:10:31 +0000411def t2PICADD : T2XI<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp),
David Goodwin2f6f1132009-07-27 16:31:55 +0000412 "$cp:\n\tadd.w $dst, $lhs, pc",
David Goodwin4a897932009-07-08 23:10:31 +0000413 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000414
415
416// LEApcrel - Load a pc-relative address into a register without offending the
417// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000418def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000419 "adr$p.w $dst, #$label", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000420
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000421def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng6683bb62009-07-23 18:26:03 +0000422 (ins i32imm:$label, i32imm:$id, pred:$p),
David Goodwin2f6f1132009-07-27 16:31:55 +0000423 "adr$p.w $dst, #${label}_${id:no_hash}", []>;
Evan Cheng41799702009-06-24 23:47:58 +0000424
Evan Cheng10e82e32009-06-25 01:21:30 +0000425// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000426def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
David Goodwin2f6f1132009-07-27 16:31:55 +0000427 "add.w $dst, $sp, $imm",
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000428 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000429
430// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000431def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
432 "addw $dst, $sp, $imm",
433 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000434
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000435def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
436 "addw $dst, $sp, $rhs",
437 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000438
439
Evan Cheng41799702009-06-24 23:47:58 +0000440//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000441// Load / store Instructions.
442//
443
Evan Cheng532cdc52009-06-29 07:51:04 +0000444// Load
Evan Cheng503be112009-06-30 02:15:48 +0000445let canFoldAsLoad = 1 in
446defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000447
Evan Cheng503be112009-06-30 02:15:48 +0000448// Loads with zero extension
449defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
450defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000451
Evan Cheng503be112009-06-30 02:15:48 +0000452// Loads with sign extension
453defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
454defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000455
Evan Cheng503be112009-06-30 02:15:48 +0000456let mayLoad = 1 in {
457// Load doubleword
David Goodwin2af7ed82009-06-30 22:50:01 +0000458def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8s4:$addr),
Evan Cheng503be112009-06-30 02:15:48 +0000459 "ldrd", " $dst, $addr", []>;
460def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr),
461 "ldrd", " $dst, $addr", []>;
462}
463
464// zextload i1 -> zextload i8
465def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
466 (t2LDRBi12 t2addrmode_imm12:$addr)>;
467def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
468 (t2LDRBi8 t2addrmode_imm8:$addr)>;
469def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
470 (t2LDRBs t2addrmode_so_reg:$addr)>;
471def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
472 (t2LDRBpci tconstpool:$addr)>;
473
474// extload -> zextload
475// FIXME: Reduce the number of patterns by legalizing extload to zextload
476// earlier?
477def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
478 (t2LDRBi12 t2addrmode_imm12:$addr)>;
479def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
480 (t2LDRBi8 t2addrmode_imm8:$addr)>;
481def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
482 (t2LDRBs t2addrmode_so_reg:$addr)>;
483def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
484 (t2LDRBpci tconstpool:$addr)>;
485
486def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
487 (t2LDRBi12 t2addrmode_imm12:$addr)>;
488def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
489 (t2LDRBi8 t2addrmode_imm8:$addr)>;
490def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
491 (t2LDRBs t2addrmode_so_reg:$addr)>;
492def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
493 (t2LDRBpci tconstpool:$addr)>;
494
495def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
496 (t2LDRHi12 t2addrmode_imm12:$addr)>;
497def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
498 (t2LDRHi8 t2addrmode_imm8:$addr)>;
499def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
500 (t2LDRHs t2addrmode_so_reg:$addr)>;
501def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
502 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000503
Evan Chenga90942e2009-07-02 07:28:31 +0000504// Indexed loads
Evan Chengd72edde2009-07-03 00:08:19 +0000505let mayLoad = 1 in {
Evan Chenga90942e2009-07-02 07:28:31 +0000506def t2LDR_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
507 (ins t2addrmode_imm8:$addr),
508 AddrModeT2_i8, IndexModePre,
509 "ldr", " $dst, $addr!", "$addr.base = $base_wb",
510 []>;
511
512def t2LDR_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
513 (ins GPR:$base, t2am_imm8_offset:$offset),
514 AddrModeT2_i8, IndexModePost,
515 "ldr", " $dst, [$base], $offset", "$base = $base_wb",
516 []>;
517
518def t2LDRB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
519 (ins t2addrmode_imm8:$addr),
520 AddrModeT2_i8, IndexModePre,
521 "ldrb", " $dst, $addr!", "$addr.base = $base_wb",
522 []>;
523def t2LDRB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
524 (ins GPR:$base, t2am_imm8_offset:$offset),
525 AddrModeT2_i8, IndexModePost,
526 "ldrb", " $dst, [$base], $offset", "$base = $base_wb",
527 []>;
528
529def t2LDRH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
530 (ins t2addrmode_imm8:$addr),
531 AddrModeT2_i8, IndexModePre,
532 "ldrh", " $dst, $addr!", "$addr.base = $base_wb",
533 []>;
534def t2LDRH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
535 (ins GPR:$base, t2am_imm8_offset:$offset),
536 AddrModeT2_i8, IndexModePost,
537 "ldrh", " $dst, [$base], $offset", "$base = $base_wb",
538 []>;
539
Evan Cheng40995c92009-07-02 23:16:11 +0000540def t2LDRSB_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
541 (ins t2addrmode_imm8:$addr),
542 AddrModeT2_i8, IndexModePre,
543 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb",
544 []>;
545def t2LDRSB_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
546 (ins GPR:$base, t2am_imm8_offset:$offset),
547 AddrModeT2_i8, IndexModePost,
548 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb",
549 []>;
550
551def t2LDRSH_PRE : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
552 (ins t2addrmode_imm8:$addr),
553 AddrModeT2_i8, IndexModePre,
554 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb",
555 []>;
556def t2LDRSH_POST : T2Iidxldst<(outs GPR:$dst, GPR:$base_wb),
557 (ins GPR:$base, t2am_imm8_offset:$offset),
558 AddrModeT2_i8, IndexModePost,
559 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb",
560 []>;
Evan Chengd72edde2009-07-03 00:08:19 +0000561}
Evan Cheng40995c92009-07-02 23:16:11 +0000562
David Goodwinbab5da12009-06-30 22:11:34 +0000563// Store
Evan Chenga90942e2009-07-02 07:28:31 +0000564defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
565defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
566defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwinbab5da12009-06-30 22:11:34 +0000567
David Goodwin2af7ed82009-06-30 22:50:01 +0000568// Store doubleword
569let mayLoad = 1 in
570def t2STRDi8 : T2Ii8s4<(outs), (ins GPR:$src, t2addrmode_imm8s4:$addr),
571 "strd", " $src, $addr", []>;
572
Evan Cheng24f87d82009-07-03 00:06:39 +0000573// Indexed stores
574def t2STR_PRE : T2Iidxldst<(outs GPR:$base_wb),
575 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
576 AddrModeT2_i8, IndexModePre,
577 "str", " $src, [$base, $offset]!", "$base = $base_wb",
578 [(set GPR:$base_wb,
579 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
580
581def t2STR_POST : T2Iidxldst<(outs GPR:$base_wb),
582 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
583 AddrModeT2_i8, IndexModePost,
584 "str", " $src, [$base], $offset", "$base = $base_wb",
585 [(set GPR:$base_wb,
586 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
587
588def t2STRH_PRE : T2Iidxldst<(outs GPR:$base_wb),
589 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
590 AddrModeT2_i8, IndexModePre,
591 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
592 [(set GPR:$base_wb,
593 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
594
595def t2STRH_POST : T2Iidxldst<(outs GPR:$base_wb),
596 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
597 AddrModeT2_i8, IndexModePost,
598 "strh", " $src, [$base], $offset", "$base = $base_wb",
599 [(set GPR:$base_wb,
600 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
601
602def t2STRB_PRE : T2Iidxldst<(outs GPR:$base_wb),
603 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
604 AddrModeT2_i8, IndexModePre,
605 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
606 [(set GPR:$base_wb,
607 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
608
609def t2STRB_POST : T2Iidxldst<(outs GPR:$base_wb),
610 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
611 AddrModeT2_i8, IndexModePost,
612 "strb", " $src, [$base], $offset", "$base = $base_wb",
613 [(set GPR:$base_wb,
614 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
615
David Goodwin5811e5c2009-07-01 00:01:13 +0000616
Evan Cheng6bc67202009-07-09 22:21:59 +0000617// FIXME: ldrd / strd pre / post variants
Evan Cheng2832edf2009-07-03 00:18:36 +0000618
619//===----------------------------------------------------------------------===//
620// Load / store multiple Instructions.
621//
622
623let mayLoad = 1 in
624def t2LDM : T2XI<(outs),
625 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000626 "ldm${addr:submode}${p}.w $addr, $dst1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000627
628let mayStore = 1 in
629def t2STM : T2XI<(outs),
630 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwin2f6f1132009-07-27 16:31:55 +0000631 "stm${addr:submode}${p}.w $addr, $src1", []>;
Evan Cheng2832edf2009-07-03 00:18:36 +0000632
Evan Cheng19bb7c72009-06-27 02:26:13 +0000633//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000634// Move Instructions.
635//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000636
Evan Cheng36173712009-06-23 17:48:47 +0000637let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000638def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000639 "mov", ".w $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000640
Evan Chengf7f986d2009-06-23 19:39:13 +0000641let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin2dbffd42009-06-26 16:10:07 +0000642def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000643 "mov", ".w $dst, $src",
David Goodwin2dbffd42009-06-26 16:10:07 +0000644 [(set GPR:$dst, t2_so_imm:$src)]>;
645
646let isReMaterializable = 1, isAsCheapAsAMove = 1 in
647def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
648 "movw", " $dst, $src",
649 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000650
Evan Cheng36173712009-06-23 17:48:47 +0000651// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000652let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000653def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
654 "movt", " $dst, $imm",
655 [(set GPR:$dst,
656 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000657
658//===----------------------------------------------------------------------===//
Evan Cheng0f994ed2009-07-03 01:43:10 +0000659// Extend Instructions.
660//
661
662// Sign extenders
663
664defm t2SXTB : T2I_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
665defm t2SXTH : T2I_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
666
667defm t2SXTAB : T2I_bin_rrot<"sxtab",
668 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
669defm t2SXTAH : T2I_bin_rrot<"sxtah",
670 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
671
672// TODO: SXT(A){B|H}16
673
674// Zero extenders
675
676let AddedComplexity = 16 in {
677defm t2UXTB : T2I_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
678defm t2UXTH : T2I_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
679defm t2UXTB16 : T2I_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
680
681def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
682 (t2UXTB16r_rot GPR:$Src, 24)>;
683def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
684 (t2UXTB16r_rot GPR:$Src, 8)>;
685
686defm t2UXTAB : T2I_bin_rrot<"uxtab",
687 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
688defm t2UXTAH : T2I_bin_rrot<"uxtah",
689 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
690}
691
692//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000693// Arithmetic Instructions.
694//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000695
Evan Chengbdd679a2009-06-26 00:19:44 +0000696defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000697defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000698
Evan Cheng36173712009-06-23 17:48:47 +0000699// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengbdd679a2009-06-26 00:19:44 +0000700defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000701defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000702
Evan Chengbdd679a2009-06-26 00:19:44 +0000703defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
704defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000705
David Goodwin3bc1afe2009-07-27 16:39:05 +0000706// RSB
Evan Chengd4e2f052009-06-25 20:59:23 +0000707defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
708defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000709
710// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng19bb7c72009-06-27 02:26:13 +0000711def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
712 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
713def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
714 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000715
716
Evan Cheng36173712009-06-23 17:48:47 +0000717//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000718// Shift and rotate Instructions.
719//
720
721defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
722defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
723defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
724defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
725
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000726def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
727 "mov", " $dst, $src, rrx",
728 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000729
730//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000731// Bitwise Instructions.
732//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000733
Evan Chengbdd679a2009-06-26 00:19:44 +0000734defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
735defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
736defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000737
Evan Chengf7f986d2009-06-23 19:39:13 +0000738defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000739
Evan Cheng36173712009-06-23 17:48:47 +0000740let Constraints = "$src = $dst" in
741def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000742 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000743 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
744
745// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
746
Evan Cheng299ee652009-07-06 22:23:46 +0000747defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
748
749// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
750let AddedComplexity = 1 in
751defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
752
753
754def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
755 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
756
757def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
758 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
759
760def : T2Pat<(t2_so_imm_not:$src),
761 (t2MVNi t2_so_imm_not:$src)>;
762
Evan Cheng36173712009-06-23 17:48:47 +0000763//===----------------------------------------------------------------------===//
764// Multiply Instructions.
765//
Evan Chengbdd679a2009-06-26 00:19:44 +0000766let isCommutable = 1 in
Evan Cheng36173712009-06-23 17:48:47 +0000767def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000768 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000769 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
770
771def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000772 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000773 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
774
775def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000776 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000777 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
778
Evan Chenga5626262009-07-07 01:17:28 +0000779// Extra precision multiplies with low / high results
780let neverHasSideEffects = 1 in {
781let isCommutable = 1 in {
782def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
783 "smull", " $ldst, $hdst, $a, $b", []>;
784
785def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
786 "umull", " $ldst, $hdst, $a, $b", []>;
787}
788
789// Multiply + accumulate
790def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
791 "smlal", " $ldst, $hdst, $a, $b", []>;
792
793def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
794 "umlal", " $ldst, $hdst, $a, $b", []>;
795
796def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b),
797 "umaal", " $ldst, $hdst, $a, $b", []>;
798} // neverHasSideEffects
799
800// Most significant word multiply
801def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
802 "smmul", " $dst, $a, $b",
803 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>;
804
805def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
806 "smmla", " $dst, $a, $b, $c",
807 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>;
808
809
810def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
811 "smmls", " $dst, $a, $b, $c",
812 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>;
813
814multiclass T2I_smul<string opc, PatFrag opnode> {
815 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
816 !strconcat(opc, "bb"), " $dst, $a, $b",
817 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
818 (sext_inreg GPR:$b, i16)))]>;
819
820 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
821 !strconcat(opc, "bt"), " $dst, $a, $b",
822 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
823 (sra GPR:$b, (i32 16))))]>;
824
825 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
826 !strconcat(opc, "tb"), " $dst, $a, $b",
827 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
828 (sext_inreg GPR:$b, i16)))]>;
829
830 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
831 !strconcat(opc, "tt"), " $dst, $a, $b",
832 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
833 (sra GPR:$b, (i32 16))))]>;
834
835 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
836 !strconcat(opc, "wb"), " $dst, $a, $b",
837 [(set GPR:$dst, (sra (opnode GPR:$a,
838 (sext_inreg GPR:$b, i16)), (i32 16)))]>;
839
840 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
841 !strconcat(opc, "wt"), " $dst, $a, $b",
842 [(set GPR:$dst, (sra (opnode GPR:$a,
843 (sra GPR:$b, (i32 16))), (i32 16)))]>;
844}
845
846
847multiclass T2I_smla<string opc, PatFrag opnode> {
848 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
849 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
850 [(set GPR:$dst, (add GPR:$acc,
851 (opnode (sext_inreg GPR:$a, i16),
852 (sext_inreg GPR:$b, i16))))]>;
853
854 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
855 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
856 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
857 (sra GPR:$b, (i32 16)))))]>;
858
859 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
860 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
861 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
862 (sext_inreg GPR:$b, i16))))]>;
863
864 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
865 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
866 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
867 (sra GPR:$b, (i32 16)))))]>;
868
869 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
870 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
871 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
872 (sext_inreg GPR:$b, i16)), (i32 16))))]>;
873
874 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
875 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
876 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
877 (sra GPR:$b, (i32 16))), (i32 16))))]>;
878}
879
880defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
881defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
882
883// TODO: Halfword multiple accumulate long: SMLAL<x><y>
884// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
885
Evan Cheng36173712009-06-23 17:48:47 +0000886
887//===----------------------------------------------------------------------===//
888// Misc. Arithmetic Instructions.
889//
890
Evan Cheng36173712009-06-23 17:48:47 +0000891def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000892 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000893 [(set GPR:$dst, (ctlz GPR:$src))]>;
894
895def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000896 "rev", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000897 [(set GPR:$dst, (bswap GPR:$src))]>;
898
899def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000900 "rev16", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000901 [(set GPR:$dst,
902 (or (and (srl GPR:$src, (i32 8)), 0xFF),
903 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
904 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
905 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
906
Evan Cheng36173712009-06-23 17:48:47 +0000907def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
David Goodwin2f6f1132009-07-27 16:31:55 +0000908 "revsh", ".w $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000909 [(set GPR:$dst,
910 (sext_inreg
911 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
912 (shl GPR:$src, (i32 8))), i16))]>;
913
Evan Chengcd0ae282009-07-07 05:35:52 +0000914def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
915 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
916 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
917 (and (shl GPR:$src2, (i32 imm:$shamt)),
918 0xFFFF0000)))]>;
919
920// Alternate cases for PKHBT where identities eliminate some nodes.
921def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
922 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
923def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
924 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
925
926def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
927 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
928 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
929 (and (sra GPR:$src2, imm16_31:$shamt),
930 0xFFFF)))]>;
931
932// Alternate cases for PKHTB where identities eliminate some nodes. Note that
933// a shift amount of 0 is *not legal* here, it is PKHBT instead.
934def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
935 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
936def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
937 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
938 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Cheng36173712009-06-23 17:48:47 +0000939
940//===----------------------------------------------------------------------===//
941// Comparison Instructions...
942//
943
944defm t2CMP : T2I_cmp_is<"cmp",
945 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000946defm t2CMPz : T2I_cmp_is<"cmp",
947 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000948
949defm t2CMN : T2I_cmp_is<"cmn",
950 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000951defm t2CMNz : T2I_cmp_is<"cmn",
952 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000953
Evan Cheng19bb7c72009-06-27 02:26:13 +0000954def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
955 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000956
David Goodwin8bdcbb32009-06-29 15:33:01 +0000957def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Evan Cheng19bb7c72009-06-27 02:26:13 +0000958 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000959
David Goodwinec52c892009-06-29 22:49:42 +0000960defm t2TST : T2I_cmp_is<"tst",
961 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
962defm t2TEQ : T2I_cmp_is<"teq",
963 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000964
965// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
966// Short range conditional branch. Looks awesome for loops. Need to figure
967// out how to use this one.
968
Evan Cheng03137672009-07-07 20:39:03 +0000969
970// Conditional moves
971// FIXME: should be able to write a pattern for ARMcmov, but can't use
972// a two-value operand where a dag node expects two operands. :(
973def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true),
974 "mov", " $dst, $true",
975 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
976 RegConstraint<"$false = $dst">;
977
978def t2MOVCCs : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_reg:$true),
979 "mov", " $dst, $true",
980[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
981 RegConstraint<"$false = $dst">;
982
983def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
984 "mov", " $dst, $true",
985[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
986 RegConstraint<"$false = $dst">;
Evan Cheng36173712009-06-23 17:48:47 +0000987
David Goodwinf6154702009-06-30 18:04:13 +0000988//===----------------------------------------------------------------------===//
David Goodwin41afec22009-07-08 16:09:28 +0000989// TLS Instructions
990//
991
992// __aeabi_read_tp preserves the registers r1-r3.
993let isCall = 1,
994 Defs = [R0, R12, LR, CPSR] in {
995 def t2TPsoft : T2XI<(outs), (ins),
996 "bl __aeabi_read_tp",
997 [(set R0, ARMthread_pointer)]>;
998}
999
1000//===----------------------------------------------------------------------===//
David Goodwinf6154702009-06-30 18:04:13 +00001001// Control-Flow Instructions
1002//
1003
Evan Chengad877c82009-07-09 22:58:39 +00001004// FIXME: remove when we have a way to marking a MI with these properties.
1005// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
1006// operand list.
1007// FIXME: Should pc be an implicit operand like PICADD, etc?
1008let isReturn = 1, isTerminator = 1, mayLoad = 1 in
1009 def t2LDM_RET : T2XI<(outs),
1010 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
1011 "ldm${addr:submode}${p} $addr, $dst1",
1012 []>;
1013
David Goodwin41afec22009-07-08 16:09:28 +00001014// On non-Darwin platforms R9 is callee-saved.
David Goodwin1f0bb992009-07-08 20:28:28 +00001015let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +00001016 Defs = [R0, R1, R2, R3, R12, LR,
1017 D0, D1, D2, D3, D4, D5, D6, D7,
1018 D16, D17, D18, D19, D20, D21, D22, D23,
1019 D24, D25, D26, D27, D28, D29, D31, D31, CPSR] in {
David Goodwin1f0bb992009-07-08 20:28:28 +00001020def t2BL : T2XI<(outs), (ins i32imm:$func, variable_ops),
1021 "bl ${func:call}",
1022 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
1023
1024def t2BLX : T2XI<(outs), (ins GPR:$func, variable_ops),
1025 "blx $func",
1026 [(ARMcall GPR:$func)]>, Requires<[IsNotDarwin]>;
1027}
David Goodwin41afec22009-07-08 16:09:28 +00001028
1029// On Darwin R9 is call-clobbered.
David Goodwin1f0bb992009-07-08 20:28:28 +00001030let isCall = 1,
1031 Defs = [R0, R1, R2, R3, R9, R12, LR,
1032 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
1033def t2BLr9 : T2XI<(outs), (ins i32imm:$func, variable_ops),
1034 "bl ${func:call}",
1035 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
1036
1037def t2BLXr9 : T2XI<(outs), (ins GPR:$func, variable_ops),
1038 "blx $func",
1039 [(ARMcall GPR:$func)]>, Requires<[IsDarwin]>;
1040}
David Goodwin41afec22009-07-08 16:09:28 +00001041
David Goodwinf6154702009-06-30 18:04:13 +00001042let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
1043let isPredicable = 1 in
1044def t2B : T2XI<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001045 "b.w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001046 [(br bb:$target)]>;
1047
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001048let isNotDuplicable = 1, isIndirectBranch = 1 in
1049def t2BR_JT :
David Goodwin13d2f4e2009-06-30 19:50:22 +00001050 T2JTI<(outs),
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001051 (ins GPR:$base, GPR:$idx, jt2block_operand:$jt, i32imm:$id),
David Goodwin2f6f1132009-07-27 16:31:55 +00001052 "add.w pc, $base, $idx, lsl #2\n$jt",
Evan Cheng6e2ebc92009-07-25 00:33:29 +00001053 [(ARMbr2jt GPR:$base, GPR:$idx, tjumptable:$jt, imm:$id)]>;
David Goodwin13d2f4e2009-06-30 19:50:22 +00001054} // isBranch, isTerminator, isBarrier
David Goodwinf6154702009-06-30 18:04:13 +00001055
1056// FIXME: should be able to write a pattern for ARMBrcond, but can't use
1057// a two-value operand where a dag node expects two operands. :(
1058let isBranch = 1, isTerminator = 1 in
1059def t2Bcc : T2I<(outs), (ins brtarget:$target),
David Goodwin2f6f1132009-07-27 16:31:55 +00001060 "b", ".w $target",
David Goodwinf6154702009-06-30 18:04:13 +00001061 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Cheng36173712009-06-23 17:48:47 +00001062
Evan Chengd5b67fa2009-07-10 01:54:42 +00001063
1064// IT block
1065def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
1066 AddrModeNone, Size2Bytes,
1067 "it$mask $cc", "", []>;
1068
Evan Cheng36173712009-06-23 17:48:47 +00001069//===----------------------------------------------------------------------===//
1070// Non-Instruction Patterns
1071//
1072
Evan Cheng41799702009-06-24 23:47:58 +00001073// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng19bb7c72009-06-27 02:26:13 +00001074def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
1075def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
1076def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1077 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng41799702009-06-24 23:47:58 +00001078
Evan Cheng36173712009-06-23 17:48:47 +00001079// Large immediate handling.
1080
Evan Cheng19bb7c72009-06-27 02:26:13 +00001081def : T2Pat<(i32 imm:$src),
1082 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;