Anton Korobeynikov | f2e1475 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb2 instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 13 | |
| 14 | // Shifted operands. No register controlled shifts for Thumb2. |
| 15 | // Note: We do not support rrx shifted operands yet. |
| 16 | def t2_so_reg : Operand<i32>, // reg imm |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 17 | ComplexPattern<i32, 2, "SelectT2ShifterOperandReg", |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 18 | [shl,srl,sra,rotr]> { |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 19 | let PrintMethod = "printT2SOOperand"; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 20 | let MIOperandInfo = (ops GPR, i32imm); |
| 21 | } |
| 22 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 23 | // t2_so_imm_XFORM - Return a t2_so_imm value packed into the format |
| 24 | // described for t2_so_imm def below. |
| 25 | def t2_so_imm_XFORM : SDNodeXForm<imm, [{ |
| 26 | return CurDAG->getTargetConstant( |
| 27 | ARM_AM::getT2SOImmVal(N->getZExtValue()), MVT::i32); |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 28 | }]>; |
| 29 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 30 | // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value |
| 31 | def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ |
| 32 | return CurDAG->getTargetConstant( |
| 33 | ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())), MVT::i32); |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 34 | }]>; |
| 35 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 36 | // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value |
| 37 | def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
| 38 | return CurDAG->getTargetConstant( |
| 39 | ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())), MVT::i32); |
| 40 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 41 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 42 | // t2_so_imm - Match a 32-bit immediate operand, which is an |
| 43 | // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit |
| 44 | // immediate splatted into multiple bytes of the word. t2_so_imm values are |
| 45 | // represented in the imm field in the same 12-bit form that they are encoded |
| 46 | // into t2_so_imm instructions: the 8-bit immediate is the least significant bits |
| 47 | // [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11]. |
| 48 | def t2_so_imm : Operand<i32>, |
| 49 | PatLeaf<(imm), [{ |
| 50 | return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1; |
| 51 | }], t2_so_imm_XFORM> { |
| 52 | let PrintMethod = "printT2SOImmOperand"; |
| 53 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 54 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 55 | // t2_so_imm_not - Match an immediate that is a complement |
| 56 | // of a t2_so_imm. |
| 57 | def t2_so_imm_not : Operand<i32>, |
| 58 | PatLeaf<(imm), [{ |
| 59 | return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; |
| 60 | }], t2_so_imm_not_XFORM> { |
| 61 | let PrintMethod = "printT2SOImmOperand"; |
| 62 | } |
| 63 | |
| 64 | // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. |
| 65 | def t2_so_imm_neg : Operand<i32>, |
| 66 | PatLeaf<(imm), [{ |
| 67 | return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1; |
| 68 | }], t2_so_imm_neg_XFORM> { |
| 69 | let PrintMethod = "printT2SOImmOperand"; |
| 70 | } |
| 71 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 72 | /// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31]. |
| 73 | def imm1_31 : PatLeaf<(i32 imm), [{ |
| 74 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32; |
| 75 | }]>; |
| 76 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 77 | /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095]. |
| 78 | def imm0_4095 : PatLeaf<(i32 imm), [{ |
| 79 | return (uint32_t)N->getZExtValue() < 4096; |
| 80 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 81 | |
| 82 | def imm0_4095_neg : PatLeaf<(i32 imm), [{ |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 83 | return (uint32_t)(-N->getZExtValue()) < 4096; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 84 | }], imm_neg_XFORM>; |
| 85 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 86 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
| 87 | /// [0.65535]. |
| 88 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 89 | return (uint32_t)N->getZExtValue() < 65536; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 90 | }]>; |
| 91 | |
| 92 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 93 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 94 | /// e.g., 0xf000ffff |
| 95 | def bf_inv_mask_imm : Operand<i32>, |
| 96 | PatLeaf<(imm), [{ |
| 97 | uint32_t v = (uint32_t)N->getZExtValue(); |
| 98 | if (v == 0xffffffff) |
| 99 | return 0; |
| 100 | // naive checker. should do better, but simple is best for now since it's |
| 101 | // more likely to be correct. |
| 102 | while (v & 1) v >>= 1; // shift off the leading 1's |
| 103 | if (v) |
| 104 | { |
| 105 | while (!(v & 1)) v >>=1; // shift off the mask |
| 106 | while (v & 1) v >>= 1; // shift off the trailing 1's |
| 107 | } |
| 108 | // if this is a mask for clearing a bitfield, what's left should be zero. |
| 109 | return (v == 0); |
| 110 | }] > { |
| 111 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 112 | } |
| 113 | |
| 114 | /// Split a 32-bit immediate into two 16 bit parts. |
| 115 | def t2_lo16 : SDNodeXForm<imm, [{ |
| 116 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, |
| 117 | MVT::i32); |
| 118 | }]>; |
| 119 | |
| 120 | def t2_hi16 : SDNodeXForm<imm, [{ |
| 121 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 122 | }]>; |
| 123 | |
| 124 | def t2_lo16AllZero : PatLeaf<(i32 imm), [{ |
| 125 | // Returns true if all low 16-bits are 0. |
| 126 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
| 127 | }], t2_hi16>; |
| 128 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 130 | // Define Thumb2 specific addressing modes. |
| 131 | |
| 132 | // t2addrmode_imm12 := reg + imm12 |
| 133 | def t2addrmode_imm12 : Operand<i32>, |
| 134 | ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { |
| 135 | let PrintMethod = "printT2AddrModeImm12Operand"; |
| 136 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 137 | } |
| 138 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 139 | // t2addrmode_imm8 := reg - imm8 (also reg + imm8 for some instructions) |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 140 | def t2addrmode_imm8 : Operand<i32>, |
| 141 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 142 | let PrintMethod = "printT2AddrModeImm8Operand"; |
| 143 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 144 | } |
| 145 | |
| 146 | // t2addrmode_so_reg := reg + reg << imm2 |
| 147 | def t2addrmode_so_reg : Operand<i32>, |
| 148 | ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { |
| 149 | let PrintMethod = "printT2AddrModeSoRegOperand"; |
| 150 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 151 | } |
| 152 | |
| 153 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 154 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 155 | // Multiclass helpers... |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 156 | // |
| 157 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 158 | /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 159 | /// unary operation that produces a value. These are predicable and can be |
| 160 | /// changed to modify CPSR. |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 161 | multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{ |
| 162 | // shifted imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 163 | def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), |
| 164 | opc, " $dst, $src", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 165 | [(set GPR:$dst, (opnode t2_so_imm:$src))]> { |
| 166 | let isAsCheapAsAMove = Cheap; |
| 167 | let isReMaterializable = ReMat; |
| 168 | } |
| 169 | // register |
| 170 | def r : T2I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 171 | opc, " $dst, $src", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 172 | [(set GPR:$dst, (opnode GPR:$src))]>; |
| 173 | // shifted register |
| 174 | def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 175 | opc, " $dst, $src", |
| 176 | [(set GPR:$dst, (opnode t2_so_reg:$src))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 180 | // binary operation that produces a value. These are predicable and can be |
| 181 | /// changed to modify CPSR. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 182 | multiclass T2I_bin_irs<string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 183 | // shifted imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 184 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), |
| 185 | opc, " $dst, $lhs, $rhs", |
| 186 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 187 | // register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 188 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 189 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 190 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 191 | let isCommutable = Commutable; |
| 192 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 193 | // shifted register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 194 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), |
| 195 | opc, " $dst, $lhs, $rhs", |
| 196 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 199 | /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are |
| 200 | /// reversed. It doesn't define the 'rr' form since it's handled by its |
| 201 | /// T2I_bin_irs counterpart. |
| 202 | multiclass T2I_rbin_is<string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 203 | // shifted imm |
| 204 | def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 205 | opc, " $dst, $rhs, $lhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 206 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>; |
| 207 | // shifted register |
| 208 | def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 209 | opc, " $dst, $rhs, $lhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 210 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>; |
| 211 | } |
| 212 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 213 | /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 214 | /// instruction modifies the CPSR register. |
| 215 | let Defs = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 216 | multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 217 | // shifted imm |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 218 | def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 219 | !strconcat(opc, "s"), " $dst, $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 220 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 221 | // register |
| 222 | def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 223 | !strconcat(opc, "s"), " $dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 224 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 225 | let isCommutable = Commutable; |
| 226 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 227 | // shifted register |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 228 | def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 229 | !strconcat(opc, "s"), " $dst, $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 230 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 231 | } |
| 232 | } |
| 233 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 234 | /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) |
| 235 | /// patterns for a binary operation that produces a value. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 236 | multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 237 | // shifted imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 238 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), |
| 239 | opc, " $dst, $lhs, $rhs", |
| 240 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 241 | // 12-bit imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 242 | def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 243 | !strconcat(opc, "w"), " $dst, $lhs, $rhs", |
| 244 | [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 245 | // register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 246 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 247 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 248 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 249 | let isCommutable = Commutable; |
| 250 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 251 | // shifted register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 252 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), |
| 253 | opc, " $dst, $lhs, $rhs", |
| 254 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 255 | } |
| 256 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 257 | /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 258 | /// binary operation that produces a value and use and define the carry bit. |
| 259 | /// It's not predicable. |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 260 | let Uses = [CPSR] in { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 261 | multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 262 | // shifted imm |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 263 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), |
David Goodwin | 3536d17 | 2009-06-26 20:45:56 +0000 | [diff] [blame] | 264 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 265 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
| 266 | Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 267 | // register |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 268 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
David Goodwin | 3536d17 | 2009-06-26 20:45:56 +0000 | [diff] [blame] | 269 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 270 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 271 | Requires<[IsThumb, HasThumb2, CarryDefIsUnused]> { |
| 272 | let isCommutable = Commutable; |
| 273 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 274 | // shifted register |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 275 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), |
David Goodwin | 3536d17 | 2009-06-26 20:45:56 +0000 | [diff] [blame] | 276 | opc, " $dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 277 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
| 278 | Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>; |
| 279 | // Carry setting variants |
| 280 | // shifted imm |
| 281 | def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), |
| 282 | !strconcat(opc, "s $dst, $lhs, $rhs"), |
| 283 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
| 284 | Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> { |
| 285 | let Defs = [CPSR]; |
| 286 | } |
| 287 | // register |
| 288 | def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 289 | !strconcat(opc, "s $dst, $lhs, $rhs"), |
| 290 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
| 291 | Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> { |
| 292 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 293 | let isCommutable = Commutable; |
| 294 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 295 | // shifted register |
| 296 | def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), |
| 297 | !strconcat(opc, "s $dst, $lhs, $rhs"), |
| 298 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
| 299 | Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> { |
| 300 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 301 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 302 | } |
| 303 | } |
| 304 | |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 305 | /// T2I_rsc_is - Same as T2I_adde_sube_irs except the order of operands are |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 306 | /// reversed. It doesn't define the 'rr' form since it's handled by its |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 307 | /// T2I_adde_sube_irs counterpart. |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 308 | let Defs = [CPSR], Uses = [CPSR] in { |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 309 | multiclass T2I_rsc_is<string opc, PatFrag opnode> { |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 310 | // shifted imm |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 311 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), |
| 312 | opc, " $dst, $rhs, $lhs", |
| 313 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>, |
| 314 | Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>; |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 315 | // shifted register |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 316 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), |
| 317 | opc, " $dst, $rhs, $lhs", |
| 318 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>, |
| 319 | Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>; |
| 320 | // shifted imm |
| 321 | def Sri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 322 | !strconcat(opc, "s $dst, $rhs, $lhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 323 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>, |
| 324 | Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> { |
| 325 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 326 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 327 | // shifted register |
| 328 | def Srs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), |
| 329 | !strconcat(opc, "s $dst, $rhs, $lhs"), |
| 330 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>, |
| 331 | Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> { |
| 332 | let Defs = [CPSR]; |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 333 | } |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 334 | } |
| 335 | } |
| 336 | |
| 337 | /// T2I_rbin_s_is - Same as T2I_bin_s_irs except the order of operands are |
| 338 | /// reversed. It doesn't define the 'rr' form since it's handled by its |
| 339 | /// T2I_bin_s_irs counterpart. |
| 340 | let Defs = [CPSR] in { |
| 341 | multiclass T2I_rbin_s_is<string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 342 | // shifted imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 343 | def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s), |
| 344 | !strconcat(opc, "${s} $dst, $rhs, $lhs"), |
| 345 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 346 | // shifted register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 347 | def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s), |
| 348 | !strconcat(opc, "${s} $dst, $rhs, $lhs"), |
| 349 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 350 | } |
| 351 | } |
| 352 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 353 | /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / |
| 354 | // rotate operation that produces a value. |
| 355 | multiclass T2I_sh_ir<string opc, PatFrag opnode> { |
| 356 | // 5-bit imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 357 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 358 | opc, " $dst, $lhs, $rhs", |
| 359 | [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 360 | // register |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 361 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 362 | opc, " $dst, $lhs, $rhs", |
| 363 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 364 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 365 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 366 | /// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
| 367 | /// patterns. Similar to T2I_bin_irs except the instruction does not produce |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 368 | /// a explicit result, only implicitly set CPSR. |
| 369 | let Uses = [CPSR] in { |
| 370 | multiclass T2I_cmp_is<string opc, PatFrag opnode> { |
| 371 | // shifted imm |
| 372 | def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 373 | opc, " $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 374 | [(opnode GPR:$lhs, t2_so_imm:$rhs)]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 375 | // register |
| 376 | def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 377 | opc, " $lhs, $rhs", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 378 | [(opnode GPR:$lhs, GPR:$rhs)]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 379 | // shifted register |
| 380 | def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 381 | opc, " $lhs, $rhs", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 382 | [(opnode GPR:$lhs, t2_so_reg:$rhs)]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 383 | } |
| 384 | } |
| 385 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 386 | /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. |
| 387 | multiclass T2I_ld<string opc, PatFrag opnode> { |
| 388 | def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), |
| 389 | opc, " $dst, $addr", |
| 390 | [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>; |
| 391 | def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), |
| 392 | opc, " $dst, $addr", |
| 393 | [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>; |
| 394 | def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), |
| 395 | opc, " $dst, $addr", |
| 396 | [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>; |
| 397 | def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), |
| 398 | opc, " $dst, $addr", |
| 399 | [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>; |
| 400 | } |
| 401 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame^] | 402 | /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. |
| 403 | multiclass T2I_st<string opc, PatFrag opnode> { |
| 404 | def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), |
| 405 | opc, " $src, $addr", |
| 406 | [(opnode GPR:$src, t2addrmode_imm12:$addr)]>; |
| 407 | def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), |
| 408 | opc, " $src, $addr", |
| 409 | [(opnode GPR:$src, t2addrmode_imm8:$addr)]>; |
| 410 | def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), |
| 411 | opc, " $src, $addr", |
| 412 | [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>; |
| 413 | } |
| 414 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 415 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 416 | // Instructions |
| 417 | //===----------------------------------------------------------------------===// |
| 418 | |
| 419 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 420 | // Miscellaneous Instructions. |
| 421 | // |
| 422 | |
| 423 | let isNotDuplicable = 1 in |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 424 | def t2PICADD : T2XI<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp), |
| 425 | "$cp:\n\tadd $dst, pc", |
| 426 | [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>; |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 427 | |
| 428 | |
| 429 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 430 | // assembler. |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 431 | def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 432 | !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(", |
| 433 | "${:private}PCRELL${:uid}+8))\n"), |
| 434 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 435 | "add$p $dst, pc, #PCRELV${:uid}")), |
| 436 | []>; |
| 437 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 438 | def t2LEApcrelJT : T2XI<(outs GPR:$dst), |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 439 | (ins i32imm:$label, i32imm:$id, pred:$p), |
| 440 | !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(", |
| 441 | "${:private}PCRELL${:uid}+8))\n"), |
| 442 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 443 | "add$p $dst, pc, #PCRELV${:uid}")), |
| 444 | []>; |
| 445 | |
Evan Cheng | 10e82e3 | 2009-06-25 01:21:30 +0000 | [diff] [blame] | 446 | // ADD rd, sp, #so_imm |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 447 | def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
| 448 | "add $dst, $sp, $imm", |
| 449 | []>; |
Evan Cheng | 10e82e3 | 2009-06-25 01:21:30 +0000 | [diff] [blame] | 450 | |
| 451 | // ADD rd, sp, #imm12 |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 452 | def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm), |
| 453 | "addw $dst, $sp, $imm", |
| 454 | []>; |
Evan Cheng | 10e82e3 | 2009-06-25 01:21:30 +0000 | [diff] [blame] | 455 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 456 | def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
| 457 | "addw $dst, $sp, $rhs", |
| 458 | []>; |
Evan Cheng | 10e82e3 | 2009-06-25 01:21:30 +0000 | [diff] [blame] | 459 | |
| 460 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 461 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 462 | // Load / store Instructions. |
| 463 | // |
| 464 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 465 | // Load |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 466 | let canFoldAsLoad = 1 in |
| 467 | defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 468 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 469 | // Loads with zero extension |
| 470 | defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>; |
| 471 | defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 472 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 473 | // Loads with sign extension |
| 474 | defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>; |
| 475 | defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 476 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 477 | let mayLoad = 1 in { |
| 478 | // Load doubleword |
| 479 | def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), |
| 480 | "ldrd", " $dst, $addr", []>; |
| 481 | def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr), |
| 482 | "ldrd", " $dst, $addr", []>; |
| 483 | } |
| 484 | |
| 485 | // zextload i1 -> zextload i8 |
| 486 | def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), |
| 487 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 488 | def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr), |
| 489 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 490 | def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), |
| 491 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 492 | def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), |
| 493 | (t2LDRBpci tconstpool:$addr)>; |
| 494 | |
| 495 | // extload -> zextload |
| 496 | // FIXME: Reduce the number of patterns by legalizing extload to zextload |
| 497 | // earlier? |
| 498 | def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), |
| 499 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 500 | def : T2Pat<(extloadi1 t2addrmode_imm8:$addr), |
| 501 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 502 | def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), |
| 503 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 504 | def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), |
| 505 | (t2LDRBpci tconstpool:$addr)>; |
| 506 | |
| 507 | def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), |
| 508 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 509 | def : T2Pat<(extloadi8 t2addrmode_imm8:$addr), |
| 510 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 511 | def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), |
| 512 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 513 | def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), |
| 514 | (t2LDRBpci tconstpool:$addr)>; |
| 515 | |
| 516 | def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), |
| 517 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
| 518 | def : T2Pat<(extloadi16 t2addrmode_imm8:$addr), |
| 519 | (t2LDRHi8 t2addrmode_imm8:$addr)>; |
| 520 | def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), |
| 521 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 522 | def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), |
| 523 | (t2LDRHpci tconstpool:$addr)>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 524 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame^] | 525 | // Store |
| 526 | defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>; |
| 527 | defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
| 528 | defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
| 529 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 530 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 531 | // Move Instructions. |
| 532 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 533 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 534 | let neverHasSideEffects = 1 in |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 535 | def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), |
| 536 | "mov", " $dst, $src", []>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 537 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 538 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 2dbffd4 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 539 | def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), |
| 540 | "mov", " $dst, $src", |
| 541 | [(set GPR:$dst, t2_so_imm:$src)]>; |
| 542 | |
| 543 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
| 544 | def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), |
| 545 | "movw", " $dst, $src", |
| 546 | [(set GPR:$dst, imm0_65535:$src)]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 547 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 548 | // FIXME: Also available in ARM mode. |
Evan Cheng | 42e6ce9 | 2009-06-23 05:23:49 +0000 | [diff] [blame] | 549 | let Constraints = "$src = $dst" in |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 550 | def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 551 | "movt", " $dst, $imm", |
| 552 | [(set GPR:$dst, |
| 553 | (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 554 | |
| 555 | //===----------------------------------------------------------------------===// |
| 556 | // Arithmetic Instructions. |
| 557 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 558 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 559 | defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 560 | defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 561 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 562 | // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 563 | defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 564 | defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 565 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 566 | defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>; |
| 567 | defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 568 | |
| 569 | // RSB, RSC |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 570 | defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
| 571 | defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 572 | defm t2RSC : T2I_rsc_is <"rsc", BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 573 | |
| 574 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 575 | def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm), |
| 576 | (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>; |
| 577 | def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm), |
| 578 | (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 579 | |
| 580 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 581 | //===----------------------------------------------------------------------===// |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 582 | // Shift and rotate Instructions. |
| 583 | // |
| 584 | |
| 585 | defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>; |
| 586 | defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>; |
| 587 | defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>; |
| 588 | defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>; |
| 589 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 590 | def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), |
| 591 | "mov", " $dst, $src, rrx", |
| 592 | [(set GPR:$dst, (ARMrrx GPR:$src))]>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 593 | |
| 594 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 595 | // Bitwise Instructions. |
| 596 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 597 | |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 598 | defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
| 599 | defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
| 600 | defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 601 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 602 | defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 603 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 604 | def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm), |
| 605 | (t2BICri GPR:$src, t2_so_imm_not:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 606 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 607 | defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 608 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 609 | def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm), |
| 610 | (t2ORNri GPR:$src, t2_so_imm_not:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 611 | |
David Goodwin | 4f8708c | 2009-06-26 23:13:13 +0000 | [diff] [blame] | 612 | // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version |
| 613 | let AddedComplexity = 1 in |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 614 | defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 615 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 616 | def : T2Pat<(t2_so_imm_not:$src), |
| 617 | (t2MVNi t2_so_imm_not:$src)>; |
David Goodwin | dcc2196 | 2009-06-25 23:11:21 +0000 | [diff] [blame] | 618 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 619 | // A8.6.17 BFC - Bitfield clear |
| 620 | // FIXME: Also available in ARM mode. |
| 621 | let Constraints = "$src = $dst" in |
| 622 | def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 623 | "bfc", " $dst, $imm", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 624 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>; |
| 625 | |
| 626 | // FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1) |
| 627 | |
| 628 | //===----------------------------------------------------------------------===// |
| 629 | // Multiply Instructions. |
| 630 | // |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 631 | let isCommutable = 1 in |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 632 | def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 633 | "mul", " $dst, $a, $b", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 634 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
| 635 | |
| 636 | def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 637 | "mla", " $dst, $a, $b, $c", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 638 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
| 639 | |
| 640 | def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 641 | "mls", " $dst, $a, $b, $c", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 642 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>; |
| 643 | |
| 644 | // FIXME: SMULL, etc. |
| 645 | |
| 646 | //===----------------------------------------------------------------------===// |
| 647 | // Misc. Arithmetic Instructions. |
| 648 | // |
| 649 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 650 | def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 651 | "clz", " $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 652 | [(set GPR:$dst, (ctlz GPR:$src))]>; |
| 653 | |
| 654 | def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 655 | "rev", " $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 656 | [(set GPR:$dst, (bswap GPR:$src))]>; |
| 657 | |
| 658 | def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 659 | "rev16", " $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 660 | [(set GPR:$dst, |
| 661 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 662 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 663 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 664 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>; |
| 665 | |
| 666 | ///// |
| 667 | /// A8.6.137 REVSH |
| 668 | ///// |
| 669 | def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 670 | "revsh", " $dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 671 | [(set GPR:$dst, |
| 672 | (sext_inreg |
| 673 | (or (srl (and GPR:$src, 0xFFFF), (i32 8)), |
| 674 | (shl GPR:$src, (i32 8))), i16))]>; |
| 675 | |
| 676 | // FIXME: PKHxx etc. |
| 677 | |
| 678 | //===----------------------------------------------------------------------===// |
| 679 | // Comparison Instructions... |
| 680 | // |
| 681 | |
| 682 | defm t2CMP : T2I_cmp_is<"cmp", |
| 683 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 684 | defm t2CMPz : T2I_cmp_is<"cmp", |
| 685 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 686 | |
| 687 | defm t2CMN : T2I_cmp_is<"cmn", |
| 688 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 689 | defm t2CMNz : T2I_cmp_is<"cmn", |
| 690 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 691 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 692 | def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), |
| 693 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 694 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 695 | def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm), |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 696 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 697 | |
David Goodwin | ec52c89 | 2009-06-29 22:49:42 +0000 | [diff] [blame] | 698 | defm t2TST : T2I_cmp_is<"tst", |
| 699 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>; |
| 700 | defm t2TEQ : T2I_cmp_is<"teq", |
| 701 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 702 | |
| 703 | // A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero. |
| 704 | // Short range conditional branch. Looks awesome for loops. Need to figure |
| 705 | // out how to use this one. |
| 706 | |
| 707 | // FIXME: Conditional moves |
| 708 | |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 709 | //===----------------------------------------------------------------------===// |
| 710 | // Control-Flow Instructions |
| 711 | // |
| 712 | |
| 713 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 714 | let isPredicable = 1 in |
| 715 | def t2B : T2XI<(outs), (ins brtarget:$target), |
| 716 | "b $target", |
| 717 | [(br bb:$target)]>; |
| 718 | |
David Goodwin | 13d2f4e | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 719 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 720 | def t2BR_JTr : T2JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
| 721 | "mov pc, $target \n$jt", |
| 722 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
| 723 | |
| 724 | def t2BR_JTm : |
| 725 | T2JTI<(outs), |
| 726 | (ins t2addrmode_so_reg:$target, jtblock_operand:$jt, i32imm:$id), |
| 727 | "ldr pc, $target \n$jt", |
| 728 | [(ARMbrjt (i32 (load t2addrmode_so_reg:$target)), tjumptable:$jt, |
| 729 | imm:$id)]>; |
| 730 | |
| 731 | def t2BR_JTadd : |
| 732 | T2JTI<(outs), |
| 733 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
| 734 | "add pc, $target, $idx \n$jt", |
| 735 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, imm:$id)]>; |
| 736 | } // isNotDuplicate, isIndirectBranch |
| 737 | } // isBranch, isTerminator, isBarrier |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 738 | |
| 739 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 740 | // a two-value operand where a dag node expects two operands. :( |
| 741 | let isBranch = 1, isTerminator = 1 in |
| 742 | def t2Bcc : T2I<(outs), (ins brtarget:$target), |
| 743 | "b", " $target", |
| 744 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 745 | |
| 746 | //===----------------------------------------------------------------------===// |
| 747 | // Non-Instruction Patterns |
| 748 | // |
| 749 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 750 | // ConstantPool, GlobalAddress, and JumpTable |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 751 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>; |
| 752 | def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; |
| 753 | def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 754 | (t2LEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 755 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 756 | // Large immediate handling. |
| 757 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 758 | def : T2Pat<(i32 imm:$src), |
| 759 | (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>; |