blob: 810cb067f2771e486e00c4e0b90675d3a7eb0db5 [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
14// Shifted operands. No register controlled shifts for Thumb2.
15// Note: We do not support rrx shifted operands yet.
16def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng19bb7c72009-06-27 02:26:13 +000017 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000018 [shl,srl,sra,rotr]> {
Evan Cheng19bb7c72009-06-27 02:26:13 +000019 let PrintMethod = "printT2SOOperand";
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000020 let MIOperandInfo = (ops GPR, i32imm);
21}
22
Evan Cheng36173712009-06-23 17:48:47 +000023// t2_so_imm_XFORM - Return a t2_so_imm value packed into the format
24// described for t2_so_imm def below.
25def t2_so_imm_XFORM : SDNodeXForm<imm, [{
26 return CurDAG->getTargetConstant(
27 ARM_AM::getT2SOImmVal(N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028}]>;
29
Evan Cheng36173712009-06-23 17:48:47 +000030// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
31def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
32 return CurDAG->getTargetConstant(
33 ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000034}]>;
35
Evan Cheng36173712009-06-23 17:48:47 +000036// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
37def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
38 return CurDAG->getTargetConstant(
39 ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())), MVT::i32);
40}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000041
Evan Cheng36173712009-06-23 17:48:47 +000042// t2_so_imm - Match a 32-bit immediate operand, which is an
43// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
44// immediate splatted into multiple bytes of the word. t2_so_imm values are
45// represented in the imm field in the same 12-bit form that they are encoded
46// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
47// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
48def t2_so_imm : Operand<i32>,
49 PatLeaf<(imm), [{
50 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
51 }], t2_so_imm_XFORM> {
52 let PrintMethod = "printT2SOImmOperand";
53}
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000054
Evan Cheng36173712009-06-23 17:48:47 +000055// t2_so_imm_not - Match an immediate that is a complement
56// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
59 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60 }], t2_so_imm_not_XFORM> {
61 let PrintMethod = "printT2SOImmOperand";
62}
63
64// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
65def t2_so_imm_neg : Operand<i32>,
66 PatLeaf<(imm), [{
67 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
68 }], t2_so_imm_neg_XFORM> {
69 let PrintMethod = "printT2SOImmOperand";
70}
71
Evan Chengf7f986d2009-06-23 19:39:13 +000072/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
73def imm1_31 : PatLeaf<(i32 imm), [{
74 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
75}]>;
76
Evan Cheng36173712009-06-23 17:48:47 +000077/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
78def imm0_4095 : PatLeaf<(i32 imm), [{
79 return (uint32_t)N->getZExtValue() < 4096;
80}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000081
82def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000083 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000084}], imm_neg_XFORM>;
85
Evan Cheng36173712009-06-23 17:48:47 +000086/// imm0_65535 predicate - True if the 32-bit immediate is in the range
87/// [0.65535].
88def imm0_65535 : PatLeaf<(i32 imm), [{
89 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000090}]>;
91
92
Evan Cheng36173712009-06-23 17:48:47 +000093/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
94/// e.g., 0xf000ffff
95def bf_inv_mask_imm : Operand<i32>,
96 PatLeaf<(imm), [{
97 uint32_t v = (uint32_t)N->getZExtValue();
98 if (v == 0xffffffff)
99 return 0;
100 // naive checker. should do better, but simple is best for now since it's
101 // more likely to be correct.
102 while (v & 1) v >>= 1; // shift off the leading 1's
103 if (v)
104 {
105 while (!(v & 1)) v >>=1; // shift off the mask
106 while (v & 1) v >>= 1; // shift off the trailing 1's
107 }
108 // if this is a mask for clearing a bitfield, what's left should be zero.
109 return (v == 0);
110}] > {
111 let PrintMethod = "printBitfieldInvMaskImmOperand";
112}
113
114/// Split a 32-bit immediate into two 16 bit parts.
115def t2_lo16 : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
117 MVT::i32);
118}]>;
119
120def t2_hi16 : SDNodeXForm<imm, [{
121 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
122}]>;
123
124def t2_lo16AllZero : PatLeaf<(i32 imm), [{
125 // Returns true if all low 16-bits are 0.
126 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
127 }], t2_hi16>;
128
Evan Cheng19bb7c72009-06-27 02:26:13 +0000129
Evan Cheng532cdc52009-06-29 07:51:04 +0000130// Define Thumb2 specific addressing modes.
131
132// t2addrmode_imm12 := reg + imm12
133def t2addrmode_imm12 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
135 let PrintMethod = "printT2AddrModeImm12Operand";
136 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
137}
138
Evan Cheng503be112009-06-30 02:15:48 +0000139// t2addrmode_imm8 := reg - imm8 (also reg + imm8 for some instructions)
Evan Cheng532cdc52009-06-29 07:51:04 +0000140def t2addrmode_imm8 : Operand<i32>,
141 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
142 let PrintMethod = "printT2AddrModeImm8Operand";
143 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
144}
145
146// t2addrmode_so_reg := reg + reg << imm2
147def t2addrmode_so_reg : Operand<i32>,
148 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
149 let PrintMethod = "printT2AddrModeSoRegOperand";
150 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
151}
152
153
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000154//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000155// Multiclass helpers...
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000156//
157
Evan Chengf7f986d2009-06-23 19:39:13 +0000158/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000159/// unary operation that produces a value. These are predicable and can be
160/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000161multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
162 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000163 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
164 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000165 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
166 let isAsCheapAsAMove = Cheap;
167 let isReMaterializable = ReMat;
168 }
169 // register
170 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000171 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000172 [(set GPR:$dst, (opnode GPR:$src))]>;
173 // shifted register
174 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000175 opc, " $dst, $src",
176 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000177}
178
179/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000180// binary operation that produces a value. These are predicable and can be
181/// changed to modify CPSR.
Evan Chengbdd679a2009-06-26 00:19:44 +0000182multiclass T2I_bin_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000183 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000184 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
185 opc, " $dst, $lhs, $rhs",
186 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000187 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000188 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
189 opc, " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000190 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
191 let isCommutable = Commutable;
192 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000193 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000194 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
195 opc, " $dst, $lhs, $rhs",
196 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000197}
198
Evan Chengd4e2f052009-06-25 20:59:23 +0000199/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
200/// reversed. It doesn't define the 'rr' form since it's handled by its
201/// T2I_bin_irs counterpart.
202multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000203 // shifted imm
204 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000205 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000206 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
207 // shifted register
208 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000209 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000210 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
211}
212
Evan Chengf7f986d2009-06-23 19:39:13 +0000213/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000214/// instruction modifies the CPSR register.
215let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000216multiclass T2I_bin_s_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000217 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000218 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000219 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000220 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000221 // register
222 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000223 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000224 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
225 let isCommutable = Commutable;
226 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000227 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000228 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000229 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000230 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000231}
232}
233
Evan Chengf7f986d2009-06-23 19:39:13 +0000234/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
235/// patterns for a binary operation that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000236multiclass T2I_bin_ii12rs<string opc, PatFrag opnode, bit Commutable = 0> {
Evan Cheng36173712009-06-23 17:48:47 +0000237 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000238 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
239 opc, " $dst, $lhs, $rhs",
240 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000241 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000242 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
243 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
244 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000245 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000246 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
247 opc, " $dst, $lhs, $rhs",
Evan Chengbdd679a2009-06-26 00:19:44 +0000248 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
249 let isCommutable = Commutable;
250 }
Evan Cheng36173712009-06-23 17:48:47 +0000251 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000252 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
253 opc, " $dst, $lhs, $rhs",
254 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000255}
256
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000257/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000258/// binary operation that produces a value and use and define the carry bit.
259/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000260let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000261multiclass T2I_adde_sube_irs<string opc, PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000262 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000263 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000264 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000265 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
266 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000267 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000268 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000269 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000270 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000271 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]> {
272 let isCommutable = Commutable;
273 }
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000274 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000275 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
David Goodwin3536d172009-06-26 20:45:56 +0000276 opc, " $dst, $lhs, $rhs",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000277 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
278 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
279 // Carry setting variants
280 // shifted imm
281 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
282 !strconcat(opc, "s $dst, $lhs, $rhs"),
283 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
284 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
285 let Defs = [CPSR];
286 }
287 // register
288 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
289 !strconcat(opc, "s $dst, $lhs, $rhs"),
290 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
291 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
292 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000293 let isCommutable = Commutable;
294 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000295 // shifted register
296 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
297 !strconcat(opc, "s $dst, $lhs, $rhs"),
298 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
299 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
300 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000301 }
Evan Cheng36173712009-06-23 17:48:47 +0000302}
303}
304
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000305/// T2I_rsc_is - Same as T2I_adde_sube_irs except the order of operands are
Evan Chengd4e2f052009-06-25 20:59:23 +0000306/// reversed. It doesn't define the 'rr' form since it's handled by its
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000307/// T2I_adde_sube_irs counterpart.
Evan Chengd4e2f052009-06-25 20:59:23 +0000308let Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000309multiclass T2I_rsc_is<string opc, PatFrag opnode> {
Evan Chengd4e2f052009-06-25 20:59:23 +0000310 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000311 def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
312 opc, " $dst, $rhs, $lhs",
313 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
314 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000315 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000316 def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
317 opc, " $dst, $rhs, $lhs",
318 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
319 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
320 // shifted imm
321 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Chengd4e2f052009-06-25 20:59:23 +0000322 !strconcat(opc, "s $dst, $rhs, $lhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000323 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
324 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
325 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000326 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000327 // shifted register
328 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
329 !strconcat(opc, "s $dst, $rhs, $lhs"),
330 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
331 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
332 let Defs = [CPSR];
Evan Chengbdd679a2009-06-26 00:19:44 +0000333 }
Evan Chengd4e2f052009-06-25 20:59:23 +0000334}
335}
336
337/// T2I_rbin_s_is - Same as T2I_bin_s_irs except the order of operands are
338/// reversed. It doesn't define the 'rr' form since it's handled by its
339/// T2I_bin_s_irs counterpart.
340let Defs = [CPSR] in {
341multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000342 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000343 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
344 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
345 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000346 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000347 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
348 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
349 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000350}
351}
352
Evan Chengf7f986d2009-06-23 19:39:13 +0000353/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
354// rotate operation that produces a value.
355multiclass T2I_sh_ir<string opc, PatFrag opnode> {
356 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000357 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
358 opc, " $dst, $lhs, $rhs",
359 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000360 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000361 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
362 opc, " $dst, $lhs, $rhs",
363 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000364}
Evan Cheng36173712009-06-23 17:48:47 +0000365
Evan Chengf7f986d2009-06-23 19:39:13 +0000366/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
367/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000368/// a explicit result, only implicitly set CPSR.
369let Uses = [CPSR] in {
370multiclass T2I_cmp_is<string opc, PatFrag opnode> {
371 // shifted imm
372 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000373 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000374 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000375 // register
376 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000377 opc, " $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000378 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000379 // shifted register
380 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000381 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000382 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000383}
384}
385
Evan Cheng503be112009-06-30 02:15:48 +0000386/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
387multiclass T2I_ld<string opc, PatFrag opnode> {
388 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr),
389 opc, " $dst, $addr",
390 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]>;
391 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
392 opc, " $dst, $addr",
393 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]>;
394 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr),
395 opc, " $dst, $addr",
396 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]>;
397 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr),
398 opc, " $dst, $addr",
399 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]>;
400}
401
David Goodwinbab5da12009-06-30 22:11:34 +0000402/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
403multiclass T2I_st<string opc, PatFrag opnode> {
404 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr),
405 opc, " $src, $addr",
406 [(opnode GPR:$src, t2addrmode_imm12:$addr)]>;
407 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr),
408 opc, " $src, $addr",
409 [(opnode GPR:$src, t2addrmode_imm8:$addr)]>;
410 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr),
411 opc, " $src, $addr",
412 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]>;
413}
414
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000415//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000416// Instructions
417//===----------------------------------------------------------------------===//
418
419//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000420// Miscellaneous Instructions.
421//
422
423let isNotDuplicable = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000424def t2PICADD : T2XI<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp),
425 "$cp:\n\tadd $dst, pc",
426 [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000427
428
429// LEApcrel - Load a pc-relative address into a register without offending the
430// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000431def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
Evan Cheng41799702009-06-24 23:47:58 +0000432 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
433 "${:private}PCRELL${:uid}+8))\n"),
434 !strconcat("${:private}PCRELL${:uid}:\n\t",
435 "add$p $dst, pc, #PCRELV${:uid}")),
436 []>;
437
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000438def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng41799702009-06-24 23:47:58 +0000439 (ins i32imm:$label, i32imm:$id, pred:$p),
440 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
441 "${:private}PCRELL${:uid}+8))\n"),
442 !strconcat("${:private}PCRELL${:uid}:\n\t",
443 "add$p $dst, pc, #PCRELV${:uid}")),
444 []>;
445
Evan Cheng10e82e32009-06-25 01:21:30 +0000446// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000447def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
448 "add $dst, $sp, $imm",
449 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000450
451// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000452def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
453 "addw $dst, $sp, $imm",
454 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000455
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000456def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
457 "addw $dst, $sp, $rhs",
458 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000459
460
Evan Cheng41799702009-06-24 23:47:58 +0000461//===----------------------------------------------------------------------===//
Evan Cheng19bb7c72009-06-27 02:26:13 +0000462// Load / store Instructions.
463//
464
Evan Cheng532cdc52009-06-29 07:51:04 +0000465// Load
Evan Cheng503be112009-06-30 02:15:48 +0000466let canFoldAsLoad = 1 in
467defm t2LDR : T2I_ld<"ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000468
Evan Cheng503be112009-06-30 02:15:48 +0000469// Loads with zero extension
470defm t2LDRH : T2I_ld<"ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
471defm t2LDRB : T2I_ld<"ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000472
Evan Cheng503be112009-06-30 02:15:48 +0000473// Loads with sign extension
474defm t2LDRSH : T2I_ld<"ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
475defm t2LDRSB : T2I_ld<"ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000476
Evan Cheng503be112009-06-30 02:15:48 +0000477let mayLoad = 1 in {
478// Load doubleword
479def t2LDRDi8 : T2Ii8s4<(outs GPR:$dst), (ins t2addrmode_imm8:$addr),
480 "ldrd", " $dst, $addr", []>;
481def t2LDRDpci : T2Ii8s4<(outs GPR:$dst), (ins i32imm:$addr),
482 "ldrd", " $dst, $addr", []>;
483}
484
485// zextload i1 -> zextload i8
486def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
487 (t2LDRBi12 t2addrmode_imm12:$addr)>;
488def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
489 (t2LDRBi8 t2addrmode_imm8:$addr)>;
490def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
491 (t2LDRBs t2addrmode_so_reg:$addr)>;
492def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
493 (t2LDRBpci tconstpool:$addr)>;
494
495// extload -> zextload
496// FIXME: Reduce the number of patterns by legalizing extload to zextload
497// earlier?
498def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
499 (t2LDRBi12 t2addrmode_imm12:$addr)>;
500def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
501 (t2LDRBi8 t2addrmode_imm8:$addr)>;
502def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
503 (t2LDRBs t2addrmode_so_reg:$addr)>;
504def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
505 (t2LDRBpci tconstpool:$addr)>;
506
507def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
508 (t2LDRBi12 t2addrmode_imm12:$addr)>;
509def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
510 (t2LDRBi8 t2addrmode_imm8:$addr)>;
511def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
512 (t2LDRBs t2addrmode_so_reg:$addr)>;
513def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
514 (t2LDRBpci tconstpool:$addr)>;
515
516def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
517 (t2LDRHi12 t2addrmode_imm12:$addr)>;
518def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
519 (t2LDRHi8 t2addrmode_imm8:$addr)>;
520def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
521 (t2LDRHs t2addrmode_so_reg:$addr)>;
522def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
523 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng532cdc52009-06-29 07:51:04 +0000524
David Goodwinbab5da12009-06-30 22:11:34 +0000525// Store
526defm t2STR : T2I_st<"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
527defm t2STRB : T2I_st<"strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
528defm t2STRH : T2I_st<"strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
529
Evan Cheng19bb7c72009-06-27 02:26:13 +0000530//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000531// Move Instructions.
532//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000533
Evan Cheng36173712009-06-23 17:48:47 +0000534let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000535def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
536 "mov", " $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000537
Evan Chengf7f986d2009-06-23 19:39:13 +0000538let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin2dbffd42009-06-26 16:10:07 +0000539def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
540 "mov", " $dst, $src",
541 [(set GPR:$dst, t2_so_imm:$src)]>;
542
543let isReMaterializable = 1, isAsCheapAsAMove = 1 in
544def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src),
545 "movw", " $dst, $src",
546 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000547
Evan Cheng36173712009-06-23 17:48:47 +0000548// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000549let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000550def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
551 "movt", " $dst, $imm",
552 [(set GPR:$dst,
553 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000554
555//===----------------------------------------------------------------------===//
556// Arithmetic Instructions.
557//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000558
Evan Chengbdd679a2009-06-26 00:19:44 +0000559defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000560defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000561
Evan Cheng36173712009-06-23 17:48:47 +0000562// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengbdd679a2009-06-26 00:19:44 +0000563defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000564defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000565
Evan Chengbdd679a2009-06-26 00:19:44 +0000566defm t2ADC : T2I_adde_sube_irs<"adc",BinOpFrag<(adde node:$LHS, node:$RHS)>,1>;
567defm t2SBC : T2I_adde_sube_irs<"sbc",BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000568
569// RSB, RSC
Evan Chengd4e2f052009-06-25 20:59:23 +0000570defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
571defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000572defm t2RSC : T2I_rsc_is <"rsc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000573
574// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Cheng19bb7c72009-06-27 02:26:13 +0000575def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
576 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
577def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
578 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000579
580
Evan Cheng36173712009-06-23 17:48:47 +0000581//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000582// Shift and rotate Instructions.
583//
584
585defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
586defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
587defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
588defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
589
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000590def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
591 "mov", " $dst, $src, rrx",
592 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000593
594//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000595// Bitwise Instructions.
596//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000597
Evan Chengbdd679a2009-06-26 00:19:44 +0000598defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
599defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
600defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000601
Evan Chengf7f986d2009-06-23 19:39:13 +0000602defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000603
Evan Cheng19bb7c72009-06-27 02:26:13 +0000604def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
605 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000606
Evan Chengf7f986d2009-06-23 19:39:13 +0000607defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000608
Evan Cheng19bb7c72009-06-27 02:26:13 +0000609def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
610 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000611
David Goodwin4f8708c2009-06-26 23:13:13 +0000612// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
613let AddedComplexity = 1 in
Evan Chengf7f986d2009-06-23 19:39:13 +0000614defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000615
Evan Cheng19bb7c72009-06-27 02:26:13 +0000616def : T2Pat<(t2_so_imm_not:$src),
617 (t2MVNi t2_so_imm_not:$src)>;
David Goodwindcc21962009-06-25 23:11:21 +0000618
Evan Cheng36173712009-06-23 17:48:47 +0000619// A8.6.17 BFC - Bitfield clear
620// FIXME: Also available in ARM mode.
621let Constraints = "$src = $dst" in
622def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000623 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000624 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
625
626// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
627
628//===----------------------------------------------------------------------===//
629// Multiply Instructions.
630//
Evan Chengbdd679a2009-06-26 00:19:44 +0000631let isCommutable = 1 in
Evan Cheng36173712009-06-23 17:48:47 +0000632def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000633 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000634 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
635
636def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000637 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000638 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
639
640def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000641 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000642 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
643
644// FIXME: SMULL, etc.
645
646//===----------------------------------------------------------------------===//
647// Misc. Arithmetic Instructions.
648//
649
Evan Cheng36173712009-06-23 17:48:47 +0000650def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000651 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000652 [(set GPR:$dst, (ctlz GPR:$src))]>;
653
654def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000655 "rev", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000656 [(set GPR:$dst, (bswap GPR:$src))]>;
657
658def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000659 "rev16", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000660 [(set GPR:$dst,
661 (or (and (srl GPR:$src, (i32 8)), 0xFF),
662 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
663 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
664 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
665
666/////
667/// A8.6.137 REVSH
668/////
669def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000670 "revsh", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000671 [(set GPR:$dst,
672 (sext_inreg
673 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
674 (shl GPR:$src, (i32 8))), i16))]>;
675
676// FIXME: PKHxx etc.
677
678//===----------------------------------------------------------------------===//
679// Comparison Instructions...
680//
681
682defm t2CMP : T2I_cmp_is<"cmp",
683 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000684defm t2CMPz : T2I_cmp_is<"cmp",
685 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000686
687defm t2CMN : T2I_cmp_is<"cmn",
688 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
David Goodwin8bdcbb32009-06-29 15:33:01 +0000689defm t2CMNz : T2I_cmp_is<"cmn",
690 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000691
Evan Cheng19bb7c72009-06-27 02:26:13 +0000692def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
693 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000694
David Goodwin8bdcbb32009-06-29 15:33:01 +0000695def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Evan Cheng19bb7c72009-06-27 02:26:13 +0000696 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Cheng36173712009-06-23 17:48:47 +0000697
David Goodwinec52c892009-06-29 22:49:42 +0000698defm t2TST : T2I_cmp_is<"tst",
699 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
700defm t2TEQ : T2I_cmp_is<"teq",
701 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000702
703// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
704// Short range conditional branch. Looks awesome for loops. Need to figure
705// out how to use this one.
706
707// FIXME: Conditional moves
708
David Goodwinf6154702009-06-30 18:04:13 +0000709//===----------------------------------------------------------------------===//
710// Control-Flow Instructions
711//
712
713let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
714let isPredicable = 1 in
715def t2B : T2XI<(outs), (ins brtarget:$target),
716 "b $target",
717 [(br bb:$target)]>;
718
David Goodwin13d2f4e2009-06-30 19:50:22 +0000719let isNotDuplicable = 1, isIndirectBranch = 1 in {
720def t2BR_JTr : T2JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
721 "mov pc, $target \n$jt",
722 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
723
724def t2BR_JTm :
725 T2JTI<(outs),
726 (ins t2addrmode_so_reg:$target, jtblock_operand:$jt, i32imm:$id),
727 "ldr pc, $target \n$jt",
728 [(ARMbrjt (i32 (load t2addrmode_so_reg:$target)), tjumptable:$jt,
729 imm:$id)]>;
730
731def t2BR_JTadd :
732 T2JTI<(outs),
733 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
734 "add pc, $target, $idx \n$jt",
735 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, imm:$id)]>;
736} // isNotDuplicate, isIndirectBranch
737} // isBranch, isTerminator, isBarrier
David Goodwinf6154702009-06-30 18:04:13 +0000738
739// FIXME: should be able to write a pattern for ARMBrcond, but can't use
740// a two-value operand where a dag node expects two operands. :(
741let isBranch = 1, isTerminator = 1 in
742def t2Bcc : T2I<(outs), (ins brtarget:$target),
743 "b", " $target",
744 [/*(ARMbrcond bb:$target, imm:$cc)*/]>;
Evan Cheng36173712009-06-23 17:48:47 +0000745
746//===----------------------------------------------------------------------===//
747// Non-Instruction Patterns
748//
749
Evan Cheng41799702009-06-24 23:47:58 +0000750// ConstantPool, GlobalAddress, and JumpTable
Evan Cheng19bb7c72009-06-27 02:26:13 +0000751def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
752def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
753def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
754 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Cheng41799702009-06-24 23:47:58 +0000755
Evan Cheng36173712009-06-23 17:48:47 +0000756// Large immediate handling.
757
Evan Cheng19bb7c72009-06-27 02:26:13 +0000758def : T2Pat<(i32 imm:$src),
759 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)), (t2_hi16 imm:$src))>;