blob: 02887fa9a43d20175c5c91ddfe2fc154b042f991 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#include "Mips.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsTargetMachine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "llvm/PassManager.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018using namespace llvm;
19
Daniel Dunbar0c795d62009-07-25 06:49:55 +000020extern "C" void LLVMInitializeMipsTarget() {
21 // Register the target.
Akira Hatanaka24648102011-09-21 03:00:58 +000022 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedmane2c74082009-08-03 02:22:28 +000023 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +000024 RegisterTargetMachine<Mips64ebTargetMachine> A(TheMips64Target);
25 RegisterTargetMachine<Mips64elTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026}
27
28// DataLayout --> Big-endian, 32-bit pointer/ABI/alignment
Bruno Cardoso Lopes51195af2007-08-28 05:13:42 +000029// The stack is always 8 byte aligned
30// On function prologue, the stack is created by decrementing
31// its pointer. Once decremented, all references are done with positive
Anton Korobeynikov33464912010-11-15 00:06:54 +000032// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000033// an easier handling.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000034// Using CodeModel::Large enables different CALL behavior.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035MipsTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000036MipsTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000037 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000038 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000039 CodeGenOpt::Level OL,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000040 bool isLittle)
41 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
42 Subtarget(TT, CPU, FS, isLittle),
43 DataLayout(isLittle ?
44 (Subtarget.isABI_N64() ?
45 "e-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
46 "e-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32") :
47 (Subtarget.isABI_N64() ?
48 "E-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
49 "E-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32")),
50 InstrInfo(*this),
51 FrameLowering(Subtarget),
52 TLInfo(*this), TSInfo(*this), JITInfo() {
Bruno Cardoso Lopes0a604002007-10-09 03:01:19 +000053}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Akira Hatanaka24648102011-09-21 03:00:58 +000055MipsebTargetMachine::
56MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000057 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000058 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000059 CodeGenOpt::Level OL)
60 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000061
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000062MipselTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000063MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000064 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000065 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000066 CodeGenOpt::Level OL)
67 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000068
Akira Hatanaka24648102011-09-21 03:00:58 +000069Mips64ebTargetMachine::
70Mips64ebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000071 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000072 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000073 CodeGenOpt::Level OL)
74 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000075
76Mips64elTargetMachine::
77Mips64elTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000078 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000079 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000080 CodeGenOpt::Level OL)
81 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000082
Anton Korobeynikov33464912010-11-15 00:06:54 +000083// Install an instruction selector pass using
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000084// the ISelDag to gen Mips code.
85bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +000086addInstSelector(PassManagerBase &PM)
Chris Lattner8eeba352010-01-20 06:34:14 +000087{
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088 PM.add(createMipsISelDag(*this));
89 return false;
90}
91
Anton Korobeynikov33464912010-11-15 00:06:54 +000092// Implemented by targets that want to run passes immediately before
93// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000094// print out the code after the passes.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000095bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +000096addPreEmitPass(PassManagerBase &PM)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097{
Bruno Cardoso Lopesaff42dc2007-08-18 01:58:15 +000098 PM.add(createMipsDelaySlotFillerPass(*this));
99 return true;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100}
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000101
102bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +0000103addPreRegAlloc(PassManagerBase &PM) {
Akira Hatanaka78fec582011-09-27 16:58:43 +0000104 // Do not restore $gp if target is Mips64.
105 // In N32/64, $gp is a callee-saved register.
106 if (!Subtarget.hasMips64())
107 PM.add(createMipsEmitGPRestorePass(*this));
Akira Hatanaka6b7588e2011-05-04 17:54:27 +0000108 return true;
109}
110
111bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +0000112addPostRegAlloc(PassManagerBase &PM) {
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000113 PM.add(createMipsExpandPseudoPass(*this));
114 return true;
115}
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000116
117bool MipsTargetMachine::addCodeEmitter(PassManagerBase &PM,
Evan Chengb95fc312011-11-16 08:38:26 +0000118 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000119 // Machine code emitter pass for Mips.
120 PM.add(createMipsJITCodeEmitterPass(*this, JCE));
121 return false;
122}