blob: 88e67e3808f41c336cb8422756abf73c625b02c9 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMTargetMachine.h - Define TargetMachine for ARM -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares the ARM specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMTARGETMACHINE_H
15#define ARMTARGETMACHINE_H
16
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetData.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "ARMInstrInfo.h"
20#include "ARMFrameInfo.h"
21#include "ARMJITInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMISelLowering.h"
David Goodwinaca520d2009-07-02 22:18:33 +000024#include "Thumb1InstrInfo.h"
25#include "Thumb2InstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27namespace llvm {
28
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000029class ARMBaseTargetMachine : public LLVMTargetMachine {
30protected:
Evan Cheng88e78d22009-06-19 01:51:50 +000031 ARMSubtarget Subtarget;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000032
33private:
Evan Cheng88e78d22009-06-19 01:51:50 +000034 ARMFrameInfo FrameInfo;
35 ARMJITInfo JITInfo;
Evan Cheng88e78d22009-06-19 01:51:50 +000036 InstrItineraryData InstrItins;
37 Reloc::Model DefRelocModel; // Reloc model before it's overridden.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038
39public:
Daniel Dunbarf5c2b852009-08-02 23:37:13 +000040 ARMBaseTargetMachine(const Target &T, const std::string &TT,
41 const std::string &FS, bool isThumb);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042
Dan Gohmanb41dfba2008-05-14 01:58:56 +000043 virtual const ARMFrameInfo *getFrameInfo() const { return &FrameInfo; }
44 virtual ARMJITInfo *getJITInfo() { return &JITInfo; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 virtual const ARMSubtarget *getSubtargetImpl() const { return &Subtarget; }
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000046 virtual const InstrItineraryData getInstrItineraryData() const {
Evan Cheng88e78d22009-06-19 01:51:50 +000047 return InstrItins;
48 }
Anton Korobeynikov74b114b2008-08-17 13:55:10 +000049
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 // Pass Pipeline Configuration
Bill Wendling5ed22ac2009-04-29 23:29:43 +000051 virtual bool addInstSelector(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Cheng54353c92009-06-13 09:12:55 +000052 virtual bool addPreRegAlloc(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Evan Cheng14052352009-09-30 08:53:01 +000053 virtual bool addPreSched2(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling5ed22ac2009-04-29 23:29:43 +000054 virtual bool addPreEmitPass(PassManagerBase &PM, CodeGenOpt::Level OptLevel);
Bill Wendling5ed22ac2009-04-29 23:29:43 +000055 virtual bool addCodeEmitter(PassManagerBase &PM, CodeGenOpt::Level OptLevel,
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +000056 JITCodeEmitter &MCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057};
58
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000059/// ARMTargetMachine - ARM target machine.
60///
61class ARMTargetMachine : public ARMBaseTargetMachine {
62 ARMInstrInfo InstrInfo;
63 const TargetData DataLayout; // Calculates type size & alignment
64 ARMTargetLowering TLInfo;
65public:
Daniel Dunbarf5c2b852009-08-02 23:37:13 +000066 ARMTargetMachine(const Target &T, const std::string &TT,
67 const std::string &FS);
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000068
69 virtual const ARMRegisterInfo *getRegisterInfo() const {
70 return &InstrInfo.getRegisterInfo();
71 }
72
73 virtual ARMTargetLowering *getTargetLowering() const {
74 return const_cast<ARMTargetLowering*>(&TLInfo);
75 }
76
77 virtual const ARMInstrInfo *getInstrInfo() const { return &InstrInfo; }
78 virtual const TargetData *getTargetData() const { return &DataLayout; }
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000079};
80
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081/// ThumbTargetMachine - Thumb target machine.
David Goodwinaca520d2009-07-02 22:18:33 +000082/// Due to the way architectures are handled, this represents both
83/// Thumb-1 and Thumb-2.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084///
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000085class ThumbTargetMachine : public ARMBaseTargetMachine {
David Goodwinaca520d2009-07-02 22:18:33 +000086 ARMBaseInstrInfo *InstrInfo; // either Thumb1InstrInfo or Thumb2InstrInfo
87 const TargetData DataLayout; // Calculates type size & alignment
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000088 ARMTargetLowering TLInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089public:
Daniel Dunbarf5c2b852009-08-02 23:37:13 +000090 ThumbTargetMachine(const Target &T, const std::string &TT,
91 const std::string &FS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
Jim Grosbach20f99242009-10-25 19:14:48 +000093 /// returns either Thumb1RegisterInfo or Thumb2RegisterInfo
David Goodwinaca520d2009-07-02 22:18:33 +000094 virtual const ARMBaseRegisterInfo *getRegisterInfo() const {
95 return &InstrInfo->getRegisterInfo();
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000096 }
97
David Goodwinaca520d2009-07-02 22:18:33 +000098 virtual ARMTargetLowering *getTargetLowering() const {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000099 return const_cast<ARMTargetLowering*>(&TLInfo);
100 }
101
David Goodwinaca520d2009-07-02 22:18:33 +0000102 /// returns either Thumb1InstrInfo or Thumb2InstrInfo
103 virtual const ARMBaseInstrInfo *getInstrInfo() const { return InstrInfo; }
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000104 virtual const TargetData *getTargetData() const { return &DataLayout; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105};
106
107} // end namespace llvm
108
109#endif