blob: f148e9daff22df234152f9d49d26d33f903265ea [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCInstrInfo.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000015#include "PPC.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "PPCInstrBuilder.h"
Bill Wendling7194aaf2008-03-03 22:19:16 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattnerb1d26f62006-06-17 00:01:04 +000018#include "PPCTargetMachine.h"
Andrew Trick2da8bc82010-12-24 05:03:26 +000019#include "PPCHazardRecognizers.h"
Evan Cheng94b95502011-07-26 00:24:13 +000020#include "MCTargetDesc/PPCPredicates.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000023#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000026#include "llvm/MC/MCAsmInfo.h"
Bill Wendling880d0f62008-03-04 23:13:51 +000027#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000028#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000029#include "llvm/Support/TargetRegistry.h"
Torok Edwindac237e2009-07-08 20:53:28 +000030#include "llvm/Support/raw_ostream.h"
Evan Cheng59ee62d2011-07-11 03:57:24 +000031#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032
Evan Cheng4db3cff2011-07-01 17:57:27 +000033#define GET_INSTRINFO_CTOR
Evan Cheng22fee2d2011-06-28 20:07:07 +000034#include "PPCGenInstrInfo.inc"
35
Dan Gohman82bcd232010-04-15 17:20:57 +000036namespace llvm {
Bill Wendling4a66e9a2008-03-10 22:49:16 +000037extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
38extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp.
Dan Gohman82bcd232010-04-15 17:20:57 +000039}
40
41using namespace llvm;
Bill Wendling880d0f62008-03-04 23:13:51 +000042
Chris Lattnerb1d26f62006-06-17 00:01:04 +000043PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm)
Evan Cheng4db3cff2011-07-01 17:57:27 +000044 : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Chengd5b03f22011-06-28 21:14:33 +000045 TM(tm), RI(*TM.getSubtargetImpl(), *this) {}
Chris Lattnerb1d26f62006-06-17 00:01:04 +000046
Andrew Trick2da8bc82010-12-24 05:03:26 +000047/// CreateTargetHazardRecognizer - Return the hazard recognizer to use for
48/// this target when scheduling the DAG.
49ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer(
50 const TargetMachine *TM,
51 const ScheduleDAG *DAG) const {
52 // Should use subtarget info to pick the right hazard recognizer. For
53 // now, always return a PPC970 recognizer.
54 const TargetInstrInfo *TII = TM->getInstrInfo();
NAKAMURA Takumi08390332011-11-08 04:00:07 +000055 (void)TII;
Andrew Trick2da8bc82010-12-24 05:03:26 +000056 assert(TII && "No InstrInfo?");
Hal Finkelc6d08f12011-10-17 04:03:49 +000057
58 unsigned Directive = TM->getSubtarget<PPCSubtarget>().getDarwinDirective();
59 if (Directive == PPC::DIR_440) {
Dan Gohman5bdab4a2011-10-20 21:45:36 +000060 // Disable the hazard recognizer for now, as it doesn't support
61 // bottom-up scheduling.
Richard Smithed8db322011-10-21 01:22:04 +000062 //const InstrItineraryData *II = TM->getInstrItineraryData();
Dan Gohman5bdab4a2011-10-20 21:45:36 +000063 //return new PPCHazardRecognizer440(II, DAG);
64 return new ScheduleHazardRecognizer();
Hal Finkelc6d08f12011-10-17 04:03:49 +000065 }
66 else {
Dan Gohman5bdab4a2011-10-20 21:45:36 +000067 // Disable the hazard recognizer for now, as it doesn't support
68 // bottom-up scheduling.
69 //return new PPCHazardRecognizer970(*TII);
70 return new ScheduleHazardRecognizer();
Hal Finkelc6d08f12011-10-17 04:03:49 +000071 }
Andrew Trick2da8bc82010-12-24 05:03:26 +000072}
73
Andrew Trick6e8f4c42010-12-24 04:28:06 +000074unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
Chris Lattner9c09c9e2006-03-16 22:24:02 +000075 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000076 switch (MI->getOpcode()) {
77 default: break;
78 case PPC::LD:
79 case PPC::LWZ:
80 case PPC::LFS:
81 case PPC::LFD:
Dan Gohmand735b802008-10-03 15:45:36 +000082 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
83 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000084 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000085 return MI->getOperand(0).getReg();
86 }
87 break;
88 }
89 return 0;
Chris Lattner65242872006-02-02 20:16:12 +000090}
Chris Lattner40839602006-02-02 20:12:32 +000091
Andrew Trick6e8f4c42010-12-24 04:28:06 +000092unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner65242872006-02-02 20:16:12 +000093 int &FrameIndex) const {
94 switch (MI->getOpcode()) {
95 default: break;
Nate Begeman3b478b32006-02-02 21:07:50 +000096 case PPC::STD:
Chris Lattner65242872006-02-02 20:16:12 +000097 case PPC::STW:
98 case PPC::STFS:
99 case PPC::STFD:
Dan Gohmand735b802008-10-03 15:45:36 +0000100 if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() &&
101 MI->getOperand(2).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000102 FrameIndex = MI->getOperand(2).getIndex();
Chris Lattner65242872006-02-02 20:16:12 +0000103 return MI->getOperand(0).getReg();
104 }
105 break;
106 }
107 return 0;
108}
Chris Lattner40839602006-02-02 20:12:32 +0000109
Chris Lattner043870d2005-09-09 18:17:41 +0000110// commuteInstruction - We can commute rlwimi instructions, but only if the
111// rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000112MachineInstr *
113PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000114 MachineFunction &MF = *MI->getParent()->getParent();
115
Chris Lattner043870d2005-09-09 18:17:41 +0000116 // Normal instructions can be commuted the obvious way.
117 if (MI->getOpcode() != PPC::RLWIMI)
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000118 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000119
Chris Lattner043870d2005-09-09 18:17:41 +0000120 // Cannot commute if it has a non-zero rotate count.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000121 if (MI->getOperand(3).getImm() != 0)
Chris Lattner043870d2005-09-09 18:17:41 +0000122 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000123
Chris Lattner043870d2005-09-09 18:17:41 +0000124 // If we have a zero rotate count, we have:
125 // M = mask(MB,ME)
126 // Op0 = (Op1 & ~M) | (Op2 & M)
127 // Change this to:
128 // M = mask((ME+1)&31, (MB-1)&31)
129 // Op0 = (Op2 & ~M) | (Op1 & M)
130
131 // Swap op1/op2
Evan Chenga4d16a12008-02-13 02:46:49 +0000132 unsigned Reg0 = MI->getOperand(0).getReg();
Chris Lattner043870d2005-09-09 18:17:41 +0000133 unsigned Reg1 = MI->getOperand(1).getReg();
134 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000135 bool Reg1IsKill = MI->getOperand(1).isKill();
136 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000137 bool ChangeReg0 = false;
Evan Chenga4d16a12008-02-13 02:46:49 +0000138 // If machine instrs are no longer in two-address forms, update
139 // destination register as well.
140 if (Reg0 == Reg1) {
141 // Must be two address instruction!
Evan Chenge837dea2011-06-28 19:10:37 +0000142 assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) &&
Evan Chenga4d16a12008-02-13 02:46:49 +0000143 "Expecting a two-address instruction!");
Evan Chenga4d16a12008-02-13 02:46:49 +0000144 Reg2IsKill = false;
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000145 ChangeReg0 = true;
Evan Chenga4d16a12008-02-13 02:46:49 +0000146 }
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000147
148 // Masks.
149 unsigned MB = MI->getOperand(4).getImm();
150 unsigned ME = MI->getOperand(5).getImm();
151
152 if (NewMI) {
153 // Create a new instruction.
154 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg();
155 bool Reg0IsDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000156 return BuildMI(MF, MI->getDebugLoc(), MI->getDesc())
Bill Wendling587daed2009-05-13 21:33:08 +0000157 .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead))
158 .addReg(Reg2, getKillRegState(Reg2IsKill))
159 .addReg(Reg1, getKillRegState(Reg1IsKill))
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000160 .addImm((ME+1) & 31)
161 .addImm((MB-1) & 31);
162 }
163
164 if (ChangeReg0)
165 MI->getOperand(0).setReg(Reg2);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000166 MI->getOperand(2).setReg(Reg1);
167 MI->getOperand(1).setReg(Reg2);
Chris Lattnerf7382302007-12-30 21:56:09 +0000168 MI->getOperand(2).setIsKill(Reg1IsKill);
169 MI->getOperand(1).setIsKill(Reg2IsKill);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000170
Chris Lattner043870d2005-09-09 18:17:41 +0000171 // Swap the mask around.
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000172 MI->getOperand(4).setImm((ME+1) & 31);
173 MI->getOperand(5).setImm((MB-1) & 31);
Chris Lattner043870d2005-09-09 18:17:41 +0000174 return MI;
175}
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000176
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000177void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000178 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000179 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000180 BuildMI(MBB, MI, DL, get(PPC::NOP));
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000181}
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000182
183
184// Branch analysis.
185bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
186 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000187 SmallVectorImpl<MachineOperand> &Cond,
188 bool AllowModify) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000189 // If the block has no terminators, it just falls into the block after it.
190 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000191 if (I == MBB.begin())
192 return false;
193 --I;
194 while (I->isDebugValue()) {
195 if (I == MBB.begin())
196 return false;
197 --I;
198 }
199 if (!isUnpredicatedTerminator(I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000200 return false;
201
202 // Get the last instruction in the block.
203 MachineInstr *LastInst = I;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000204
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000205 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000206 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000207 if (LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000208 if (!LastInst->getOperand(0).isMBB())
209 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 TBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000211 return false;
Chris Lattner289c2d52006-11-17 22:14:47 +0000212 } else if (LastInst->getOpcode() == PPC::BCC) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000213 if (!LastInst->getOperand(2).isMBB())
214 return true;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000215 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000216 TBB = LastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000217 Cond.push_back(LastInst->getOperand(0));
218 Cond.push_back(LastInst->getOperand(1));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000219 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000220 }
221 // Otherwise, don't know what this is.
222 return true;
223 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000224
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000225 // Get the instruction before it if it's a terminator.
226 MachineInstr *SecondLastInst = I;
227
228 // If there are three terminators, we don't know what sort of block this is.
229 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000230 isUnpredicatedTerminator(--I))
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000231 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000232
Chris Lattner289c2d52006-11-17 22:14:47 +0000233 // If the block ends with PPC::B and PPC:BCC, handle it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000234 if (SecondLastInst->getOpcode() == PPC::BCC &&
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000235 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000236 if (!SecondLastInst->getOperand(2).isMBB() ||
237 !LastInst->getOperand(0).isMBB())
238 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000239 TBB = SecondLastInst->getOperand(2).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000240 Cond.push_back(SecondLastInst->getOperand(0));
241 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000242 FBB = LastInst->getOperand(0).getMBB();
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000243 return false;
244 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000245
Dale Johannesen13e8b512007-06-13 17:59:52 +0000246 // If the block ends with two PPC:Bs, handle it. The second one is not
247 // executed, so remove it.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000248 if (SecondLastInst->getOpcode() == PPC::B &&
Dale Johannesen13e8b512007-06-13 17:59:52 +0000249 LastInst->getOpcode() == PPC::B) {
Evan Cheng82ae9332009-05-08 23:09:25 +0000250 if (!SecondLastInst->getOperand(0).isMBB())
251 return true;
Chris Lattner8aa797a2007-12-30 23:10:15 +0000252 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000253 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000254 if (AllowModify)
255 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000256 return false;
257 }
258
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000259 // Otherwise, can't handle this.
260 return true;
261}
262
Evan Chengb5cdaa22007-05-18 00:05:48 +0000263unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000264 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000265 if (I == MBB.begin()) return 0;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000266 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000267 while (I->isDebugValue()) {
268 if (I == MBB.begin())
269 return 0;
270 --I;
271 }
Chris Lattner289c2d52006-11-17 22:14:47 +0000272 if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000273 return 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000274
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000275 // Remove the branch.
276 I->eraseFromParent();
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000277
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000278 I = MBB.end();
279
Evan Chengb5cdaa22007-05-18 00:05:48 +0000280 if (I == MBB.begin()) return 1;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000281 --I;
Chris Lattner289c2d52006-11-17 22:14:47 +0000282 if (I->getOpcode() != PPC::BCC)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000283 return 1;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000284
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000285 // Remove the branch.
286 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000287 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000288}
289
Evan Chengb5cdaa22007-05-18 00:05:48 +0000290unsigned
291PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
292 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000293 const SmallVectorImpl<MachineOperand> &Cond,
294 DebugLoc DL) const {
Chris Lattner2dc77232006-10-17 18:06:55 +0000295 // Shouldn't be a fall through.
296 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000297 assert((Cond.size() == 2 || Cond.size() == 0) &&
Chris Lattner54108062006-10-21 05:36:13 +0000298 "PPC branch conditions have two components!");
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000299
Chris Lattner54108062006-10-21 05:36:13 +0000300 // One-way branch.
Chris Lattner2dc77232006-10-17 18:06:55 +0000301 if (FBB == 0) {
Chris Lattner54108062006-10-21 05:36:13 +0000302 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000303 BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB);
Chris Lattner54108062006-10-21 05:36:13 +0000304 else // Conditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +0000305 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000306 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000307 return 1;
Chris Lattner2dc77232006-10-17 18:06:55 +0000308 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000309
Chris Lattner879d09c2006-10-21 05:42:09 +0000310 // Two-way Conditional Branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000311 BuildMI(&MBB, DL, get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +0000312 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000313 BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000314 return 2;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000315}
316
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000317void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
318 MachineBasicBlock::iterator I, DebugLoc DL,
319 unsigned DestReg, unsigned SrcReg,
320 bool KillSrc) const {
321 unsigned Opc;
322 if (PPC::GPRCRegClass.contains(DestReg, SrcReg))
323 Opc = PPC::OR;
324 else if (PPC::G8RCRegClass.contains(DestReg, SrcReg))
325 Opc = PPC::OR8;
326 else if (PPC::F4RCRegClass.contains(DestReg, SrcReg))
327 Opc = PPC::FMR;
328 else if (PPC::CRRCRegClass.contains(DestReg, SrcReg))
329 Opc = PPC::MCRF;
330 else if (PPC::VRRCRegClass.contains(DestReg, SrcReg))
331 Opc = PPC::VOR;
332 else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg))
333 Opc = PPC::CROR;
334 else
335 llvm_unreachable("Impossible reg-to-reg copy");
Owen Andersond10fd972007-12-31 06:32:00 +0000336
Evan Chenge837dea2011-06-28 19:10:37 +0000337 const MCInstrDesc &MCID = get(Opc);
338 if (MCID.getNumOperands() == 3)
339 BuildMI(MBB, I, DL, MCID, DestReg)
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000340 .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc));
341 else
Evan Chenge837dea2011-06-28 19:10:37 +0000342 BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000343}
344
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000345bool
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000346PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF,
347 unsigned SrcReg, bool isKill,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000348 int FrameIdx,
349 const TargetRegisterClass *RC,
350 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000351 DebugLoc DL;
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000352 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000353 if (SrcReg != PPC::LR) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000354 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000355 .addReg(SrcReg,
356 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000357 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000358 } else {
359 // FIXME: this spills LR immediately to memory in one step. To do this,
360 // we use R11, which we know cannot be used in the prolog/epilog. This is
361 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000362 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11));
363 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Bill Wendling587daed2009-05-13 21:33:08 +0000364 .addReg(PPC::R11,
365 getKillRegState(isKill)),
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000366 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000367 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000368 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000369 if (SrcReg != PPC::LR8) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000370 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000371 .addReg(SrcReg,
372 getKillRegState(isKill)),
373 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000374 } else {
375 // FIXME: this spills LR immediately to memory in one step. To do this,
376 // we use R11, which we know cannot be used in the prolog/epilog. This is
377 // a hack.
Dale Johannesen21b55412009-02-12 23:08:38 +0000378 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11));
379 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD))
Bill Wendling587daed2009-05-13 21:33:08 +0000380 .addReg(PPC::X11,
381 getKillRegState(isKill)),
382 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000383 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000384 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000385 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD))
Bill Wendling587daed2009-05-13 21:33:08 +0000386 .addReg(SrcReg,
387 getKillRegState(isKill)),
388 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000389 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesen21b55412009-02-12 23:08:38 +0000390 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS))
Bill Wendling587daed2009-05-13 21:33:08 +0000391 .addReg(SrcReg,
392 getKillRegState(isKill)),
393 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000394 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000395 if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) ||
396 (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) {
397 // FIXME (64-bit): Enable
Dale Johannesen21b55412009-02-12 23:08:38 +0000398 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR))
Bill Wendling587daed2009-05-13 21:33:08 +0000399 .addReg(SrcReg,
400 getKillRegState(isKill)),
Chris Lattner71a2cb22008-03-20 01:22:40 +0000401 FrameIdx));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000402 return true;
403 } else {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000404 // FIXME: We need a scatch reg here. The trouble with using R0 is that
405 // it's possible for the stack frame to be so big the save location is
406 // out of range of immediate offsets, necessitating another register.
407 // We hack this on Darwin by reserving R2. It's probably broken on Linux
408 // at the moment.
409
410 // We need to store the CR in the low 4-bits of the saved value. First,
411 // issue a MFCR to save all of the CRBits.
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000412 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000413 PPC::R2 : PPC::R0;
Dale Johannesen5f07d522010-05-20 17:48:26 +0000414 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg)
415 .addReg(SrcReg, getKillRegState(isKill)));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000416
Bill Wendling7194aaf2008-03-03 22:19:16 +0000417 // If the saved register wasn't CR0, shift the bits left so that they are
418 // in CR0's slot.
419 if (SrcReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000420 unsigned ShiftBits = getPPCRegisterNumbering(SrcReg)*4;
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000421 // rlwinm scratch, scratch, ShiftBits, 0, 31.
422 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
423 .addReg(ScratchReg).addImm(ShiftBits)
424 .addImm(0).addImm(31));
Bill Wendling7194aaf2008-03-03 22:19:16 +0000425 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000426
Dale Johannesen21b55412009-02-12 23:08:38 +0000427 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW))
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000428 .addReg(ScratchReg,
Bill Wendling587daed2009-05-13 21:33:08 +0000429 getKillRegState(isKill)),
Bill Wendling7194aaf2008-03-03 22:19:16 +0000430 FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000431 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000432 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000433 // FIXME: We use CRi here because there is no mtcrf on a bit. Since the
434 // backend currently only uses CR1EQ as an individual bit, this should
435 // not cause any bug. If we need other uses of CR bits, the following
436 // code may be invalid.
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000437 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000438 if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT ||
439 SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000440 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000441 else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT ||
442 SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000443 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000444 else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT ||
445 SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000446 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000447 else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT ||
448 SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000449 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000450 else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT ||
451 SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000452 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000453 else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT ||
454 SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000455 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000456 else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT ||
457 SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000458 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000459 else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT ||
460 SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000461 Reg = PPC::CR7;
462
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000463 return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000464 PPC::CRRCRegisterClass, NewMIs);
465
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000466 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000467 // We don't have indexed addressing for vector loads. Emit:
468 // R0 = ADDI FI#
469 // STVX VAL, 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000470 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000471 // FIXME: We use R0 here, because it isn't available for RA.
Dale Johannesen21b55412009-02-12 23:08:38 +0000472 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000473 FrameIdx, 0, 0));
Dale Johannesen21b55412009-02-12 23:08:38 +0000474 NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX))
Bill Wendling587daed2009-05-13 21:33:08 +0000475 .addReg(SrcReg, getKillRegState(isKill))
476 .addReg(PPC::R0)
477 .addReg(PPC::R0));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000478 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000479 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000480 }
Bill Wendling7194aaf2008-03-03 22:19:16 +0000481
482 return false;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000483}
484
485void
486PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000487 MachineBasicBlock::iterator MI,
488 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000489 const TargetRegisterClass *RC,
490 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000491 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000492 SmallVector<MachineInstr*, 4> NewMIs;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000493
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000494 if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) {
495 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Bill Wendling7194aaf2008-03-03 22:19:16 +0000496 FuncInfo->setSpillsCR();
497 }
498
Owen Andersonf6372aa2008-01-01 21:11:32 +0000499 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
500 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000501
502 const MachineFrameInfo &MFI = *MF.getFrameInfo();
503 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000504 MF.getMachineMemOperand(
505 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
506 MachineMemOperand::MOStore,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000507 MFI.getObjectSize(FrameIdx),
508 MFI.getObjectAlignment(FrameIdx));
509 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000510}
511
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000512void
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000513PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000514 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +0000515 const TargetRegisterClass *RC,
516 SmallVectorImpl<MachineInstr*> &NewMIs)const{
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000517 if (PPC::GPRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000518 if (DestReg != PPC::LR) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000519 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
520 DestReg), FrameIdx));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000521 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000522 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
523 PPC::R11), FrameIdx));
524 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000526 } else if (PPC::G8RCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000527 if (DestReg != PPC::LR8) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000528 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000529 FrameIdx));
530 } else {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000531 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD),
532 PPC::R11), FrameIdx));
533 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000534 }
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000535 } else if (PPC::F8RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000536 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000537 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000538 } else if (PPC::F4RCRegisterClass->hasSubClassEq(RC)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000539 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000540 FrameIdx));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000541 } else if (PPC::CRRCRegisterClass->hasSubClassEq(RC)) {
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000542 // FIXME: We need a scatch reg here. The trouble with using R0 is that
543 // it's possible for the stack frame to be so big the save location is
544 // out of range of immediate offsets, necessitating another register.
545 // We hack this on Darwin by reserving R2. It's probably broken on Linux
546 // at the moment.
547 unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ?
548 PPC::R2 : PPC::R0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000549 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ),
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000550 ScratchReg), FrameIdx));
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000551
Owen Andersonf6372aa2008-01-01 21:11:32 +0000552 // If the reloaded register isn't CR0, shift the bits right so that they are
553 // in the right CR's slot.
554 if (DestReg != PPC::CR0) {
Evan Cheng966aeb52011-07-25 19:53:23 +0000555 unsigned ShiftBits = getPPCRegisterNumbering(DestReg)*4;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000556 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000557 NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg)
558 .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0)
559 .addImm(31));
Owen Andersonf6372aa2008-01-01 21:11:32 +0000560 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000561
Dale Johannesenc12da8d2010-02-12 21:35:34 +0000562 NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg)
563 .addReg(ScratchReg));
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000564 } else if (PPC::CRBITRCRegisterClass->hasSubClassEq(RC)) {
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000565
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000566 unsigned Reg = 0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000567 if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT ||
568 DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000569 Reg = PPC::CR0;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000570 else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT ||
571 DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000572 Reg = PPC::CR1;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000573 else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT ||
574 DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000575 Reg = PPC::CR2;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000576 else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT ||
577 DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000578 Reg = PPC::CR3;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000579 else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT ||
580 DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000581 Reg = PPC::CR4;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000582 else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT ||
583 DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000584 Reg = PPC::CR5;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000585 else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT ||
586 DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000587 Reg = PPC::CR6;
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000588 else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT ||
589 DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN)
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000590 Reg = PPC::CR7;
591
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000592 return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx,
Nicolas Geoffray9348c692008-03-10 17:46:45 +0000593 PPC::CRRCRegisterClass, NewMIs);
594
Jakob Stoklund Olesen01faf432011-10-04 15:28:47 +0000595 } else if (PPC::VRRCRegisterClass->hasSubClassEq(RC)) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000596 // We don't have indexed addressing for vector loads. Emit:
597 // R0 = ADDI FI#
598 // Dest = LVX 0, R0
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000599 //
Owen Andersonf6372aa2008-01-01 21:11:32 +0000600 // FIXME: We use R0 here, because it isn't available for RA.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000601 NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0),
Owen Andersonf6372aa2008-01-01 21:11:32 +0000602 FrameIdx, 0, 0));
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000603 NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000604 .addReg(PPC::R0));
605 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000606 llvm_unreachable("Unknown regclass!");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000607 }
608}
609
610void
611PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Bill Wendling7194aaf2008-03-03 22:19:16 +0000612 MachineBasicBlock::iterator MI,
613 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000614 const TargetRegisterClass *RC,
615 const TargetRegisterInfo *TRI) const {
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000616 MachineFunction &MF = *MBB.getParent();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000617 SmallVector<MachineInstr*, 4> NewMIs;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000618 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000619 if (MI != MBB.end()) DL = MI->getDebugLoc();
620 LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000621 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
622 MBB.insert(MI, NewMIs[i]);
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000623
624 const MachineFrameInfo &MFI = *MF.getFrameInfo();
625 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000626 MF.getMachineMemOperand(
627 MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)),
628 MachineMemOperand::MOLoad,
Jakob Stoklund Olesen7a79fcb2010-07-16 18:22:00 +0000629 MFI.getObjectSize(FrameIdx),
630 MFI.getObjectAlignment(FrameIdx));
631 NewMIs.back()->addMemOperand(MF, MMO);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000632}
633
Evan Cheng09652172010-04-26 07:39:36 +0000634MachineInstr*
635PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000636 int FrameIx, uint64_t Offset,
Evan Cheng09652172010-04-26 07:39:36 +0000637 const MDNode *MDPtr,
638 DebugLoc DL) const {
639 MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE));
640 addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr);
641 return &*MIB;
642}
643
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000644bool PPCInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000645ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner7c4fe252006-10-21 06:03:11 +0000646 assert(Cond.size() == 2 && "Invalid PPC branch opcode!");
647 // Leave the CR# the same, but invert the condition.
Chris Lattner18258c62006-11-17 22:37:34 +0000648 Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm()));
Chris Lattner7c4fe252006-10-21 06:03:11 +0000649 return false;
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000650}
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000651
652/// GetInstSize - Return the number of bytes of code the specified
653/// instruction may be. This returns the maximum number of bytes.
654///
655unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
656 switch (MI->getOpcode()) {
657 case PPC::INLINEASM: { // Inline Asm: Variable size.
658 const MachineFunction *MF = MI->getParent()->getParent();
659 const char *AsmStr = MI->getOperand(0).getSymbolName();
Chris Lattneraf76e592009-08-22 20:48:53 +0000660 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000661 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000662 case PPC::PROLOG_LABEL:
Dan Gohman44066042008-07-01 00:05:16 +0000663 case PPC::EH_LABEL:
664 case PPC::GC_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000665 case PPC::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000666 return 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000667 default:
668 return 4; // PowerPC instructions are all 4 bytes
669 }
670}