blob: 774c4410ad9fff0c53f4aa6c144acba5abe07b88 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000423class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000431 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435// Indexed load/stores
436class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
437 IndexMode im, Format f, InstrItinClass itin, string opc,
438 string asm, string cstr, list<dag> pattern>
439 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
440 opc, asm, cstr, pattern> {
441 let Inst{27-26} = 0b01;
442 let Inst{24} = isPre; // P bit
443 let Inst{22} = isByte; // B bit
444 let Inst{21} = isPre; // W bit
445 let Inst{20} = isLd; // L bit
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
447
Bob Wilson01135592010-03-23 17:23:59 +0000448class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000449 string asm, list<dag> pattern>
450 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000451 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000452 let Inst{20} = 1; // L bit
453 let Inst{21} = 0; // W bit
454 let Inst{22} = 0; // B bit
455 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000456 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000457}
Bob Wilson01135592010-03-23 17:23:59 +0000458class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000459 string asm, list<dag> pattern>
460 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000461 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000462 let Inst{20} = 1; // L bit
463 let Inst{21} = 0; // W bit
464 let Inst{22} = 1; // B bit
465 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000466 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000467}
Evan Cheng17222df2008-08-31 19:02:21 +0000468
Evan Cheng93912732008-09-01 01:27:33 +0000469// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000470class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
471 string asm, list<dag> pattern>
472 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000473 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000474 let Inst{20} = 0; // L bit
475 let Inst{21} = 0; // W bit
476 let Inst{22} = 0; // B bit
477 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000478 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000479}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000480class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
481 string asm, list<dag> pattern>
482 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000483 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000484 let Inst{20} = 0; // L bit
485 let Inst{21} = 0; // W bit
486 let Inst{22} = 1; // B bit
487 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000488 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000489}
Evan Cheng93912732008-09-01 01:27:33 +0000490
Evan Cheng0d14fc82008-09-01 01:51:14 +0000491// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000492class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493 string opc, string asm, list<dag> pattern>
494 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
495 opc, asm, "", pattern>;
496class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
497 string asm, list<dag> pattern>
498 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
499 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000500
Evan Cheng840917b2008-09-01 07:00:14 +0000501// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000502class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
503 string opc, string asm, list<dag> pattern>
504 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
505 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000506 let Inst{4} = 1;
507 let Inst{5} = 1; // H bit
508 let Inst{6} = 0; // S bit
509 let Inst{7} = 1;
510 let Inst{20} = 1; // L bit
511 let Inst{21} = 0; // W bit
512 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000513 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000514}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000515class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
516 string asm, list<dag> pattern>
517 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000518 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000519 let Inst{4} = 1;
520 let Inst{5} = 1; // H bit
521 let Inst{6} = 0; // S bit
522 let Inst{7} = 1;
523 let Inst{20} = 1; // L bit
524 let Inst{21} = 0; // W bit
525 let Inst{24} = 1; // P bit
526}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000527class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
528 string opc, string asm, list<dag> pattern>
529 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
530 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000531 bits<14> addr;
532 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000533 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000534 let Inst{24} = 1; // P bit
535 let Inst{23} = addr{8}; // U bit
536 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
537 let Inst{21} = 0; // W bit
538 let Inst{20} = 1; // L bit
539 let Inst{19-16} = addr{12-9}; // Rn
540 let Inst{15-12} = Rt; // Rt
541 let Inst{11-8} = addr{7-4}; // imm7_4/zero
542 let Inst{7-4} = 0b1111;
543 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000544}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000545class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
546 string asm, list<dag> pattern>
547 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000548 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000549 let Inst{4} = 1;
550 let Inst{5} = 1; // H bit
551 let Inst{6} = 1; // S bit
552 let Inst{7} = 1;
553 let Inst{20} = 1; // L bit
554 let Inst{21} = 0; // W bit
555 let Inst{24} = 1; // P bit
556}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000557class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
558 string opc, string asm, list<dag> pattern>
559 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
560 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000561 bits<14> addr;
562 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000563 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000564 let Inst{24} = 1; // P bit
565 let Inst{23} = addr{8}; // U bit
566 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
567 let Inst{21} = 0; // W bit
568 let Inst{20} = 1; // L bit
569 let Inst{19-16} = addr{12-9}; // Rn
570 let Inst{15-12} = Rt; // Rt
571 let Inst{11-8} = addr{7-4}; // imm7_4/zero
572 let Inst{7-4} = 0b1101;
573 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000574}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
576 string asm, list<dag> pattern>
577 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000578 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000579 let Inst{4} = 1;
580 let Inst{5} = 0; // H bit
581 let Inst{6} = 1; // S bit
582 let Inst{7} = 1;
583 let Inst{20} = 1; // L bit
584 let Inst{21} = 0; // W bit
585 let Inst{24} = 1; // P bit
586}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000587class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
588 string opc, string asm, list<dag> pattern>
589 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
590 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000591 let Inst{4} = 1;
592 let Inst{5} = 0; // H bit
593 let Inst{6} = 1; // S bit
594 let Inst{7} = 1;
595 let Inst{20} = 0; // L bit
596 let Inst{21} = 0; // W bit
597 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000598 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000599}
600
601// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000602class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
603 string opc, string asm, list<dag> pattern>
604 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
605 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000606 bits<14> addr;
607 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000608 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000609 let Inst{24} = 1; // P bit
610 let Inst{23} = addr{8}; // U bit
611 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
612 let Inst{21} = 0; // W bit
613 let Inst{20} = 0; // L bit
614 let Inst{19-16} = addr{12-9}; // Rn
615 let Inst{15-12} = Rt; // Rt
616 let Inst{11-8} = addr{7-4}; // imm7_4/zero
617 let Inst{7-4} = 0b1011;
618 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000619}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000620class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
621 string asm, list<dag> pattern>
622 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000623 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000624 let Inst{4} = 1;
625 let Inst{5} = 1; // H bit
626 let Inst{6} = 0; // S bit
627 let Inst{7} = 1;
628 let Inst{20} = 0; // L bit
629 let Inst{21} = 0; // W bit
630 let Inst{24} = 1; // P bit
631}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000632class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
633 string opc, string asm, list<dag> pattern>
634 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
635 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000636 let Inst{4} = 1;
637 let Inst{5} = 1; // H bit
638 let Inst{6} = 1; // S bit
639 let Inst{7} = 1;
640 let Inst{20} = 0; // L bit
641 let Inst{21} = 0; // W bit
642 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000643 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000644}
645
646// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000647class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
648 string opc, string asm, string cstr, list<dag> pattern>
649 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
650 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000651 let Inst{4} = 1;
652 let Inst{5} = 1; // H bit
653 let Inst{6} = 0; // S bit
654 let Inst{7} = 1;
655 let Inst{20} = 1; // L bit
656 let Inst{21} = 1; // W bit
657 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000658 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000659}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000660class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
661 string opc, string asm, string cstr, list<dag> pattern>
662 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
663 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000664 bits<14> addr;
665 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000666 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000667 let Inst{24} = 1; // P bit
668 let Inst{23} = addr{8}; // U bit
669 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
670 let Inst{21} = 1; // W bit
671 let Inst{20} = 1; // L bit
672 let Inst{19-16} = addr{12-9}; // Rn
673 let Inst{15-12} = Rt; // Rt
674 let Inst{11-8} = addr{7-4}; // imm7_4/zero
675 let Inst{7-4} = 0b1111;
676 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000677}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
679 string opc, string asm, string cstr, list<dag> pattern>
680 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
681 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000682 let Inst{4} = 1;
683 let Inst{5} = 0; // H bit
684 let Inst{6} = 1; // S bit
685 let Inst{7} = 1;
686 let Inst{20} = 1; // L bit
687 let Inst{21} = 1; // W bit
688 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000689 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000690}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000691class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
692 string opc, string asm, string cstr, list<dag> pattern>
693 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
694 opc, asm, cstr, pattern> {
695 let Inst{4} = 1;
696 let Inst{5} = 0; // H bit
697 let Inst{6} = 1; // S bit
698 let Inst{7} = 1;
699 let Inst{20} = 0; // L bit
700 let Inst{21} = 1; // W bit
701 let Inst{24} = 1; // P bit
702 let Inst{27-25} = 0b000;
703}
704
Evan Cheng840917b2008-09-01 07:00:14 +0000705
706// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
708 string opc, string asm, string cstr, list<dag> pattern>
709 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
710 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000711 let Inst{4} = 1;
712 let Inst{5} = 1; // H bit
713 let Inst{6} = 0; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 0; // L bit
716 let Inst{21} = 1; // W bit
717 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000718 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000719}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000720class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
721 string opc, string asm, string cstr, list<dag> pattern>
722 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
723 opc, asm, cstr, pattern> {
724 let Inst{4} = 1;
725 let Inst{5} = 1; // H bit
726 let Inst{6} = 1; // S bit
727 let Inst{7} = 1;
728 let Inst{20} = 0; // L bit
729 let Inst{21} = 1; // W bit
730 let Inst{24} = 1; // P bit
731 let Inst{27-25} = 0b000;
732}
Evan Cheng840917b2008-09-01 07:00:14 +0000733
734// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
736 string opc, string asm, string cstr, list<dag> pattern>
737 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
738 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000739 let Inst{4} = 1;
740 let Inst{5} = 1; // H bit
741 let Inst{6} = 0; // S bit
742 let Inst{7} = 1;
743 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000744 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000745 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000746 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000747}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000748class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
749 string opc, string asm, string cstr, list<dag> pattern>
750 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
751 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000752 bits<10> offset;
753 bits<4> Rt;
754 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000755 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000756 let Inst{24} = 0; // P bit
757 let Inst{23} = offset{8}; // U bit
758 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
759 let Inst{21} = 0; // W bit
760 let Inst{20} = 1; // L bit
761 let Inst{19-16} = Rn; // Rn
762 let Inst{15-12} = Rt; // Rt
763 let Inst{11-8} = offset{7-4}; // imm7_4/zero
764 let Inst{7-4} = 0b1111;
765 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000766}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000767class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
768 string opc, string asm, string cstr, list<dag> pattern>
769 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
770 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000771 let Inst{4} = 1;
772 let Inst{5} = 0; // H bit
773 let Inst{6} = 1; // S bit
774 let Inst{7} = 1;
775 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000776 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000777 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000778 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000779}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000780class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
781 string opc, string asm, string cstr, list<dag> pattern>
782 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
783 opc, asm, cstr, pattern> {
784 let Inst{4} = 1;
785 let Inst{5} = 0; // H bit
786 let Inst{6} = 1; // S bit
787 let Inst{7} = 1;
788 let Inst{20} = 0; // L bit
789 let Inst{21} = 0; // W bit
790 let Inst{24} = 0; // P bit
791 let Inst{27-25} = 0b000;
792}
Evan Cheng840917b2008-09-01 07:00:14 +0000793
794// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000795class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
796 string opc, string asm, string cstr, list<dag> pattern>
797 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
798 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000799 let Inst{4} = 1;
800 let Inst{5} = 1; // H bit
801 let Inst{6} = 0; // S bit
802 let Inst{7} = 1;
803 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000804 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000805 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000806 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000807}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000808class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
809 string opc, string asm, string cstr, list<dag> pattern>
810 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
811 opc, asm, cstr, pattern> {
812 let Inst{4} = 1;
813 let Inst{5} = 1; // H bit
814 let Inst{6} = 1; // S bit
815 let Inst{7} = 1;
816 let Inst{20} = 0; // L bit
817 let Inst{21} = 0; // W bit
818 let Inst{24} = 0; // P bit
819 let Inst{27-25} = 0b000;
820}
Evan Cheng840917b2008-09-01 07:00:14 +0000821
Evan Cheng0d14fc82008-09-01 01:51:14 +0000822// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000823class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
824 string asm, string cstr, list<dag> pattern>
825 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
826 bits<4> p;
827 bits<16> regs;
828 bits<4> Rn;
829 let Inst{31-28} = p;
830 let Inst{27-25} = 0b100;
831 let Inst{22} = 0; // S bit
832 let Inst{19-16} = Rn;
833 let Inst{15-0} = regs;
834}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000835class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000836 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000837 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000838 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000839 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000840 bits<16> dsts;
Jim Grosbach866aa392010-11-10 23:12:48 +0000841 bits<4> Rn;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000842 bits<2> amode;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000843 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000844 let Inst{27-25} = 0b100;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000845 let Inst{24-23} = amode;
846 let Inst{22} = 0; // S bit
Jim Grosbach866aa392010-11-10 23:12:48 +0000847 let Inst{20} = 1; // L bit
848 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000849 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000850}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000851class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000852 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000853 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000854 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000855 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000856 bits<16> srcs;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000857 bits<4> Rn;
858 bits<2> amode;
859 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000860 let Inst{27-25} = 0b100;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000861 let Inst{24-23} = amode;
862 let Inst{22} = 0; // S bit
863 let Inst{20} = 0; // L bit
864 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000865 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000866}
Evan Cheng37f25d92008-08-28 23:39:26 +0000867
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000868// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000869class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
870 string opc, string asm, list<dag> pattern>
871 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
872 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000873 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000874 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000875 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000876}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000877class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
878 string opc, string asm, list<dag> pattern>
879 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
880 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000881 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000882 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000883}
884
885// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000886class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
887 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000888 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
889 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000890 bits<4> Rd;
891 bits<4> Rn;
892 bits<4> Rm;
893 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000894 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000895 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000896 let Inst{19-16} = Rd;
897 let Inst{11-8} = Rm;
898 let Inst{3-0} = Rn;
899}
900// MSW multiple w/ Ra operand
901class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
902 InstrItinClass itin, string opc, string asm, list<dag> pattern>
903 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
904 bits<4> Ra;
905 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000906}
Evan Cheng37f25d92008-08-28 23:39:26 +0000907
Evan Chengeb4f52e2008-11-06 03:35:07 +0000908// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000909class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000910 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000911 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
912 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000913 bits<4> Rn;
914 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000915 let Inst{4} = 0;
916 let Inst{7} = 1;
917 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000918 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000919 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000920 let Inst{11-8} = Rm;
921 let Inst{3-0} = Rn;
922}
923class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
924 InstrItinClass itin, string opc, string asm, list<dag> pattern>
925 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
926 bits<4> Rd;
927 let Inst{19-16} = Rd;
928}
929
930// AMulxyI with Ra operand
931class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
932 InstrItinClass itin, string opc, string asm, list<dag> pattern>
933 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
934 bits<4> Ra;
935 let Inst{15-12} = Ra;
936}
937// SMLAL*
938class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
939 InstrItinClass itin, string opc, string asm, list<dag> pattern>
940 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
941 bits<4> RdLo;
942 bits<4> RdHi;
943 let Inst{19-16} = RdHi;
944 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000945}
946
Evan Cheng97f48c32008-11-06 22:15:19 +0000947// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000948class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
949 string opc, string asm, list<dag> pattern>
950 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
951 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000952 // All AExtI instructions have Rd and Rm register operands.
953 bits<4> Rd;
954 bits<4> Rm;
955 let Inst{15-12} = Rd;
956 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000957 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000958 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000959 let Inst{27-20} = opcod;
960}
961
Evan Cheng8b59db32008-11-07 01:41:35 +0000962// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000963class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
964 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
966 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000967 bits<4> Rd;
968 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000969 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000970 let Inst{19-16} = 0b1111;
971 let Inst{15-12} = Rd;
972 let Inst{11-8} = 0b1111;
973 let Inst{7-4} = opc7_4;
974 let Inst{3-0} = Rm;
975}
976
977// PKH instructions
978class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
979 string opc, string asm, list<dag> pattern>
980 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
981 opc, asm, "", pattern> {
982 bits<4> Rd;
983 bits<4> Rn;
984 bits<4> Rm;
985 bits<8> sh;
986 let Inst{27-20} = opcod;
987 let Inst{19-16} = Rn;
988 let Inst{15-12} = Rd;
989 let Inst{11-7} = sh{7-3};
990 let Inst{6} = tb;
991 let Inst{5-4} = 0b01;
992 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000993}
994
Evan Cheng37f25d92008-08-28 23:39:26 +0000995//===----------------------------------------------------------------------===//
996
997// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
998class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
999 list<Predicate> Predicates = [IsARM];
1000}
1001class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1002 list<Predicate> Predicates = [IsARM, HasV5TE];
1003}
1004class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1005 list<Predicate> Predicates = [IsARM, HasV6];
1006}
Evan Cheng13096642008-08-29 06:41:12 +00001007
1008//===----------------------------------------------------------------------===//
1009//
1010// Thumb Instruction Format Definitions.
1011//
1012
Evan Cheng13096642008-08-29 06:41:12 +00001013// TI - Thumb instruction.
1014
Evan Cheng446c4282009-07-11 06:43:01 +00001015class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001016 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001017 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001018 let OutOperandList = oops;
1019 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001020 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001021 let Pattern = pattern;
1022 list<Predicate> Predicates = [IsThumb];
1023}
1024
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001025class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1026 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001027
Evan Cheng35d6c412009-08-04 23:47:55 +00001028// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001029class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1030 list<dag> pattern>
1031 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1032 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001033
Johnny Chend68e1192009-12-15 17:24:14 +00001034// tBL, tBX 32-bit instructions
1035class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001036 dag oops, dag iops, InstrItinClass itin, string asm,
1037 list<dag> pattern>
1038 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1039 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001040 let Inst{31-27} = opcod1;
1041 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001042 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001043}
Evan Cheng13096642008-08-29 06:41:12 +00001044
1045// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001046class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1047 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001048 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001049
Evan Cheng09c39fc2009-06-23 19:38:13 +00001050// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001051class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001052 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001053 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001054 let OutOperandList = oops;
1055 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001056 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001057 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001058 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001059}
1060
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001061class T1I<dag oops, dag iops, InstrItinClass itin,
1062 string asm, list<dag> pattern>
1063 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1064class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1065 string asm, list<dag> pattern>
1066 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1067class T1JTI<dag oops, dag iops, InstrItinClass itin,
1068 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001069 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001070
1071// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001072class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001073 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001074 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001075 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001076
1077// Thumb1 instruction that can either be predicated or set CPSR.
1078class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001079 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001080 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001081 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001082 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1083 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001084 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001085 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001086 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001087}
1088
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001089class T1sI<dag oops, dag iops, InstrItinClass itin,
1090 string opc, string asm, list<dag> pattern>
1091 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001092
1093// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001094class T1sIt<dag oops, dag iops, InstrItinClass itin,
1095 string opc, string asm, list<dag> pattern>
1096 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001097 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001098
1099// Thumb1 instruction that can be predicated.
1100class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001101 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001102 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001103 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001104 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001105 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001106 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001107 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001108 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001109}
1110
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001111class T1pI<dag oops, dag iops, InstrItinClass itin,
1112 string opc, string asm, list<dag> pattern>
1113 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001114
1115// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001116class T1pIt<dag oops, dag iops, InstrItinClass itin,
1117 string opc, string asm, list<dag> pattern>
1118 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001119 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001120
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001121class T1pI1<dag oops, dag iops, InstrItinClass itin,
1122 string opc, string asm, list<dag> pattern>
1123 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1124class T1pI2<dag oops, dag iops, InstrItinClass itin,
1125 string opc, string asm, list<dag> pattern>
1126 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1127class T1pI4<dag oops, dag iops, InstrItinClass itin,
1128 string opc, string asm, list<dag> pattern>
1129 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001130class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001131 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1132 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001133
Johnny Chenbbc71b22009-12-16 02:32:54 +00001134class Encoding16 : Encoding {
1135 let Inst{31-16} = 0x0000;
1136}
1137
Johnny Chend68e1192009-12-15 17:24:14 +00001138// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001139class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001140 let Inst{15-10} = opcode;
1141}
1142
1143// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001144class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{15-14} = 0b00;
1146 let Inst{13-9} = opcode;
1147}
1148
1149// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001150class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001151 let Inst{15-10} = 0b010000;
1152 let Inst{9-6} = opcode;
1153}
1154
1155// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001156class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001157 let Inst{15-10} = 0b010001;
1158 let Inst{9-6} = opcode;
1159}
1160
1161// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001162class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001163 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001164 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001165}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001166class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001167class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1168class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1169class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001170class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001171
1172// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001173class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001174 let Inst{15-12} = 0b1011;
1175 let Inst{11-5} = opcode;
1176}
1177
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001178// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1179class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001180 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001181 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001182 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001183 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001184 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001185 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001186 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001187 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001188}
1189
Bill Wendlingda2ae632010-08-31 07:50:46 +00001190// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1191// input operand since by default it's a zero register. It will become an
1192// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001193//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001194// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1195// more consistent.
1196class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001197 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001198 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001199 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001200 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001201 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001202 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001203 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001204 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001205}
1206
1207// Special cases
1208class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001209 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001210 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001211 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001212 let OutOperandList = oops;
1213 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001214 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001215 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001216 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001217}
1218
Jim Grosbachd1228742009-12-01 18:10:36 +00001219class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001220 InstrItinClass itin,
1221 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001222 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1223 let OutOperandList = oops;
1224 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001225 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001226 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001227 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001228}
1229
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001230class T2I<dag oops, dag iops, InstrItinClass itin,
1231 string opc, string asm, list<dag> pattern>
1232 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1233class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1234 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001235 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001236class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1237 string opc, string asm, list<dag> pattern>
1238 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1239class T2Iso<dag oops, dag iops, InstrItinClass itin,
1240 string opc, string asm, list<dag> pattern>
1241 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1242class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1243 string opc, string asm, list<dag> pattern>
1244 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001245class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001246 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001247 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1248 pattern> {
1249 let Inst{31-27} = 0b11101;
1250 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001251 let Inst{24} = P;
1252 let Inst{23} = ?; // The U bit.
1253 let Inst{22} = 1;
1254 let Inst{21} = W;
1255 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001256}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001257
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001258class T2sI<dag oops, dag iops, InstrItinClass itin,
1259 string opc, string asm, list<dag> pattern>
1260 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001261
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001262class T2XI<dag oops, dag iops, InstrItinClass itin,
1263 string asm, list<dag> pattern>
1264 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1265class T2JTI<dag oops, dag iops, InstrItinClass itin,
1266 string asm, list<dag> pattern>
1267 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001268
Evan Cheng5adb66a2009-09-28 09:14:39 +00001269class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001270 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001271 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1272
Bob Wilson815baeb2010-03-13 01:08:20 +00001273// Two-address instructions
1274class T2XIt<dag oops, dag iops, InstrItinClass itin,
1275 string asm, string cstr, list<dag> pattern>
1276 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001277
Evan Chenge88d5ce2009-07-02 07:28:31 +00001278// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001279class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1280 dag oops, dag iops,
1281 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001282 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001283 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001284 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001285 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001286 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001287 let Pattern = pattern;
1288 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001289 let Inst{31-27} = 0b11111;
1290 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001291 let Inst{24} = signed;
1292 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001293 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001294 let Inst{20} = load;
1295 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001296 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001297 let Inst{10} = pre; // The P bit.
1298 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001299}
1300
Johnny Chenadc77332010-02-26 22:04:29 +00001301// Helper class for disassembly only
1302// A6.3.16 & A6.3.17
1303// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1304class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1305 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1306 : T2I<oops, iops, itin, opc, asm, pattern> {
1307 let Inst{31-27} = 0b11111;
1308 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001309 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001310 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001311 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001312}
1313
David Goodwinc9d138f2009-07-27 19:59:26 +00001314// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1315class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001316 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001317}
1318
1319// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1320class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001321 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001322}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001323
Evan Cheng9cb9e672009-06-27 02:26:13 +00001324// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1325class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001326 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001327}
1328
Evan Cheng13096642008-08-29 06:41:12 +00001329//===----------------------------------------------------------------------===//
1330
Evan Cheng96581d32008-11-11 02:11:05 +00001331//===----------------------------------------------------------------------===//
1332// ARM VFP Instruction templates.
1333//
1334
David Goodwin3ca524e2009-07-10 17:03:29 +00001335// Almost all VFP instructions are predicable.
1336class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001337 IndexMode im, Format f, InstrItinClass itin,
1338 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001339 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001340 bits<4> p;
1341 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001342 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001343 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001344 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001345 let Pattern = pattern;
1346 list<Predicate> Predicates = [HasVFP2];
1347}
1348
1349// Special cases
1350class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001351 IndexMode im, Format f, InstrItinClass itin,
1352 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001353 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001354 let OutOperandList = oops;
1355 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001356 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001357 let Pattern = pattern;
1358 list<Predicate> Predicates = [HasVFP2];
1359}
1360
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001361class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1362 string opc, string asm, list<dag> pattern>
1363 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1364 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001365
Evan Chengcd8e66a2008-11-11 21:48:44 +00001366// ARM VFP addrmode5 loads and stores
1367class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001368 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001369 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001370 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001371 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001372 // Instruction operands.
1373 bits<5> Dd;
1374 bits<13> addr;
1375
1376 // Encode instruction operands.
1377 let Inst{23} = addr{8}; // U (add = (U == '1'))
1378 let Inst{22} = Dd{4};
1379 let Inst{19-16} = addr{12-9}; // Rn
1380 let Inst{15-12} = Dd{3-0};
1381 let Inst{7-0} = addr{7-0}; // imm8
1382
Evan Cheng96581d32008-11-11 02:11:05 +00001383 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001384 let Inst{27-24} = opcod1;
1385 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001386 let Inst{11-9} = 0b101;
1387 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001388
1389 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001390 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001391}
1392
Evan Chengcd8e66a2008-11-11 21:48:44 +00001393class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001394 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001395 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001396 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001397 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001398 // Instruction operands.
1399 bits<5> Sd;
1400 bits<13> addr;
1401
1402 // Encode instruction operands.
1403 let Inst{23} = addr{8}; // U (add = (U == '1'))
1404 let Inst{22} = Sd{0};
1405 let Inst{19-16} = addr{12-9}; // Rn
1406 let Inst{15-12} = Sd{4-1};
1407 let Inst{7-0} = addr{7-0}; // imm8
1408
Evan Cheng96581d32008-11-11 02:11:05 +00001409 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001410 let Inst{27-24} = opcod1;
1411 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001412 let Inst{11-9} = 0b101;
1413 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001414}
1415
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001416// VFP Load / store multiple pseudo instructions.
1417class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1418 list<dag> pattern>
1419 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1420 cstr, itin> {
1421 let OutOperandList = oops;
1422 let InOperandList = !con(iops, (ins pred:$p));
1423 let Pattern = pattern;
1424 list<Predicate> Predicates = [HasVFP2];
1425}
1426
Evan Chengcd8e66a2008-11-11 21:48:44 +00001427// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001428class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001429 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001430 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001431 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001432 // TODO: Mark the instructions with the appropriate subtarget info.
1433 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001434 let Inst{11-9} = 0b101;
1435 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001436
1437 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001438 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001439}
1440
Jim Grosbach72db1822010-09-08 00:25:50 +00001441class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001442 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001443 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001444 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001445 // TODO: Mark the instructions with the appropriate subtarget info.
1446 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001447 let Inst{11-9} = 0b101;
1448 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001449}
1450
Evan Cheng96581d32008-11-11 02:11:05 +00001451// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001452class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1453 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1454 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001455 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001456 // Instruction operands.
1457 bits<5> Dd;
1458 bits<5> Dm;
1459
1460 // Encode instruction operands.
1461 let Inst{3-0} = Dm{3-0};
1462 let Inst{5} = Dm{4};
1463 let Inst{15-12} = Dd{3-0};
1464 let Inst{22} = Dd{4};
1465
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001466 let Inst{27-23} = opcod1;
1467 let Inst{21-20} = opcod2;
1468 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001469 let Inst{11-9} = 0b101;
1470 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001471 let Inst{7-6} = opcod4;
1472 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001473}
1474
1475// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001476class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001477 dag iops, InstrItinClass itin, string opc, string asm,
1478 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001479 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001480 // Instruction operands.
1481 bits<5> Dd;
1482 bits<5> Dn;
1483 bits<5> Dm;
1484
1485 // Encode instruction operands.
1486 let Inst{3-0} = Dm{3-0};
1487 let Inst{5} = Dm{4};
1488 let Inst{19-16} = Dn{3-0};
1489 let Inst{7} = Dn{4};
1490 let Inst{15-12} = Dd{3-0};
1491 let Inst{22} = Dd{4};
1492
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001493 let Inst{27-23} = opcod1;
1494 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001495 let Inst{11-9} = 0b101;
1496 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001497 let Inst{6} = op6;
1498 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001499}
1500
1501// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001502class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1503 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1504 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001505 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001506 // Instruction operands.
1507 bits<5> Sd;
1508 bits<5> Sm;
1509
1510 // Encode instruction operands.
1511 let Inst{3-0} = Sm{4-1};
1512 let Inst{5} = Sm{0};
1513 let Inst{15-12} = Sd{4-1};
1514 let Inst{22} = Sd{0};
1515
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001516 let Inst{27-23} = opcod1;
1517 let Inst{21-20} = opcod2;
1518 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001519 let Inst{11-9} = 0b101;
1520 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001521 let Inst{7-6} = opcod4;
1522 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001523}
1524
David Goodwin338268c2009-08-10 22:17:39 +00001525// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001526// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001527class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1528 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1529 string asm, list<dag> pattern>
1530 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1531 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001532 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1533}
1534
Evan Cheng96581d32008-11-11 02:11:05 +00001535// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001536class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1537 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001538 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001539 // Instruction operands.
1540 bits<5> Sd;
1541 bits<5> Sn;
1542 bits<5> Sm;
1543
1544 // Encode instruction operands.
1545 let Inst{3-0} = Sm{4-1};
1546 let Inst{5} = Sm{0};
1547 let Inst{19-16} = Sn{4-1};
1548 let Inst{7} = Sn{0};
1549 let Inst{15-12} = Sd{4-1};
1550 let Inst{22} = Sd{0};
1551
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001552 let Inst{27-23} = opcod1;
1553 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001554 let Inst{11-9} = 0b101;
1555 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001556 let Inst{6} = op6;
1557 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001558}
1559
David Goodwin338268c2009-08-10 22:17:39 +00001560// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001561// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001562class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001563 dag iops, InstrItinClass itin, string opc, string asm,
1564 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001565 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001566 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001567
1568 // Instruction operands.
1569 bits<5> Sd;
1570 bits<5> Sn;
1571 bits<5> Sm;
1572
1573 // Encode instruction operands.
1574 let Inst{3-0} = Sm{4-1};
1575 let Inst{5} = Sm{0};
1576 let Inst{19-16} = Sn{4-1};
1577 let Inst{7} = Sn{0};
1578 let Inst{15-12} = Sd{4-1};
1579 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001580}
1581
Evan Cheng80a11982008-11-12 06:41:41 +00001582// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001583class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1584 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1585 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001586 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001587 let Inst{27-23} = opcod1;
1588 let Inst{21-20} = opcod2;
1589 let Inst{19-16} = opcod3;
1590 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001591 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001592 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001593}
1594
Johnny Chen811663f2010-02-11 18:47:03 +00001595// VFP conversion between floating-point and fixed-point
1596class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001597 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1598 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001599 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1600 // size (fixed-point number): sx == 0 ? 16 : 32
1601 let Inst{7} = op5; // sx
1602}
1603
David Goodwin338268c2009-08-10 22:17:39 +00001604// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001605class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001606 dag oops, dag iops, InstrItinClass itin,
1607 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001608 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1609 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001610 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1611}
1612
Evan Cheng80a11982008-11-12 06:41:41 +00001613class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001614 InstrItinClass itin,
1615 string opc, string asm, list<dag> pattern>
1616 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001617 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001618 let Inst{11-8} = opcod2;
1619 let Inst{4} = 1;
1620}
1621
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001622class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1623 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1624 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001625
Bob Wilson01135592010-03-23 17:23:59 +00001626class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001627 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1628 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001629
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001630class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1631 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1632 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001633
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001634class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1635 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1636 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001637
Evan Cheng96581d32008-11-11 02:11:05 +00001638//===----------------------------------------------------------------------===//
1639
Bob Wilson5bafff32009-06-22 23:27:02 +00001640//===----------------------------------------------------------------------===//
1641// ARM NEON Instruction templates.
1642//
Evan Cheng13096642008-08-29 06:41:12 +00001643
Johnny Chencaa608e2010-03-20 00:17:00 +00001644class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1645 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1646 list<dag> pattern>
1647 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001648 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001649 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001650 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001651 let Pattern = pattern;
1652 list<Predicate> Predicates = [HasNEON];
1653}
1654
1655// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001656class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1657 InstrItinClass itin, string opc, string asm, string cstr,
1658 list<dag> pattern>
1659 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001661 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001662 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 let Pattern = pattern;
1664 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001665}
1666
Bob Wilsonb07c1712009-10-07 21:53:04 +00001667class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1668 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001669 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001670 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1671 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001672 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001673 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001674 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001675 let Inst{11-8} = op11_8;
1676 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001677
Chris Lattner2ac19022010-11-15 05:19:05 +00001678 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001679
Owen Andersond9aa7d32010-11-02 00:05:05 +00001680 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001681 bits<6> Rn;
1682 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001683
1684 let Inst{22} = Vd{4};
1685 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001686 let Inst{19-16} = Rn{3-0};
1687 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001688}
1689
Owen Andersond138d702010-11-02 20:47:39 +00001690class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1691 dag oops, dag iops, InstrItinClass itin,
1692 string opc, string dt, string asm, string cstr, list<dag> pattern>
1693 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1694 dt, asm, cstr, pattern> {
1695 bits<3> lane;
1696}
1697
Bob Wilson709d5922010-08-25 23:27:42 +00001698class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1699 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1700 itin> {
1701 let OutOperandList = oops;
1702 let InOperandList = !con(iops, (ins pred:$p));
1703 list<Predicate> Predicates = [HasNEON];
1704}
1705
Jim Grosbach7cd27292010-10-06 20:36:55 +00001706class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1707 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001708 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1709 itin> {
1710 let OutOperandList = oops;
1711 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001712 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001713 list<Predicate> Predicates = [HasNEON];
1714}
1715
Johnny Chen785516a2010-03-23 16:43:47 +00001716class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001718 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1719 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001720 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001721 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001722}
1723
Johnny Chen927b88f2010-03-23 20:40:44 +00001724class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001725 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001726 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001727 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001728 let Inst{31-25} = 0b1111001;
1729}
1730
1731// NEON "one register and a modified immediate" format.
1732class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1733 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001734 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001735 string opc, string dt, string asm, string cstr,
1736 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001737 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001738 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001740 let Inst{11-8} = op11_8;
1741 let Inst{7} = op7;
1742 let Inst{6} = op6;
1743 let Inst{5} = op5;
1744 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001745
1746 // Instruction operands.
1747 bits<5> Vd;
1748 bits<13> SIMM;
1749
1750 let Inst{15-12} = Vd{3-0};
1751 let Inst{22} = Vd{4};
1752 let Inst{24} = SIMM{7};
1753 let Inst{18-16} = SIMM{6-4};
1754 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001755}
1756
1757// NEON 2 vector register format.
1758class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1759 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001760 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001761 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001762 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001763 let Inst{24-23} = op24_23;
1764 let Inst{21-20} = op21_20;
1765 let Inst{19-18} = op19_18;
1766 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001767 let Inst{11-7} = op11_7;
1768 let Inst{6} = op6;
1769 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001770
1771 // Instruction operands.
1772 bits<5> Vd;
1773 bits<5> Vm;
1774
1775 let Inst{15-12} = Vd{3-0};
1776 let Inst{22} = Vd{4};
1777 let Inst{3-0} = Vm{3-0};
1778 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001779}
1780
1781// Same as N2V except it doesn't have a datatype suffix.
1782class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001783 bits<5> op11_7, bit op6, bit op4,
1784 dag oops, dag iops, InstrItinClass itin,
1785 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001786 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 let Inst{24-23} = op24_23;
1788 let Inst{21-20} = op21_20;
1789 let Inst{19-18} = op19_18;
1790 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001791 let Inst{11-7} = op11_7;
1792 let Inst{6} = op6;
1793 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001794
1795 // Instruction operands.
1796 bits<5> Vd;
1797 bits<5> Vm;
1798
1799 let Inst{15-12} = Vd{3-0};
1800 let Inst{22} = Vd{4};
1801 let Inst{3-0} = Vm{3-0};
1802 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001803}
1804
1805// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001806class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001807 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001808 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001809 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001810 let Inst{24} = op24;
1811 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001813 let Inst{7} = op7;
1814 let Inst{6} = op6;
1815 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001816
1817 // Instruction operands.
1818 bits<5> Vd;
1819 bits<5> Vm;
1820 bits<6> SIMM;
1821
1822 let Inst{15-12} = Vd{3-0};
1823 let Inst{22} = Vd{4};
1824 let Inst{3-0} = Vm{3-0};
1825 let Inst{5} = Vm{4};
1826 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001827}
1828
Bob Wilson10bc69c2010-03-27 03:56:52 +00001829// NEON 3 vector register format.
1830class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1831 dag oops, dag iops, Format f, InstrItinClass itin,
1832 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001833 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001834 let Inst{24} = op24;
1835 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001836 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001837 let Inst{11-8} = op11_8;
1838 let Inst{6} = op6;
1839 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001840
1841 // Instruction operands.
1842 bits<5> Vd;
1843 bits<5> Vn;
1844 bits<5> Vm;
1845
1846 let Inst{15-12} = Vd{3-0};
1847 let Inst{22} = Vd{4};
1848 let Inst{19-16} = Vn{3-0};
1849 let Inst{7} = Vn{4};
1850 let Inst{3-0} = Vm{3-0};
1851 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001852}
1853
Johnny Chen841e8282010-03-23 21:35:03 +00001854// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001855class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1856 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001857 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001858 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001859 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001860 let Inst{24} = op24;
1861 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001862 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001863 let Inst{11-8} = op11_8;
1864 let Inst{6} = op6;
1865 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001866
1867 // Instruction operands.
1868 bits<5> Vd;
1869 bits<5> Vn;
1870 bits<5> Vm;
1871
1872 let Inst{15-12} = Vd{3-0};
1873 let Inst{22} = Vd{4};
1874 let Inst{19-16} = Vn{3-0};
1875 let Inst{7} = Vn{4};
1876 let Inst{3-0} = Vm{3-0};
1877 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001878}
1879
1880// NEON VMOVs between scalar and core registers.
1881class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001882 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001884 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001885 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001886 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001887 let Inst{11-8} = opcod2;
1888 let Inst{6-5} = opcod3;
1889 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001890
1891 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001892 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001893 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001894 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001896
Chris Lattner2ac19022010-11-15 05:19:05 +00001897 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001898
Owen Andersond2fbdb72010-10-27 21:28:09 +00001899 bits<5> V;
1900 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001901 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001902 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001903
1904 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001905 let Inst{7} = V{4};
1906 let Inst{19-16} = V{3-0};
1907 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001908}
1909class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001910 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001911 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001912 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001914class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001915 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001917 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001919class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001920 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001922 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001924
Johnny Chene4614f72010-03-25 17:01:27 +00001925// Vector Duplicate Lane (from scalar to all elements)
1926class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1927 InstrItinClass itin, string opc, string dt, string asm,
1928 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001929 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001930 let Inst{24-23} = 0b11;
1931 let Inst{21-20} = 0b11;
1932 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001933 let Inst{11-7} = 0b11000;
1934 let Inst{6} = op6;
1935 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001936
1937 bits<5> Vd;
1938 bits<5> Vm;
1939 bits<4> lane;
1940
1941 let Inst{22} = Vd{4};
1942 let Inst{15-12} = Vd{3-0};
1943 let Inst{5} = Vm{4};
1944 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001945}
1946
David Goodwin42a83f22009-08-04 17:53:06 +00001947// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1948// for single-precision FP.
1949class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1950 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1951}