blob: dbd4f63619d7af896e8aaf1f513738e77406d327 [file] [log] [blame]
Jim Grosbach0e426c22009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.h - ARM Base Instruction Information ----*- C++ -*-===//
David Goodwin41afec22009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMBASEINSTRUCTIONINFO_H
15#define ARMBASEINSTRUCTIONINFO_H
16
David Goodwin41afec22009-07-08 16:09:28 +000017#include "ARM.h"
Anton Korobeynikov24270fa2009-07-16 23:26:06 +000018#include "ARMRegisterInfo.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/Target/TargetInstrInfo.h"
David Goodwin41afec22009-07-08 16:09:28 +000021
22namespace llvm {
David Goodwin41afec22009-07-08 16:09:28 +000023
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
33 // This four-bit field describes the addressing mode used.
34
35 AddrModeMask = 0xf,
36 AddrModeNone = 0,
37 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
42 AddrMode6 = 6,
43 AddrModeT1_1 = 7,
44 AddrModeT1_2 = 8,
45 AddrModeT1_4 = 9,
46 AddrModeT1_s = 10, // i8 * 4 for pc and sp relative data
47 AddrModeT2_i12 = 11,
48 AddrModeT2_i8 = 12,
49 AddrModeT2_so = 13,
50 AddrModeT2_pc = 14, // +/- i12 for pc relative data
51 AddrModeT2_i8s4 = 15, // i8 * 4
52
53 // Size* - Flags to keep track of the size of an instruction.
54 SizeShift = 4,
55 SizeMask = 7 << SizeShift,
56 SizeSpecial = 1, // 0 byte pseudo or special case.
57 Size8Bytes = 2,
58 Size4Bytes = 3,
59 Size2Bytes = 4,
60
61 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
62 // and store ops
63 IndexModeShift = 7,
64 IndexModeMask = 3 << IndexModeShift,
65 IndexModePre = 1,
66 IndexModePost = 2,
67
68 //===------------------------------------------------------------------===//
69 // Instruction encoding formats.
70 //
71 FormShift = 9,
72 FormMask = 0x3f << FormShift,
73
74 // Pseudo instructions
75 Pseudo = 0 << FormShift,
76
77 // Multiply instructions
78 MulFrm = 1 << FormShift,
79
80 // Branch instructions
81 BrFrm = 2 << FormShift,
82 BrMiscFrm = 3 << FormShift,
83
84 // Data Processing instructions
85 DPFrm = 4 << FormShift,
86 DPSoRegFrm = 5 << FormShift,
87
88 // Load and Store
89 LdFrm = 6 << FormShift,
90 StFrm = 7 << FormShift,
91 LdMiscFrm = 8 << FormShift,
92 StMiscFrm = 9 << FormShift,
93 LdStMulFrm = 10 << FormShift,
94
95 // Miscellaneous arithmetic instructions
96 ArithMiscFrm = 11 << FormShift,
97
98 // Extend instructions
99 ExtFrm = 12 << FormShift,
100
101 // VFP formats
102 VFPUnaryFrm = 13 << FormShift,
103 VFPBinaryFrm = 14 << FormShift,
104 VFPConv1Frm = 15 << FormShift,
105 VFPConv2Frm = 16 << FormShift,
106 VFPConv3Frm = 17 << FormShift,
107 VFPConv4Frm = 18 << FormShift,
108 VFPConv5Frm = 19 << FormShift,
109 VFPLdStFrm = 20 << FormShift,
110 VFPLdStMulFrm = 21 << FormShift,
111 VFPMiscFrm = 22 << FormShift,
112
113 // Thumb format
114 ThumbFrm = 23 << FormShift,
115
116 // NEON format
117 NEONFrm = 24 << FormShift,
118 NEONGetLnFrm = 25 << FormShift,
119 NEONSetLnFrm = 26 << FormShift,
120 NEONDupFrm = 27 << FormShift,
121
122 //===------------------------------------------------------------------===//
123 // Misc flags.
124
125 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
126 // it doesn't have a Rn operand.
127 UnaryDP = 1 << 15,
128
129 // Xform16Bit - Indicates this Thumb2 instruction may be transformed into
130 // a 16-bit Thumb instruction if certain conditions are met.
131 Xform16Bit = 1 << 16,
132
133 //===------------------------------------------------------------------===//
Anton Korobeynikoveed9c142009-11-02 00:10:38 +0000134 // Code domain.
135 DomainShift = 17,
136 DomainMask = 3 << DomainShift,
137 DomainGeneral = 0 << DomainShift,
138 DomainVFP = 1 << DomainShift,
139 DomainNEON = 2 << DomainShift,
140
141 //===------------------------------------------------------------------===//
David Goodwin41afec22009-07-08 16:09:28 +0000142 // Field shifts - such shifts are used to set field while generating
143 // machine instructions.
144 M_BitShift = 5,
145 ShiftImmShift = 5,
146 ShiftShift = 7,
147 N_BitShift = 7,
148 ImmHiShift = 8,
149 SoRotImmShift = 8,
150 RegRsShift = 8,
151 ExtRotImmShift = 10,
152 RegRdLoShift = 12,
153 RegRdShift = 12,
154 RegRdHiShift = 16,
155 RegRnShift = 16,
156 S_BitShift = 20,
157 W_BitShift = 21,
158 AM3_I_BitShift = 22,
159 D_BitShift = 22,
160 U_BitShift = 23,
161 P_BitShift = 24,
162 I_BitShift = 25,
163 CondShift = 28
164 };
Anton Korobeynikova414f362009-11-24 00:44:37 +0000165
166 /// Target Operand Flag enum.
167 enum TOF {
168 //===------------------------------------------------------------------===//
169 // ARM Specific MachineOperand flags.
170
171 MO_NO_FLAG,
172
173 /// MO_LO16 - On a symbol operand, this represents a relocation containing
174 /// lower 16 bit of the address. Used only via movw instruction.
175 MO_LO16,
176
177 /// MO_HI16 - On a symbol operand, this represents a relocation containing
178 /// higher 16 bit of the address. Used only via movt instruction.
179 MO_HI16
180 };
Evan Chengd75ede02009-07-19 19:16:46 +0000181}
182
David Goodwin41afec22009-07-08 16:09:28 +0000183class ARMBaseInstrInfo : public TargetInstrInfoImpl {
Anton Korobeynikoveed9c142009-11-02 00:10:38 +0000184 const ARMSubtarget& Subtarget;
David Goodwin41afec22009-07-08 16:09:28 +0000185protected:
186 // Can be only subclassed.
Anton Korobeynikoveed9c142009-11-02 00:10:38 +0000187 explicit ARMBaseInstrInfo(const ARMSubtarget &STI);
David Goodwin41afec22009-07-08 16:09:28 +0000188public:
189 // Return the non-pre/post incrementing version of 'Opc'. Return 0
190 // if there is not such an opcode.
191 virtual unsigned getUnindexedOpcode(unsigned Opc) const =0;
192
David Goodwin41afec22009-07-08 16:09:28 +0000193 // Return true if the block does not fall through.
194 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const =0;
195
196 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
197 MachineBasicBlock::iterator &MBBI,
198 LiveVariables *LV) const;
199
200 virtual const ARMBaseRegisterInfo &getRegisterInfo() const =0;
Anton Korobeynikoveed9c142009-11-02 00:10:38 +0000201 const ARMSubtarget &getSubtarget() const { return Subtarget; }
David Goodwin41afec22009-07-08 16:09:28 +0000202
203 // Branch analysis.
204 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
205 MachineBasicBlock *&FBB,
206 SmallVectorImpl<MachineOperand> &Cond,
207 bool AllowModify) const;
208 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
209 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
210 MachineBasicBlock *FBB,
211 const SmallVectorImpl<MachineOperand> &Cond) const;
212
213 virtual
214 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
215
216 // Predication support.
Evan Chengf15238c2009-07-10 01:38:27 +0000217 bool isPredicated(const MachineInstr *MI) const {
218 int PIdx = MI->findFirstPredOperandIdx();
219 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
220 }
David Goodwin41afec22009-07-08 16:09:28 +0000221
222 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
223 int PIdx = MI->findFirstPredOperandIdx();
224 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
225 : ARMCC::AL;
226 }
227
228 virtual
229 bool PredicateInstruction(MachineInstr *MI,
230 const SmallVectorImpl<MachineOperand> &Pred) const;
231
232 virtual
233 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
234 const SmallVectorImpl<MachineOperand> &Pred2) const;
235
236 virtual bool DefinesPredicate(MachineInstr *MI,
237 std::vector<MachineOperand> &Pred) const;
238
Evan Cheng67abcec2009-11-21 06:21:52 +0000239 virtual bool isPredicable(MachineInstr *MI) const;
240
David Goodwin41afec22009-07-08 16:09:28 +0000241 /// GetInstSize - Returns the size of the specified MachineInstr.
242 ///
243 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
244
245 /// Return true if the instruction is a register to register move and return
246 /// the source and dest operands and their sub-register indices by reference.
247 virtual bool isMoveInstr(const MachineInstr &MI,
248 unsigned &SrcReg, unsigned &DstReg,
249 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
250
251 virtual unsigned isLoadFromStackSlot(const MachineInstr *MI,
252 int &FrameIndex) const;
253 virtual unsigned isStoreToStackSlot(const MachineInstr *MI,
254 int &FrameIndex) const;
255
256 virtual bool copyRegToReg(MachineBasicBlock &MBB,
257 MachineBasicBlock::iterator I,
258 unsigned DestReg, unsigned SrcReg,
259 const TargetRegisterClass *DestRC,
260 const TargetRegisterClass *SrcRC) const;
Evan Chengac5c1f02009-07-27 03:14:20 +0000261
David Goodwin41afec22009-07-08 16:09:28 +0000262 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
263 MachineBasicBlock::iterator MBBI,
264 unsigned SrcReg, bool isKill, int FrameIndex,
265 const TargetRegisterClass *RC) const;
266
David Goodwin41afec22009-07-08 16:09:28 +0000267 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
268 MachineBasicBlock::iterator MBBI,
269 unsigned DestReg, int FrameIndex,
270 const TargetRegisterClass *RC) const;
271
David Goodwin41afec22009-07-08 16:09:28 +0000272 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
273 const SmallVectorImpl<unsigned> &Ops) const;
Jim Grosbach770d7182009-08-11 15:33:49 +0000274
David Goodwin41afec22009-07-08 16:09:28 +0000275 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
276 MachineInstr* MI,
277 const SmallVectorImpl<unsigned> &Ops,
278 int FrameIndex) const;
279
280 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
281 MachineInstr* MI,
Evan Cheng7921e582009-11-06 23:52:48 +0000282 const SmallVectorImpl<unsigned> &Ops,
David Goodwin41afec22009-07-08 16:09:28 +0000283 MachineInstr* LoadMI) const;
Evan Chengca529232009-11-07 04:04:34 +0000284
Evan Chengbe9db752009-11-08 00:15:23 +0000285 virtual void reMaterialize(MachineBasicBlock &MBB,
286 MachineBasicBlock::iterator MI,
287 unsigned DestReg, unsigned SubIdx,
Evan Chenga88d1ac2009-11-14 02:55:43 +0000288 const MachineInstr *Orig,
289 const TargetRegisterInfo *TRI) const;
Evan Chengbe9db752009-11-08 00:15:23 +0000290
Evan Chengca529232009-11-07 04:04:34 +0000291 virtual bool isIdentical(const MachineInstr *MI, const MachineInstr *Other,
292 const MachineRegisterInfo *MRI) const;
Bob Wilson19194a22009-11-18 03:34:27 +0000293
294 virtual unsigned TailDuplicationLimit(const MachineBasicBlock &MBB,
295 unsigned DefaultLimit) const;
David Goodwin41afec22009-07-08 16:09:28 +0000296};
Evan Cheng5a3605f2009-07-28 05:48:47 +0000297
298static inline
299const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
300 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
David Goodwin41afec22009-07-08 16:09:28 +0000301}
302
Evan Cheng5a3605f2009-07-28 05:48:47 +0000303static inline
304const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
305 return MIB.addReg(0);
306}
307
308static inline
Evan Cheng6dadbee2009-08-10 02:37:24 +0000309const MachineInstrBuilder &AddDefaultT1CC(const MachineInstrBuilder &MIB,
310 bool isDead = false) {
311 return MIB.addReg(ARM::CPSR, getDefRegState(true) | getDeadRegState(isDead));
Evan Cheng5a3605f2009-07-28 05:48:47 +0000312}
313
314static inline
Evan Chengff5c7c42009-08-15 07:59:10 +0000315const MachineInstrBuilder &AddNoT1CC(const MachineInstrBuilder &MIB) {
316 return MIB.addReg(0);
317}
318
319static inline
Evan Cheng5a3605f2009-07-28 05:48:47 +0000320bool isUncondBranchOpcode(int Opc) {
321 return Opc == ARM::B || Opc == ARM::tB || Opc == ARM::t2B;
322}
323
324static inline
325bool isCondBranchOpcode(int Opc) {
326 return Opc == ARM::Bcc || Opc == ARM::tBcc || Opc == ARM::t2Bcc;
327}
328
329static inline
330bool isJumpTableBranchOpcode(int Opc) {
331 return Opc == ARM::BR_JTr || Opc == ARM::BR_JTm || Opc == ARM::BR_JTadd ||
332 Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT;
333}
334
Bob Wilsonea698652009-10-28 18:26:41 +0000335static inline
336bool isIndirectBranchOpcode(int Opc) {
337 return Opc == ARM::BRIND || Opc == ARM::tBRIND;
338}
339
Evan Cheng05a1bfd2009-08-08 03:20:32 +0000340/// getInstrPredicate - If instruction is predicated, returns its predicate
341/// condition, otherwise returns AL. It also returns the condition code
342/// register by reference.
Evan Cheng16c012d2009-09-28 09:14:39 +0000343ARMCC::CondCodes getInstrPredicate(const MachineInstr *MI, unsigned &PredReg);
Evan Cheng05a1bfd2009-08-08 03:20:32 +0000344
Evan Cheng5a3605f2009-07-28 05:48:47 +0000345int getMatchingCondBranchOpcode(int Opc);
346
347/// emitARMRegPlusImmediate / emitT2RegPlusImmediate - Emits a series of
348/// instructions to materializea destreg = basereg + immediate in ARM / Thumb2
349/// code.
350void emitARMRegPlusImmediate(MachineBasicBlock &MBB,
351 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
352 unsigned DestReg, unsigned BaseReg, int NumBytes,
353 ARMCC::CondCodes Pred, unsigned PredReg,
354 const ARMBaseInstrInfo &TII);
355
356void emitT2RegPlusImmediate(MachineBasicBlock &MBB,
357 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
358 unsigned DestReg, unsigned BaseReg, int NumBytes,
359 ARMCC::CondCodes Pred, unsigned PredReg,
360 const ARMBaseInstrInfo &TII);
361
362
Jim Grosbach770d7182009-08-11 15:33:49 +0000363/// rewriteARMFrameIndex / rewriteT2FrameIndex -
Evan Cheng363cd752009-08-27 01:23:50 +0000364/// Rewrite MI to access 'Offset' bytes from the FP. Return false if the
365/// offset could not be handled directly in MI, and return the left-over
366/// portion by reference.
367bool rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
368 unsigned FrameReg, int &Offset,
369 const ARMBaseInstrInfo &TII);
Evan Cheng5a3605f2009-07-28 05:48:47 +0000370
Evan Cheng363cd752009-08-27 01:23:50 +0000371bool rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
372 unsigned FrameReg, int &Offset,
373 const ARMBaseInstrInfo &TII);
Evan Cheng5a3605f2009-07-28 05:48:47 +0000374
375} // End llvm namespace
376
David Goodwin41afec22009-07-08 16:09:28 +0000377#endif