blob: 8bfa8680a7cb98359388b59ba3ef604eaf02fba4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "PhysRegTracker.h"
16#include "VirtRegMap.h"
17#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
19#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000022#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/CodeGen/Passes.h"
25#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000026#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000029#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/ADT/EquivalenceClasses.h"
31#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/Support/Compiler.h"
35#include <algorithm>
36#include <set>
37#include <queue>
38#include <memory>
39#include <cmath>
40using namespace llvm;
41
42STATISTIC(NumIters , "Number of iterations performed");
43STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000044STATISTIC(NumCoalesce, "Number of copies coalesced");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045
46static RegisterRegAlloc
47linearscanRegAlloc("linearscan", " linear scan register allocator",
48 createLinearScanRegisterAllocator);
49
50namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
52 static char ID;
53 RALinScan() : MachineFunctionPass((intptr_t)&ID) {}
54
55 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
56 typedef std::vector<IntervalPtr> IntervalPtrs;
57 private:
58 /// RelatedRegClasses - This structure is built the first time a function is
59 /// compiled, and keeps track of which register classes have registers that
60 /// belong to multiple classes or have aliases that are in other classes.
61 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
62 std::map<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
63
64 MachineFunction* mf_;
65 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +000066 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +000067 const TargetInstrInfo* tii_;
Chris Lattner1b989192007-12-31 04:13:23 +000068 MachineRegisterInfo *reginfo_;
Evan Chengc4c75f52007-11-03 07:20:12 +000069 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +000071 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +000072 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073
74 /// handled_ - Intervals are added to the handled_ set in the order of their
75 /// start value. This is uses for backtracking.
76 std::vector<LiveInterval*> handled_;
77
78 /// fixed_ - Intervals that correspond to machine registers.
79 ///
80 IntervalPtrs fixed_;
81
82 /// active_ - Intervals that are currently being processed, and which have a
83 /// live range active for the current point.
84 IntervalPtrs active_;
85
86 /// inactive_ - Intervals that are currently being processed, but which have
87 /// a hold at the current point.
88 IntervalPtrs inactive_;
89
90 typedef std::priority_queue<LiveInterval*,
91 std::vector<LiveInterval*>,
92 greater_ptr<LiveInterval> > IntervalHeap;
93 IntervalHeap unhandled_;
94 std::auto_ptr<PhysRegTracker> prt_;
95 std::auto_ptr<VirtRegMap> vrm_;
96 std::auto_ptr<Spiller> spiller_;
97
98 public:
99 virtual const char* getPassName() const {
100 return "Linear Scan Register Allocator";
101 }
102
103 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
104 AU.addRequired<LiveIntervals>();
David Greene1d80f1b2007-09-06 16:18:45 +0000105 // Make sure PassManager knows which analyses to make available
106 // to coalescing and which analyses coalescing invalidates.
107 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000108 AU.addRequired<LiveStacks>();
109 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000110 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000111 AU.addPreserved<MachineLoopInfo>();
112 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 MachineFunctionPass::getAnalysisUsage(AU);
114 }
115
116 /// runOnMachineFunction - register allocate the whole function
117 bool runOnMachineFunction(MachineFunction&);
118
119 private:
120 /// linearScan - the linear scan algorithm
121 void linearScan();
122
123 /// initIntervalSets - initialize the interval sets.
124 ///
125 void initIntervalSets();
126
127 /// processActiveIntervals - expire old intervals and move non-overlapping
128 /// ones to the inactive list.
129 void processActiveIntervals(unsigned CurPoint);
130
131 /// processInactiveIntervals - expire old intervals and move overlapping
132 /// ones to the active list.
133 void processInactiveIntervals(unsigned CurPoint);
134
135 /// assignRegOrStackSlotAtInterval - assign a register if one
136 /// is available, or spill.
137 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
138
Evan Chengc4c75f52007-11-03 07:20:12 +0000139 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
140 /// try allocate the definition the same register as the source register
141 /// if the register is not defined during live time of the interval. This
142 /// eliminate a copy. This is used to coalesce copies which were not
143 /// coalesced away before allocation either due to dest and src being in
144 /// different register classes or because the coalescer was overly
145 /// conservative.
146 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148 ///
149 /// register handling helpers
150 ///
151
152 /// getFreePhysReg - return a free physical register for this virtual
153 /// register interval if we have one, otherwise return 0.
154 unsigned getFreePhysReg(LiveInterval* cur);
155
156 /// assignVirt2StackSlot - assigns this virtual register to a
157 /// stack slot. returns the stack slot
158 int assignVirt2StackSlot(unsigned virtReg);
159
160 void ComputeRelatedRegClasses();
161
162 template <typename ItTy>
163 void printIntervals(const char* const str, ItTy i, ItTy e) const {
164 if (str) DOUT << str << " intervals:\n";
165 for (; i != e; ++i) {
166 DOUT << "\t" << *i->first << " -> ";
167 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000168 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169 reg = vrm_->getPhys(reg);
170 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000171 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172 }
173 }
174 };
175 char RALinScan::ID = 0;
176}
177
Evan Cheng14f8a502008-06-04 09:18:41 +0000178static RegisterPass<RALinScan>
179X("linearscan-regalloc", "Linear Scan Register Allocator");
180
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181void RALinScan::ComputeRelatedRegClasses() {
Dan Gohman1e57df32008-02-10 18:45:23 +0000182 const TargetRegisterInfo &TRI = *tri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183
184 // First pass, add all reg classes to the union, and determine at least one
185 // reg class that each register is in.
186 bool HasAliases = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000187 for (TargetRegisterInfo::regclass_iterator RCI = TRI.regclass_begin(),
188 E = TRI.regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 RelatedRegClasses.insert(*RCI);
190 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
191 I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000192 HasAliases = HasAliases || *TRI.getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193
194 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
195 if (PRC) {
196 // Already processed this register. Just make sure we know that
197 // multiple register classes share a register.
198 RelatedRegClasses.unionSets(PRC, *RCI);
199 } else {
200 PRC = *RCI;
201 }
202 }
203 }
204
205 // Second pass, now that we know conservatively what register classes each reg
206 // belongs to, add info about aliases. We don't need to do this for targets
207 // without register aliases.
208 if (HasAliases)
209 for (std::map<unsigned, const TargetRegisterClass*>::iterator
210 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
211 I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000212 for (const unsigned *AS = TRI.getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
214}
215
Evan Chengc4c75f52007-11-03 07:20:12 +0000216/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
217/// try allocate the definition the same register as the source register
218/// if the register is not defined during live time of the interval. This
219/// eliminate a copy. This is used to coalesce copies which were not
220/// coalesced away before allocation either due to dest and src being in
221/// different register classes or because the coalescer was overly
222/// conservative.
223unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000224 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000225 return Reg;
226
227 VNInfo *vni = cur.getValNumInfo(0);
228 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
229 return Reg;
230 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
231 unsigned SrcReg, DstReg;
232 if (!CopyMI || !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg))
233 return Reg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000234 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000235 if (!vrm_->isAssignedReg(SrcReg))
236 return Reg;
237 else
238 SrcReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000239 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000240 if (Reg == SrcReg)
241 return Reg;
242
Chris Lattner1b989192007-12-31 04:13:23 +0000243 const TargetRegisterClass *RC = reginfo_->getRegClass(cur.reg);
Evan Chengc4c75f52007-11-03 07:20:12 +0000244 if (!RC->contains(SrcReg))
245 return Reg;
246
247 // Try to coalesce.
248 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, SrcReg)) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000249 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(SrcReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000250 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000251 vrm_->clearVirt(cur.reg);
252 vrm_->assignVirt2Phys(cur.reg, SrcReg);
253 ++NumCoalesce;
254 return SrcReg;
255 }
256
257 return Reg;
258}
259
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
261 mf_ = &fn;
262 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000263 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000264 tii_ = tm_->getInstrInfo();
Chris Lattner1b989192007-12-31 04:13:23 +0000265 reginfo_ = &mf_->getRegInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000266 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000268 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000269 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270
David Greene1d80f1b2007-09-06 16:18:45 +0000271 // We don't run the coalescer here because we have no reason to
272 // interact with it. If the coalescer requires interaction, it
273 // won't do anything. If it doesn't require interaction, we assume
274 // it was run as a separate pass.
275
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // If this is the first function compiled, compute the related reg classes.
277 if (RelatedRegClasses.empty())
278 ComputeRelatedRegClasses();
279
Dan Gohman1e57df32008-02-10 18:45:23 +0000280 if (!prt_.get()) prt_.reset(new PhysRegTracker(*tri_));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 vrm_.reset(new VirtRegMap(*mf_));
282 if (!spiller_.get()) spiller_.reset(createSpiller());
283
284 initIntervalSets();
285
286 linearScan();
287
288 // Rewrite spill code and update the PhysRegsUsed set.
289 spiller_->runOnMachineFunction(*mf_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 vrm_.reset(); // Free the VirtRegMap
291
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 while (!unhandled_.empty()) unhandled_.pop();
293 fixed_.clear();
294 active_.clear();
295 inactive_.clear();
296 handled_.clear();
297
298 return true;
299}
300
301/// initIntervalSets - initialize the interval sets.
302///
303void RALinScan::initIntervalSets()
304{
305 assert(unhandled_.empty() && fixed_.empty() &&
306 active_.empty() && inactive_.empty() &&
307 "interval sets should be empty on initialization");
308
309 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000310 if (TargetRegisterInfo::isPhysicalRegister(i->second.reg)) {
Chris Lattner1b989192007-12-31 04:13:23 +0000311 reginfo_->setPhysRegUsed(i->second.reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 fixed_.push_back(std::make_pair(&i->second, i->second.begin()));
313 } else
314 unhandled_.push(&i->second);
315 }
316}
317
318void RALinScan::linearScan()
319{
320 // linear scan algorithm
321 DOUT << "********** LINEAR SCAN **********\n";
322 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
323
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325
326 while (!unhandled_.empty()) {
327 // pick the interval with the earliest start point
328 LiveInterval* cur = unhandled_.top();
329 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000330 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
332
Evan Chenga3186992008-04-03 16:40:27 +0000333 if (!cur->empty()) {
334 processActiveIntervals(cur->beginNumber());
335 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336
Evan Chenga3186992008-04-03 16:40:27 +0000337 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
338 "Can only allocate virtual registers!");
339 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340
341 // Allocating a virtual register. try to find a free
342 // physical register or spill an interval (possibly this one) in order to
343 // assign it one.
344 assignRegOrStackSlotAtInterval(cur);
345
346 DEBUG(printIntervals("active", active_.begin(), active_.end()));
347 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
348 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349
350 // expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000351 while (!active_.empty()) {
352 IntervalPtr &IP = active_.back();
353 unsigned reg = IP.first->reg;
354 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000355 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 "Can only allocate virtual registers!");
357 reg = vrm_->getPhys(reg);
358 prt_->delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000359 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 }
361
362 // expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000363 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000364 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000365 DOUT << "\tinterval " << *i->first << " expired\n");
366 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367
Evan Chengcecc8222007-11-17 00:40:40 +0000368 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000369 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000370 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000371 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000372 LiveInterval &cur = i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000373 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000374 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000375 if (isPhys)
Evan Chengf5cdf122007-10-17 02:12:22 +0000376 Reg = i->second.reg;
377 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000378 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000379 if (!Reg)
380 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000381 // Ignore splited live intervals.
382 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
383 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000384 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
385 I != E; ++I) {
386 const LiveRange &LR = *I;
Evan Chengf5cdf122007-10-17 02:12:22 +0000387 if (li_->findLiveInMBBs(LR, LiveInMBBs)) {
388 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
389 if (LiveInMBBs[i] != EntryMBB)
390 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000391 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 }
393 }
394 }
395
396 DOUT << *vrm_;
397}
398
399/// processActiveIntervals - expire old intervals and move non-overlapping ones
400/// to the inactive list.
401void RALinScan::processActiveIntervals(unsigned CurPoint)
402{
403 DOUT << "\tprocessing active intervals:\n";
404
405 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
406 LiveInterval *Interval = active_[i].first;
407 LiveInterval::iterator IntervalPos = active_[i].second;
408 unsigned reg = Interval->reg;
409
410 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
411
412 if (IntervalPos == Interval->end()) { // Remove expired intervals.
413 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000414 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 "Can only allocate virtual registers!");
416 reg = vrm_->getPhys(reg);
417 prt_->delRegUse(reg);
418
419 // Pop off the end of the list.
420 active_[i] = active_.back();
421 active_.pop_back();
422 --i; --e;
423
424 } else if (IntervalPos->start > CurPoint) {
425 // Move inactive intervals to inactive list.
426 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000427 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 "Can only allocate virtual registers!");
429 reg = vrm_->getPhys(reg);
430 prt_->delRegUse(reg);
431 // add to inactive.
432 inactive_.push_back(std::make_pair(Interval, IntervalPos));
433
434 // Pop off the end of the list.
435 active_[i] = active_.back();
436 active_.pop_back();
437 --i; --e;
438 } else {
439 // Otherwise, just update the iterator position.
440 active_[i].second = IntervalPos;
441 }
442 }
443}
444
445/// processInactiveIntervals - expire old intervals and move overlapping
446/// ones to the active list.
447void RALinScan::processInactiveIntervals(unsigned CurPoint)
448{
449 DOUT << "\tprocessing inactive intervals:\n";
450
451 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
452 LiveInterval *Interval = inactive_[i].first;
453 LiveInterval::iterator IntervalPos = inactive_[i].second;
454 unsigned reg = Interval->reg;
455
456 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
457
458 if (IntervalPos == Interval->end()) { // remove expired intervals.
459 DOUT << "\t\tinterval " << *Interval << " expired\n";
460
461 // Pop off the end of the list.
462 inactive_[i] = inactive_.back();
463 inactive_.pop_back();
464 --i; --e;
465 } else if (IntervalPos->start <= CurPoint) {
466 // move re-activated intervals in active list
467 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000468 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 "Can only allocate virtual registers!");
470 reg = vrm_->getPhys(reg);
471 prt_->addRegUse(reg);
472 // add to active
473 active_.push_back(std::make_pair(Interval, IntervalPos));
474
475 // Pop off the end of the list.
476 inactive_[i] = inactive_.back();
477 inactive_.pop_back();
478 --i; --e;
479 } else {
480 // Otherwise, just update the iterator position.
481 inactive_[i].second = IntervalPos;
482 }
483 }
484}
485
486/// updateSpillWeights - updates the spill weights of the specifed physical
487/// register and its weight.
488static void updateSpillWeights(std::vector<float> &Weights,
489 unsigned reg, float weight,
Dan Gohman1e57df32008-02-10 18:45:23 +0000490 const TargetRegisterInfo *TRI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 Weights[reg] += weight;
Dan Gohman1e57df32008-02-10 18:45:23 +0000492 for (const unsigned* as = TRI->getAliasSet(reg); *as; ++as)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 Weights[*as] += weight;
494}
495
496static
497RALinScan::IntervalPtrs::iterator
498FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
499 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
500 I != E; ++I)
501 if (I->first == LI) return I;
502 return IP.end();
503}
504
505static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
506 for (unsigned i = 0, e = V.size(); i != e; ++i) {
507 RALinScan::IntervalPtr &IP = V[i];
508 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
509 IP.second, Point);
510 if (I != IP.first->begin()) --I;
511 IP.second = I;
512 }
513}
514
Evan Cheng14f8a502008-06-04 09:18:41 +0000515/// addStackInterval - Create a LiveInterval for stack if the specified live
516/// interval has been spilled.
517static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
518 LiveIntervals *li_, VirtRegMap &vrm_) {
519 int SS = vrm_.getStackSlot(cur->reg);
520 if (SS == VirtRegMap::NO_STACK_SLOT)
521 return;
522 LiveInterval &SI = ls_->getOrCreateInterval(SS);
523 VNInfo *VNI;
524 if (SI.getNumValNums())
525 VNI = SI.getValNumInfo(0);
526 else
527 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
528
529 LiveInterval &RI = li_->getInterval(cur->reg);
530 // FIXME: This may be overly conservative.
531 SI.MergeRangesInAsValue(RI, VNI);
532 SI.weight += RI.weight;
533}
534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
536/// spill.
537void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
538{
539 DOUT << "\tallocating current interval: ";
540
Evan Chenga3186992008-04-03 16:40:27 +0000541 // This is an implicitly defined live interval, just assign any register.
542 const TargetRegisterClass *RC = reginfo_->getRegClass(cur->reg);
543 if (cur->empty()) {
544 unsigned physReg = cur->preference;
545 if (!physReg)
546 physReg = *RC->allocation_order_begin(*mf_);
547 DOUT << tri_->getName(physReg) << '\n';
548 // Note the register is not really in use.
549 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000550 return;
551 }
552
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 PhysRegTracker backupPrt = *prt_;
554
555 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
556 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000558
559 // If this live interval is defined by a move instruction and its source is
560 // assigned a physical register that is compatible with the target register
561 // class, then we should try to assign it the same register.
562 // This can happen when the move is from a larger register class to a smaller
563 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
564 if (!cur->preference && cur->containsOneValue()) {
565 VNInfo *vni = cur->getValNumInfo(0);
566 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
567 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
568 unsigned SrcReg, DstReg;
Evan Cheng1fbf9c22008-04-11 17:55:47 +0000569 if (CopyMI && tii_->isMoveInstr(*CopyMI, SrcReg, DstReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000570 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000571 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000572 Reg = SrcReg;
573 else if (vrm_->isAssignedReg(SrcReg))
574 Reg = vrm_->getPhys(SrcReg);
575 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
576 cur->preference = Reg;
577 }
578 }
579 }
580
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 // for every interval in inactive we overlap with, mark the
582 // register as not free and update spill weights.
583 for (IntervalPtrs::const_iterator i = inactive_.begin(),
584 e = inactive_.end(); i != e; ++i) {
585 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000586 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 "Can only allocate virtual registers!");
Chris Lattner1b989192007-12-31 04:13:23 +0000588 const TargetRegisterClass *RegRC = reginfo_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 // If this is not in a related reg class to the register we're allocating,
590 // don't check it.
591 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
592 cur->overlapsFrom(*i->first, i->second-1)) {
593 Reg = vrm_->getPhys(Reg);
594 prt_->addRegUse(Reg);
595 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
596 }
597 }
598
599 // Speculatively check to see if we can get a register right now. If not,
600 // we know we won't be able to by adding more constraints. If so, we can
601 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
602 // is very bad (it contains all callee clobbered registers for any functions
603 // with a call), so we want to avoid doing that if possible.
604 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000605 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 if (physReg) {
607 // We got a register. However, if it's in the fixed_ list, we might
608 // conflict with it. Check to see if we conflict with it or any of its
609 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000610 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000611 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 RegAliases.insert(*AS);
613
614 bool ConflictsWithFixed = false;
615 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
616 IntervalPtr &IP = fixed_[i];
617 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
618 // Okay, this reg is on the fixed list. Check to see if we actually
619 // conflict.
620 LiveInterval *I = IP.first;
621 if (I->endNumber() > StartPosition) {
622 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
623 IP.second = II;
624 if (II != I->begin() && II->start > StartPosition)
625 --II;
626 if (cur->overlapsFrom(*I, II)) {
627 ConflictsWithFixed = true;
628 break;
629 }
630 }
631 }
632 }
633
634 // Okay, the register picked by our speculative getFreePhysReg call turned
635 // out to be in use. Actually add all of the conflicting fixed registers to
636 // prt so we can do an accurate query.
637 if (ConflictsWithFixed) {
638 // For every interval in fixed we overlap with, mark the register as not
639 // free and update spill weights.
640 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
641 IntervalPtr &IP = fixed_[i];
642 LiveInterval *I = IP.first;
643
644 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
645 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
646 I->endNumber() > StartPosition) {
647 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
648 IP.second = II;
649 if (II != I->begin() && II->start > StartPosition)
650 --II;
651 if (cur->overlapsFrom(*I, II)) {
652 unsigned reg = I->reg;
653 prt_->addRegUse(reg);
654 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
655 }
656 }
657 }
658
659 // Using the newly updated prt_ object, which includes conflicts in the
660 // future, see if there are any registers available.
661 physReg = getFreePhysReg(cur);
662 }
663 }
664
665 // Restore the physical register tracker, removing information about the
666 // future.
667 *prt_ = backupPrt;
668
669 // if we find a free register, we are done: assign this virtual to
670 // the free physical register and add this interval to the active
671 // list.
672 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000673 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 vrm_->assignVirt2Phys(cur->reg, physReg);
675 prt_->addRegUse(physReg);
676 active_.push_back(std::make_pair(cur, cur->begin()));
677 handled_.push_back(cur);
678 return;
679 }
680 DOUT << "no free registers\n";
681
682 // Compile the spill weights into an array that is better for scanning.
Dan Gohman1e57df32008-02-10 18:45:23 +0000683 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 for (std::vector<std::pair<unsigned, float> >::iterator
685 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000686 updateSpillWeights(SpillWeights, I->first, I->second, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
688 // for each interval in active, update spill weights.
689 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
690 i != e; ++i) {
691 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000692 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 "Can only allocate virtual registers!");
694 reg = vrm_->getPhys(reg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000695 updateSpillWeights(SpillWeights, reg, i->first->weight, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 }
697
698 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
699
700 // Find a register to spill.
701 float minWeight = HUGE_VALF;
702 unsigned minReg = cur->preference; // Try the preferred register first.
703
704 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
705 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
706 e = RC->allocation_order_end(*mf_); i != e; ++i) {
707 unsigned reg = *i;
708 if (minWeight > SpillWeights[reg]) {
709 minWeight = SpillWeights[reg];
710 minReg = reg;
711 }
712 }
713
714 // If we didn't find a register that is spillable, try aliases?
715 if (!minReg) {
716 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
717 e = RC->allocation_order_end(*mf_); i != e; ++i) {
718 unsigned reg = *i;
719 // No need to worry about if the alias register size < regsize of RC.
720 // We are going to spill all registers that alias it anyway.
Dan Gohman1e57df32008-02-10 18:45:23 +0000721 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 if (minWeight > SpillWeights[*as]) {
723 minWeight = SpillWeights[*as];
724 minReg = *as;
725 }
726 }
727 }
728
729 // All registers must have inf weight. Just grab one!
Evan Cheng14cc83f2008-03-11 07:19:34 +0000730 if (!minReg) {
Evan Cheng39033332008-03-13 17:42:48 +0000731 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
732 if (cur->weight == HUGE_VALF || cur->getSize() == 1)
733 // Spill a physical register around defs and uses.
734 li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000735 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 }
737
738 DOUT << "\t\tregister with min weight: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000739 << tri_->getName(minReg) << " (" << minWeight << ")\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740
741 // if the current has the minimum weight, we need to spill it and
742 // add any added intervals back to unhandled, and restart
743 // linearscan.
744 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
745 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 std::vector<LiveInterval*> added =
Evan Chengcecc8222007-11-17 00:40:40 +0000747 li_->addIntervalsForSpills(*cur, loopInfo, *vrm_);
Evan Cheng14f8a502008-06-04 09:18:41 +0000748 addStackInterval(cur, ls_, li_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 if (added.empty())
750 return; // Early exit if all spills were folded.
751
752 // Merge added with unhandled. Note that we know that
753 // addIntervalsForSpills returns intervals sorted by their starting
754 // point.
755 for (unsigned i = 0, e = added.size(); i != e; ++i)
756 unhandled_.push(added[i]);
757 return;
758 }
759
760 ++NumBacktracks;
761
762 // push the current interval back to unhandled since we are going
763 // to re-run at least this iteration. Since we didn't modify it it
764 // should go back right in the front of the list
765 unhandled_.push(cur);
766
767 // otherwise we spill all intervals aliasing the register with
768 // minimum weight, rollback to the interval with the earliest
769 // start point and let the linear scan algorithm run again
770 std::vector<LiveInterval*> added;
Dan Gohman1e57df32008-02-10 18:45:23 +0000771 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 "did not choose a register to spill?");
Dan Gohman1e57df32008-02-10 18:45:23 +0000773 BitVector toSpill(tri_->getNumRegs());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774
775 // We are going to spill minReg and all its aliases.
776 toSpill[minReg] = true;
Dan Gohman1e57df32008-02-10 18:45:23 +0000777 for (const unsigned* as = tri_->getAliasSet(minReg); *as; ++as)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 toSpill[*as] = true;
779
780 // the earliest start of a spilled interval indicates up to where
781 // in handled we need to roll back
782 unsigned earliestStart = cur->beginNumber();
783
784 // set of spilled vregs (used later to rollback properly)
Evan Chengc4c75f52007-11-03 07:20:12 +0000785 SmallSet<unsigned, 32> spilled;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786
787 // spill live intervals of virtual regs mapped to the physical register we
788 // want to clear (and its aliases). We only spill those that overlap with the
789 // current interval as the rest do not affect its allocation. we also keep
790 // track of the earliest start of all spilled live intervals since this will
791 // mark our rollback point.
792 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
793 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000794 if (//TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 toSpill[vrm_->getPhys(reg)] &&
796 cur->overlapsFrom(*i->first, i->second)) {
797 DOUT << "\t\t\tspilling(a): " << *i->first << '\n';
798 earliestStart = std::min(earliestStart, i->first->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 std::vector<LiveInterval*> newIs =
Evan Chengcecc8222007-11-17 00:40:40 +0000800 li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_);
Evan Cheng14f8a502008-06-04 09:18:41 +0000801 addStackInterval(i->first, ls_, li_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
803 spilled.insert(reg);
804 }
805 }
806 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
807 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000808 if (//TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809 toSpill[vrm_->getPhys(reg)] &&
810 cur->overlapsFrom(*i->first, i->second-1)) {
811 DOUT << "\t\t\tspilling(i): " << *i->first << '\n';
812 earliestStart = std::min(earliestStart, i->first->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 std::vector<LiveInterval*> newIs =
Evan Chengcecc8222007-11-17 00:40:40 +0000814 li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_);
Evan Cheng14f8a502008-06-04 09:18:41 +0000815 addStackInterval(i->first, ls_, li_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
817 spilled.insert(reg);
818 }
819 }
820
821 DOUT << "\t\trolling back to: " << earliestStart << '\n';
822
823 // Scan handled in reverse order up to the earliest start of a
824 // spilled live interval and undo each one, restoring the state of
825 // unhandled.
826 while (!handled_.empty()) {
827 LiveInterval* i = handled_.back();
828 // If this interval starts before t we are done.
829 if (i->beginNumber() < earliestStart)
830 break;
831 DOUT << "\t\t\tundo changes for: " << *i << '\n';
832 handled_.pop_back();
833
834 // When undoing a live interval allocation we must know if it is active or
835 // inactive to properly update the PhysRegTracker and the VirtRegMap.
836 IntervalPtrs::iterator it;
837 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
838 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000839 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 if (!spilled.count(i->reg))
841 unhandled_.push(i);
842 prt_->delRegUse(vrm_->getPhys(i->reg));
843 vrm_->clearVirt(i->reg);
844 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
845 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000846 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 if (!spilled.count(i->reg))
848 unhandled_.push(i);
849 vrm_->clearVirt(i->reg);
850 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +0000851 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 "Can only allocate virtual registers!");
853 vrm_->clearVirt(i->reg);
854 unhandled_.push(i);
855 }
Evan Chengb6aa6712007-11-04 08:32:21 +0000856
857 // It interval has a preference, it must be defined by a copy. Clear the
858 // preference now since the source interval allocation may have been undone
859 // as well.
860 i->preference = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 }
862
863 // Rewind the iterators in the active, inactive, and fixed lists back to the
864 // point we reverted to.
865 RevertVectorIteratorsTo(active_, earliestStart);
866 RevertVectorIteratorsTo(inactive_, earliestStart);
867 RevertVectorIteratorsTo(fixed_, earliestStart);
868
869 // scan the rest and undo each interval that expired after t and
870 // insert it in active (the next iteration of the algorithm will
871 // put it in inactive if required)
872 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
873 LiveInterval *HI = handled_[i];
874 if (!HI->expiredAt(earliestStart) &&
875 HI->expiredAt(cur->beginNumber())) {
876 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
877 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +0000878 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 prt_->addRegUse(vrm_->getPhys(HI->reg));
880 }
881 }
882
883 // merge added with unhandled
884 for (unsigned i = 0, e = added.size(); i != e; ++i)
885 unhandled_.push(added[i]);
886}
887
888/// getFreePhysReg - return a free physical register for this virtual register
889/// interval if we have one, otherwise return 0.
890unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +0000891 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000892 unsigned MaxInactiveCount = 0;
893
Chris Lattner1b989192007-12-31 04:13:23 +0000894 const TargetRegisterClass *RC = reginfo_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
896
897 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
898 i != e; ++i) {
899 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000900 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 "Can only allocate virtual registers!");
902
903 // If this is not in a related reg class to the register we're allocating,
904 // don't check it.
Chris Lattner1b989192007-12-31 04:13:23 +0000905 const TargetRegisterClass *RegRC = reginfo_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
907 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +0000908 if (inactiveCounts.size() <= reg)
909 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 ++inactiveCounts[reg];
911 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
912 }
913 }
914
915 unsigned FreeReg = 0;
916 unsigned FreeRegInactiveCount = 0;
917
918 // If copy coalescer has assigned a "preferred" register, check if it's
919 // available first.
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000920 if (cur->preference) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 if (prt_->isRegAvail(cur->preference)) {
922 DOUT << "\t\tassigned the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000923 << tri_->getName(cur->preference) << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 return cur->preference;
925 } else
926 DOUT << "\t\tunable to assign the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000927 << tri_->getName(cur->preference) << "\n";
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000928 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929
930 // Scan for the first available register.
931 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
932 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
Evan Chengaf091bd2008-03-24 23:28:21 +0000933 assert(I != E && "No allocatable register in this register class!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 for (; I != E; ++I)
935 if (prt_->isRegAvail(*I)) {
936 FreeReg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +0000937 if (FreeReg < inactiveCounts.size())
938 FreeRegInactiveCount = inactiveCounts[FreeReg];
939 else
940 FreeRegInactiveCount = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 break;
942 }
Chris Lattner9f6dc2c2008-02-26 22:08:41 +0000943
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 // If there are no free regs, or if this reg has the max inactive count,
945 // return this register.
946 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) return FreeReg;
947
948 // Continue scanning the registers, looking for the one with the highest
949 // inactive count. Alkis found that this reduced register pressure very
950 // slightly on X86 (in rev 1.94 of this file), though this should probably be
951 // reevaluated now.
952 for (; I != E; ++I) {
953 unsigned Reg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +0000954 if (prt_->isRegAvail(Reg) && Reg < inactiveCounts.size() &&
955 FreeRegInactiveCount < inactiveCounts[Reg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 FreeReg = Reg;
957 FreeRegInactiveCount = inactiveCounts[Reg];
958 if (FreeRegInactiveCount == MaxInactiveCount)
959 break; // We found the one with the max inactive count.
960 }
961 }
962
963 return FreeReg;
964}
965
966FunctionPass* llvm::createLinearScanRegisterAllocator() {
967 return new RALinScan();
968}