blob: 804ba39f69a6bc032187e6fb6125f569744e5756 [file] [log] [blame]
Nate Begeman8c00f8c2005-08-04 07:12:09 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86Subtarget.h"
Evan Chenga26eb5e2006-10-06 09:17:41 +000015#include "X86GenSubtarget.inc"
Nate Begemanfb5792f2005-07-12 01:41:54 +000016#include "llvm/Module.h"
Jim Laskey05a059d2006-09-07 12:23:47 +000017#include "llvm/Support/CommandLine.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000018#include <iostream>
Nate Begemanfb5792f2005-07-12 01:41:54 +000019using namespace llvm;
20
Jim Laskey05a059d2006-09-07 12:23:47 +000021cl::opt<X86Subtarget::AsmWriterFlavorTy>
Chris Lattnercdb341d2006-09-07 22:29:41 +000022AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::unset),
Jim Laskey05a059d2006-09-07 12:23:47 +000023 cl::desc("Choose style of code to emit from X86 backend:"),
24 cl::values(
25 clEnumValN(X86Subtarget::att, "att", " Emit AT&T-style assembly"),
26 clEnumValN(X86Subtarget::intel, "intel", " Emit Intel-style assembly"),
Chris Lattnercdb341d2006-09-07 22:29:41 +000027 clEnumValEnd));
Jim Laskey05a059d2006-09-07 12:23:47 +000028
Evan Cheng751c0e12006-10-16 21:00:37 +000029
Chris Lattner1e39a152006-01-28 06:05:41 +000030/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
31/// specified arguments. If we can't run cpuid on the host, return true.
Evan Cheng751c0e12006-10-16 21:00:37 +000032bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
33 unsigned *rECX, unsigned *rEDX) {
Evan Cheng25ab6902006-09-08 06:48:29 +000034#if defined(__x86_64__)
Evan Chengf896d1e2006-10-17 00:24:49 +000035 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
36 asm ("movq\t%%rbx, %%rsi\n\t"
37 "cpuid\n\t"
38 "xchgq\t%%rbx, %%rsi\n\t"
Evan Cheng25ab6902006-09-08 06:48:29 +000039 : "=a" (*rEAX),
40 "=S" (*rEBX),
41 "=c" (*rECX),
42 "=d" (*rEDX)
43 : "a" (value));
44 return false;
45#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Evan Cheng559806f2006-01-27 08:10:46 +000046#if defined(__GNUC__)
47 asm ("pushl\t%%ebx\n\t"
48 "cpuid\n\t"
Evan Chengb3a7e212006-01-27 19:30:30 +000049 "movl\t%%ebx, %%esi\n\t"
Evan Cheng559806f2006-01-27 08:10:46 +000050 "popl\t%%ebx"
Jeff Cohen41adb0d2006-01-28 18:09:06 +000051 : "=a" (*rEAX),
52 "=S" (*rEBX),
53 "=c" (*rECX),
54 "=d" (*rEDX)
Evan Cheng559806f2006-01-27 08:10:46 +000055 : "a" (value));
Chris Lattner1e39a152006-01-28 06:05:41 +000056 return false;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000057#elif defined(_MSC_VER)
58 __asm {
59 mov eax,value
60 cpuid
61 mov esi,rEAX
62 mov dword ptr [esi],eax
63 mov esi,rEBX
64 mov dword ptr [esi],ebx
65 mov esi,rECX
66 mov dword ptr [esi],ecx
67 mov esi,rEDX
68 mov dword ptr [esi],edx
69 }
70 return false;
Evan Cheng559806f2006-01-27 08:10:46 +000071#endif
72#endif
Chris Lattner1e39a152006-01-28 06:05:41 +000073 return true;
Evan Cheng559806f2006-01-27 08:10:46 +000074}
75
Evan Chenga26eb5e2006-10-06 09:17:41 +000076void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +000077 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Jeff Cohena3496402006-01-28 18:47:32 +000078 union {
Jeff Cohen216d2812006-01-28 19:48:34 +000079 unsigned u[3];
80 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +000081 } text;
82
Evan Cheng751c0e12006-10-16 21:00:37 +000083 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
Evan Chengabc346c2006-10-06 08:21:07 +000084 return;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000085
Evan Chengabc346c2006-10-06 08:21:07 +000086 // FIXME: support for AMD family of processors.
87 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
Evan Cheng751c0e12006-10-16 21:00:37 +000088 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Evan Chengabc346c2006-10-06 08:21:07 +000089
90 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
91 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
92 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
93 if (ECX & 0x1) X86SSELevel = SSE3;
94
Evan Cheng751c0e12006-10-16 21:00:37 +000095 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Chengabc346c2006-10-06 08:21:07 +000096 HasX86_64 = (EDX >> 29) & 0x1;
Evan Cheng559806f2006-01-27 08:10:46 +000097 }
98}
Evan Cheng97c7fc32006-01-26 09:53:06 +000099
Evan Chenga26eb5e2006-10-06 09:17:41 +0000100static const char *GetCurrentX86CPU() {
101 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Evan Cheng751c0e12006-10-16 21:00:37 +0000102 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
Evan Chenga26eb5e2006-10-06 09:17:41 +0000103 return "generic";
104 unsigned Family = (EAX >> 8) & 0xf; // Bits 8 - 11
105 unsigned Model = (EAX >> 4) & 0xf; // Bits 4 - 7
Evan Cheng751c0e12006-10-16 21:00:37 +0000106 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Cheng3cff9f82006-10-06 18:57:51 +0000107 bool Em64T = (EDX >> 29) & 0x1;
Evan Chenga26eb5e2006-10-06 09:17:41 +0000108
109 union {
110 unsigned u[3];
111 char c[12];
112 } text;
113
Evan Cheng751c0e12006-10-16 21:00:37 +0000114 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000115 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
116 switch (Family) {
117 case 3:
118 return "i386";
119 case 4:
120 return "i486";
121 case 5:
122 switch (Model) {
123 case 4: return "pentium-mmx";
124 default: return "pentium";
125 }
126 case 6:
127 switch (Model) {
128 case 1: return "pentiumpro";
129 case 3:
130 case 5:
131 case 6: return "pentium2";
132 case 7:
133 case 8:
134 case 10:
135 case 11: return "pentium3";
136 case 9:
137 case 13: return "pentium-m";
138 case 14: return "yonah";
139 case 15: return "core2";
140 default: return "i686";
141 }
142 case 15: {
143 switch (Model) {
144 case 3:
145 case 4:
146 return (Em64T) ? "nocona" : "prescott";
147 default:
148 return (Em64T) ? "x86-64" : "pentium4";
149 }
150 }
151
152 default:
153 return "generic";
154 }
155 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
156 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
157 // appears to be no way to generate the wide variety of AMD-specific targets
158 // from the information returned from CPUID.
159 switch (Family) {
160 case 4:
161 return "i486";
162 case 5:
163 switch (Model) {
164 case 6:
165 case 7: return "k6";
166 case 8: return "k6-2";
167 case 9:
168 case 13: return "k6-3";
169 default: return "pentium";
170 }
171 case 6:
172 switch (Model) {
173 case 4: return "athlon-tbird";
174 case 6:
175 case 7:
176 case 8: return "athlon-mp";
177 case 10: return "athlon-xp";
178 default: return "athlon";
179 }
180 case 15:
181 switch (Model) {
182 case 5: return "athlon-fx"; // also opteron
183 default: return "athlon64";
184 }
185
186 default:
187 return "generic";
188 }
189 } else {
190 return "generic";
191 }
192}
193
Evan Cheng25ab6902006-09-08 06:48:29 +0000194X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
Evan Cheng8e0055d2006-10-04 18:33:00 +0000195 : AsmFlavor(AsmWriterFlavor)
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 , X86SSELevel(NoMMXSSE)
Evan Cheng25ab6902006-09-08 06:48:29 +0000197 , HasX86_64(false)
198 , stackAlignment(8)
199 // FIXME: this is a known good value for Yonah. How about others?
200 , MinRepStrSizeThreshold(128)
201 , Is64Bit(is64Bit)
202 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Chris Lattner104988a2006-01-27 22:37:09 +0000203
Evan Cheng97c7fc32006-01-26 09:53:06 +0000204 // Determine default and user specified characteristics
Evan Chenga26eb5e2006-10-06 09:17:41 +0000205 if (!FS.empty()) {
206 // If feature string is not empty, parse features string.
207 std::string CPU = GetCurrentX86CPU();
208 ParseSubtargetFeatures(FS, CPU);
209 } else
210 // Otherwise, use CPUID to auto-detect feature set.
211 AutoDetectSubtargetFeatures();
212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Is64Bit && !HasX86_64) {
214 std::cerr << "Warning: Generation of 64-bit code for a 32-bit processor "
215 "requested.\n";
216 HasX86_64 = true;
217 }
218
Nate Begemanfb5792f2005-07-12 01:41:54 +0000219 // Set the boolean corresponding to the current target triple, or the default
220 // if one cannot be determined, to true.
221 const std::string& TT = M.getTargetTriple();
222 if (TT.length() > 5) {
Chris Lattnere5600e52005-11-21 22:31:58 +0000223 if (TT.find("cygwin") != std::string::npos ||
224 TT.find("mingw") != std::string::npos)
225 TargetType = isCygwin;
226 else if (TT.find("darwin") != std::string::npos)
227 TargetType = isDarwin;
228 else if (TT.find("win32") != std::string::npos)
229 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000230 } else if (TT.empty()) {
231#if defined(__CYGWIN__) || defined(__MINGW32__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000232 TargetType = isCygwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000233#elif defined(__APPLE__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000234 TargetType = isDarwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000235#elif defined(_WIN32)
Chris Lattnere5600e52005-11-21 22:31:58 +0000236 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000237#endif
238 }
239
Chris Lattnercdb341d2006-09-07 22:29:41 +0000240 // If the asm syntax hasn't been overridden on the command line, use whatever
241 // the target wants.
242 if (AsmFlavor == X86Subtarget::unset) {
243 if (TargetType == isWindows) {
244 AsmFlavor = X86Subtarget::intel;
245 } else {
246 AsmFlavor = X86Subtarget::att;
247 }
248 }
249
Evan Cheng932ad512006-05-25 21:59:08 +0000250 if (TargetType == isDarwin || TargetType == isCygwin)
Nate Begemanfb5792f2005-07-12 01:41:54 +0000251 stackAlignment = 16;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000252}