blob: 1440908c4f9c81f3f8148ce99d3941eb9509901e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.h - Alpha DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Alpha uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H
16#define LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H
17
18#include "llvm/ADT/VectorExtras.h"
19#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21#include "Alpha.h"
22
23namespace llvm {
24
25 namespace AlphaISD {
26 enum NodeType {
27 // Start the numbering where the builting ops and target ops leave off.
28 FIRST_NUMBER = ISD::BUILTIN_OP_END+Alpha::INSTRUCTION_LIST_END,
29 //These corrospond to the identical Instruction
30 CVTQT_, CVTQS_, CVTTQ_,
31
32 /// GPRelHi/GPRelLo - These represent the high and low 16-bit
33 /// parts of a global address respectively.
34 GPRelHi, GPRelLo,
35
36 /// RetLit - Literal Relocation of a Global
37 RelLit,
38
39 /// GlobalRetAddr - used to restore the return address
40 GlobalRetAddr,
41
42 /// CALL - Normal call.
43 CALL,
44
45 /// DIVCALL - used for special library calls for div and rem
46 DivCall,
47
48 /// return flag operand
49 RET_FLAG,
50
51 /// CHAIN = COND_BRANCH CHAIN, OPC, (G|F)PRC, DESTBB [, INFLAG] - This
52 /// corresponds to the COND_BRANCH pseudo instruction.
53 /// *PRC is the input register to compare to zero,
54 /// OPC is the branch opcode to use (e.g. Alpha::BEQ),
55 /// DESTBB is the destination block to branch to, and INFLAG is
56 /// an optional input flag argument.
57 COND_BRANCH_I, COND_BRANCH_F
58
59 };
60 }
61
62 class AlphaTargetLowering : public TargetLowering {
63 int VarArgsOffset; // What is the offset to the first vaarg
64 int VarArgsBase; // What is the base FrameIndex
65 bool useITOF;
66 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +000067 explicit AlphaTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
Scott Michel502151f2008-03-10 15:42:14 +000069 /// getSetCCResultType - Get the SETCC result ValueType
Duncan Sands92c43912008-06-06 12:08:01 +000070 virtual MVT getSetCCResultType(const SDOperand &) const;
Scott Michel502151f2008-03-10 15:42:14 +000071
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 /// LowerOperation - Provide custom lowering hooks for some operations.
73 ///
74 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Duncan Sandsac496a12008-07-04 11:47:58 +000075 virtual SDNode *ReplaceNodeResults(SDNode *N, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076
Duncan Sandsac496a12008-07-04 11:47:58 +000077 // Friendly names for dumps
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 const char *getTargetNodeName(unsigned Opcode) const;
79
80 /// LowerCallTo - This hook lowers an abstract call to a function into an
81 /// actual call.
82 virtual std::pair<SDOperand, SDOperand>
Duncan Sandsead972e2008-02-14 17:28:50 +000083 LowerCallTo(SDOperand Chain, const Type *RetTy, bool RetSExt, bool RetZExt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000084 bool isVarArg, unsigned CC, bool isTailCall, SDOperand Callee,
85 ArgListTy &Args, SelectionDAG &DAG);
86
87 ConstraintType getConstraintType(const std::string &Constraint) const;
88
89 std::vector<unsigned>
90 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +000091 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092
93 bool hasITOF() { return useITOF; }
Andrew Lenharthe44f3902008-02-21 06:45:13 +000094
95 MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
96 MachineBasicBlock *BB);
Duncan Sandsac496a12008-07-04 11:47:58 +000097
98 private:
99 // Helpers for custom lowering.
100 void LowerVAARG(SDNode *N, SDOperand &Chain, SDOperand &DataPtr,
101 SelectionDAG &DAG);
102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 };
104}
105
106#endif // LLVM_TARGET_ALPHA_ALPHAISELLOWERING_H