blob: 41c2e7cc18fb5186329db9d6e43577eee9295f84 [file] [log] [blame]
Bob Wilson7f38db82009-10-08 22:33:53 +00001; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
Bob Wilsone60fee02009-06-22 23:27:02 +00002
3define <8 x i8> @vqrshrns8(<8 x i16>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +00004;CHECK: vqrshrns8:
5;CHECK: vqrshrn.s16
Bob Wilsone60fee02009-06-22 23:27:02 +00006 %tmp1 = load <8 x i16>* %A
7 %tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftns.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
8 ret <8 x i8> %tmp2
9}
10
11define <4 x i16> @vqrshrns16(<4 x i32>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000012;CHECK: vqrshrns16:
13;CHECK: vqrshrn.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000014 %tmp1 = load <4 x i32>* %A
15 %tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftns.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
16 ret <4 x i16> %tmp2
17}
18
19define <2 x i32> @vqrshrns32(<2 x i64>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000020;CHECK: vqrshrns32:
21;CHECK: vqrshrn.s64
Bob Wilsone60fee02009-06-22 23:27:02 +000022 %tmp1 = load <2 x i64>* %A
23 %tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftns.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
24 ret <2 x i32> %tmp2
25}
26
27define <8 x i8> @vqrshrnu8(<8 x i16>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000028;CHECK: vqrshrnu8:
29;CHECK: vqrshrn.u16
Bob Wilsone60fee02009-06-22 23:27:02 +000030 %tmp1 = load <8 x i16>* %A
31 %tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftnu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
32 ret <8 x i8> %tmp2
33}
34
35define <4 x i16> @vqrshrnu16(<4 x i32>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000036;CHECK: vqrshrnu16:
37;CHECK: vqrshrn.u32
Bob Wilsone60fee02009-06-22 23:27:02 +000038 %tmp1 = load <4 x i32>* %A
39 %tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftnu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
40 ret <4 x i16> %tmp2
41}
42
43define <2 x i32> @vqrshrnu32(<2 x i64>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000044;CHECK: vqrshrnu32:
45;CHECK: vqrshrn.u64
Bob Wilsone60fee02009-06-22 23:27:02 +000046 %tmp1 = load <2 x i64>* %A
47 %tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftnu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
48 ret <2 x i32> %tmp2
49}
50
51define <8 x i8> @vqrshruns8(<8 x i16>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000052;CHECK: vqrshruns8:
53;CHECK: vqrshrun.s16
Bob Wilsone60fee02009-06-22 23:27:02 +000054 %tmp1 = load <8 x i16>* %A
55 %tmp2 = call <8 x i8> @llvm.arm.neon.vqrshiftnsu.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
56 ret <8 x i8> %tmp2
57}
58
59define <4 x i16> @vqrshruns16(<4 x i32>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000060;CHECK: vqrshruns16:
61;CHECK: vqrshrun.s32
Bob Wilsone60fee02009-06-22 23:27:02 +000062 %tmp1 = load <4 x i32>* %A
63 %tmp2 = call <4 x i16> @llvm.arm.neon.vqrshiftnsu.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
64 ret <4 x i16> %tmp2
65}
66
67define <2 x i32> @vqrshruns32(<2 x i64>* %A) nounwind {
Bob Wilson7f38db82009-10-08 22:33:53 +000068;CHECK: vqrshruns32:
69;CHECK: vqrshrun.s64
Bob Wilsone60fee02009-06-22 23:27:02 +000070 %tmp1 = load <2 x i64>* %A
71 %tmp2 = call <2 x i32> @llvm.arm.neon.vqrshiftnsu.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)
72 ret <2 x i32> %tmp2
73}
74
75declare <8 x i8> @llvm.arm.neon.vqrshiftns.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
76declare <4 x i16> @llvm.arm.neon.vqrshiftns.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
77declare <2 x i32> @llvm.arm.neon.vqrshiftns.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
78
79declare <8 x i8> @llvm.arm.neon.vqrshiftnu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
80declare <4 x i16> @llvm.arm.neon.vqrshiftnu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
81declare <2 x i32> @llvm.arm.neon.vqrshiftnu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone
82
83declare <8 x i8> @llvm.arm.neon.vqrshiftnsu.v8i8(<8 x i16>, <8 x i16>) nounwind readnone
84declare <4 x i16> @llvm.arm.neon.vqrshiftnsu.v4i16(<4 x i32>, <4 x i32>) nounwind readnone
85declare <2 x i32> @llvm.arm.neon.vqrshiftnsu.v2i32(<2 x i64>, <2 x i64>) nounwind readnone