blob: e8cc2b238dff31dfc4d714c677dc093d7e421db0 [file] [log] [blame]
Evan Chengafff9412011-12-20 18:26:50 +00001; RUN: llc < %s -O0 -fast-isel-abort -relocation-model=dynamic-no-pic -mtriple=armv7-apple-ios | FileCheck %s --check-prefix=ARM
Chad Rosier16455ce2011-11-10 21:09:49 +00002; rdar://10418009
3
Chad Rosier16455ce2011-11-10 21:09:49 +00004define zeroext i16 @t1(i16* nocapture %a) nounwind uwtable readonly ssp {
5entry:
6; ARM: t1
7 %add.ptr = getelementptr inbounds i16* %a, i64 -8
8 %0 = load i16* %add.ptr, align 2
Chad Rosierdc9205d2011-11-14 04:09:28 +00009; ARM: ldrh r0, [r0, #-16]
Chad Rosier16455ce2011-11-10 21:09:49 +000010 ret i16 %0
11}
12
Chad Rosier16455ce2011-11-10 21:09:49 +000013define zeroext i16 @t2(i16* nocapture %a) nounwind uwtable readonly ssp {
14entry:
15; ARM: t2
16 %add.ptr = getelementptr inbounds i16* %a, i64 -16
17 %0 = load i16* %add.ptr, align 2
Chad Rosierdc9205d2011-11-14 04:09:28 +000018; ARM: ldrh r0, [r0, #-32]
Chad Rosier16455ce2011-11-10 21:09:49 +000019 ret i16 %0
20}
21
Chad Rosier16455ce2011-11-10 21:09:49 +000022define zeroext i16 @t3(i16* nocapture %a) nounwind uwtable readonly ssp {
23entry:
24; ARM: t3
25 %add.ptr = getelementptr inbounds i16* %a, i64 -127
26 %0 = load i16* %add.ptr, align 2
Chad Rosierdc9205d2011-11-14 04:09:28 +000027; ARM: ldrh r0, [r0, #-254]
Chad Rosier16455ce2011-11-10 21:09:49 +000028 ret i16 %0
29}
30
Chad Rosier16455ce2011-11-10 21:09:49 +000031define zeroext i16 @t4(i16* nocapture %a) nounwind uwtable readonly ssp {
32entry:
33; ARM: t4
34 %add.ptr = getelementptr inbounds i16* %a, i64 -128
35 %0 = load i16* %add.ptr, align 2
Chad Rosier4e89d972011-11-11 00:36:21 +000036; ARM: mvn r{{[1-9]}}, #255
Chad Rosier16455ce2011-11-10 21:09:49 +000037; ARM: add r0, r0, r{{[1-9]}}
38; ARM: ldrh r0, [r0]
39 ret i16 %0
40}
41
42define zeroext i16 @t5(i16* nocapture %a) nounwind uwtable readonly ssp {
43entry:
44; ARM: t5
45 %add.ptr = getelementptr inbounds i16* %a, i64 8
46 %0 = load i16* %add.ptr, align 2
47; ARM: ldrh r0, [r0, #16]
48 ret i16 %0
49}
50
51define zeroext i16 @t6(i16* nocapture %a) nounwind uwtable readonly ssp {
52entry:
53; ARM: t6
54 %add.ptr = getelementptr inbounds i16* %a, i64 16
55 %0 = load i16* %add.ptr, align 2
56; ARM: ldrh r0, [r0, #32]
57 ret i16 %0
58}
59
60define zeroext i16 @t7(i16* nocapture %a) nounwind uwtable readonly ssp {
61entry:
62; ARM: t7
63 %add.ptr = getelementptr inbounds i16* %a, i64 127
64 %0 = load i16* %add.ptr, align 2
65; ARM: ldrh r0, [r0, #254]
66 ret i16 %0
67}
68
69define zeroext i16 @t8(i16* nocapture %a) nounwind uwtable readonly ssp {
70entry:
71; ARM: t8
72 %add.ptr = getelementptr inbounds i16* %a, i64 128
73 %0 = load i16* %add.ptr, align 2
74; ARM: add r0, r0, #256
75; ARM: ldrh r0, [r0]
76 ret i16 %0
77}
78
Chad Rosier16455ce2011-11-10 21:09:49 +000079define void @t9(i16* nocapture %a) nounwind uwtable ssp {
80entry:
81; ARM: t9
82 %add.ptr = getelementptr inbounds i16* %a, i64 -8
83 store i16 0, i16* %add.ptr, align 2
Chad Rosierdc9205d2011-11-14 04:09:28 +000084; ARM: strh r1, [r0, #-16]
Chad Rosier16455ce2011-11-10 21:09:49 +000085 ret void
86}
87
88; mvn r1, #255
89; strh r2, [r0, r1]
90define void @t10(i16* nocapture %a) nounwind uwtable ssp {
91entry:
92; ARM: t10
93 %add.ptr = getelementptr inbounds i16* %a, i64 -128
94 store i16 0, i16* %add.ptr, align 2
Chad Rosier4e89d972011-11-11 00:36:21 +000095; ARM: mvn r{{[1-9]}}, #255
Chad Rosier16455ce2011-11-10 21:09:49 +000096; ARM: add r0, r0, r{{[1-9]}}
97; ARM: strh r{{[1-9]}}, [r0]
98 ret void
99}
100
101define void @t11(i16* nocapture %a) nounwind uwtable ssp {
102entry:
103; ARM: t11
104 %add.ptr = getelementptr inbounds i16* %a, i64 8
105 store i16 0, i16* %add.ptr, align 2
106; ARM strh r{{[1-9]}}, [r0, #16]
107 ret void
108}
109
110; mov r1, #256
111; strh r2, [r0, r1]
112define void @t12(i16* nocapture %a) nounwind uwtable ssp {
113entry:
114; ARM: t12
115 %add.ptr = getelementptr inbounds i16* %a, i64 128
116 store i16 0, i16* %add.ptr, align 2
117; ARM: add r0, r0, #256
118; ARM: strh r{{[1-9]}}, [r0]
119 ret void
120}
Chad Rosierdc9205d2011-11-14 04:09:28 +0000121
122define signext i8 @t13(i8* nocapture %a) nounwind uwtable readonly ssp {
123entry:
124; ARM: t13
125 %add.ptr = getelementptr inbounds i8* %a, i64 -8
126 %0 = load i8* %add.ptr, align 2
127; ARM: ldrsb r0, [r0, #-8]
128 ret i8 %0
129}
130
131define signext i8 @t14(i8* nocapture %a) nounwind uwtable readonly ssp {
132entry:
133; ARM: t14
134 %add.ptr = getelementptr inbounds i8* %a, i64 -255
135 %0 = load i8* %add.ptr, align 2
136; ARM: ldrsb r0, [r0, #-255]
137 ret i8 %0
138}
139
140define signext i8 @t15(i8* nocapture %a) nounwind uwtable readonly ssp {
141entry:
142; ARM: t15
143 %add.ptr = getelementptr inbounds i8* %a, i64 -256
144 %0 = load i8* %add.ptr, align 2
145; ARM: mvn r{{[1-9]}}, #255
146; ARM: add r0, r0, r{{[1-9]}}
147; ARM: ldrsb r0, [r0]
148 ret i8 %0
149}