blob: a272551c9ff8956700d3bdc1668703ca68dd68fe [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the X86 machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-emitter"
16#include "X86InstrInfo.h"
Evan Chengaf743252008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "X86Subtarget.h"
19#include "X86TargetMachine.h"
20#include "X86Relocations.h"
21#include "X86.h"
22#include "llvm/PassManager.h"
23#include "llvm/CodeGen/MachineCodeEmitter.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +000025#include "llvm/CodeGen/ObjectCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
27#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/CodeGen/Passes.h"
30#include "llvm/Function.h"
31#include "llvm/ADT/Statistic.h"
32#include "llvm/Support/Compiler.h"
Evan Cheng872bd4b2008-03-14 07:13:42 +000033#include "llvm/Support/Debug.h"
Edwin Török3cb88482009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000035#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Target/TargetOptions.h"
37using namespace llvm;
38
39STATISTIC(NumEmitted, "Number of machine instructions emitted");
40
41namespace {
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000042template<class CodeEmitter>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass {
44 const X86InstrInfo *II;
45 const TargetData *TD;
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046 X86TargetMachine &TM;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000047 CodeEmitter &MCE;
Evan Chengaf743252008-01-05 02:26:58 +000048 intptr_t PICBaseOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000049 bool Is64BitMode;
Evan Cheng8ee6bab2007-12-22 09:40:20 +000050 bool IsPIC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 public:
52 static char ID;
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000053 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohman26f8c272008-09-04 17:05:41 +000054 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000055 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Cheng28e7e162008-01-04 10:46:51 +000056 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +000057 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohman26f8c272008-09-04 17:05:41 +000059 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Chengaf743252008-01-05 02:26:58 +000060 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Cheng28e7e162008-01-04 10:46:51 +000061 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062
63 bool runOnMachineFunction(MachineFunction &MF);
64
65 virtual const char *getPassName() const {
66 return "X86 Machine Code Emitter";
67 }
68
Evan Cheng0729ccf2008-01-05 00:41:47 +000069 void emitInstruction(const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +000070 const TargetInstrDesc *Desc);
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000071
72 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanf5f72242009-07-31 23:44:16 +000073 AU.setPreservesAll();
Nicolas Geoffray0e757e12008-02-13 18:39:37 +000074 AU.addRequired<MachineModuleInfo>();
75 MachineFunctionPass::getAnalysisUsage(AU);
76 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077
78 private:
79 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000080 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +000081 intptr_t Disp = 0, intptr_t PCAdj = 0,
Evan Cheng8af22c42008-11-10 01:08:07 +000082 bool NeedStub = false, bool Indirect = false);
Evan Chengf0123872008-01-03 02:56:28 +000083 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohman5ad09472008-10-24 01:57:54 +000084 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Chengf0123872008-01-03 02:56:28 +000085 intptr_t PCAdj = 0);
Evan Cheng8ee6bab2007-12-22 09:40:20 +000086 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +000087 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
89 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +000090 intptr_t Adj = 0, bool IsPCRel = true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091
92 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng5d0d34e2008-10-17 17:14:20 +000093 void emitRegModRMByte(unsigned RegOpcodeField);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
95 void emitConstant(uint64_t Val, unsigned Size);
96
97 void emitMemModRMByte(const MachineInstr &MI,
98 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +000099 intptr_t PCAdj = 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100
Dan Gohman06844672008-02-08 03:29:40 +0000101 unsigned getX86RegNum(unsigned RegNo) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000103
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000104template<class CodeEmitter>
105 char Emitter<CodeEmitter>::ID = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106}
107
108/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000109/// to the specified templated MachineCodeEmitter object.
110
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000111FunctionPass *llvm::createX86CodeEmitterPass(X86TargetMachine &TM,
112 MachineCodeEmitter &MCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000113 return new Emitter<MachineCodeEmitter>(TM, MCE);
114}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000115FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
116 JITCodeEmitter &JCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000117 return new Emitter<JITCodeEmitter>(TM, JCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118}
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000119FunctionPass *llvm::createX86ObjectCodeEmitterPass(X86TargetMachine &TM,
120 ObjectCodeEmitter &OCE) {
121 return new Emitter<ObjectCodeEmitter>(TM, OCE);
122}
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000123
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000124template<class CodeEmitter>
125bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000126
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000127 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
128
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000129 II = TM.getInstrInfo();
130 TD = TM.getTargetData();
Evan Cheng28e7e162008-01-04 10:46:51 +0000131 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chengae50ca32008-05-20 01:56:59 +0000132 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000133
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 do {
Daniel Dunbar005975c2009-07-25 00:23:56 +0000135 DEBUG(errs() << "JITTing function '"
136 << MF.getFunction()->getName() << "'\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 MCE.startFunction(MF);
138 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
139 MBB != E; ++MBB) {
140 MCE.StartMachineBasicBlock(MBB);
141 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0729ccf2008-01-05 00:41:47 +0000142 I != E; ++I) {
Chris Lattner5b930372008-01-07 07:27:27 +0000143 const TargetInstrDesc &Desc = I->getDesc();
144 emitInstruction(*I, &Desc);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000145 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner5b930372008-01-07 07:27:27 +0000146 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0729ccf2008-01-05 00:41:47 +0000147 emitInstruction(*I, &II->get(X86::POP32r));
148 NumEmitted++; // Keep track of the # of mi's emitted
149 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 }
151 } while (MCE.finishFunction(MF));
152
153 return false;
154}
155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156/// emitPCRelativeBlockAddress - This method keeps track of the information
157/// necessary to resolve the address of this block later and emits a dummy
158/// value.
159///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000160template<class CodeEmitter>
161void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 // Remember where this reference was and where it is to so we can
163 // deal with it later.
164 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
165 X86::reloc_pcrel_word, MBB));
166 MCE.emitWordLE(0);
167}
168
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169/// emitGlobalAddress - Emit the specified address to the code stream assuming
170/// this is part of a "take the address of a global" instruction.
171///
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000172template<class CodeEmitter>
173void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000174 intptr_t Disp /* = 0 */,
175 intptr_t PCAdj /* = 0 */,
Evan Cheng28e7e162008-01-04 10:46:51 +0000176 bool NeedStub /* = false */,
Evan Cheng8af22c42008-11-10 01:08:07 +0000177 bool Indirect /* = false */) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000178 intptr_t RelocCST = Disp;
Evan Chengf0123872008-01-03 02:56:28 +0000179 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000180 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000181 else if (Reloc == X86::reloc_pcrel_word)
182 RelocCST = PCAdj;
Evan Cheng8af22c42008-11-10 01:08:07 +0000183 MachineRelocation MR = Indirect
184 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
185 GV, RelocCST, NeedStub)
Evan Cheng28e7e162008-01-04 10:46:51 +0000186 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
187 GV, RelocCST, NeedStub);
188 MCE.addRelocation(MR);
Dan Gohman5ad09472008-10-24 01:57:54 +0000189 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000191 MCE.emitDWordLE(Disp);
192 else
193 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194}
195
196/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
197/// be emitted to the current location in the function, and allow it to be PC
198/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000199template<class CodeEmitter>
200void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
201 unsigned Reloc) {
Evan Chengaf743252008-01-05 02:26:58 +0000202 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000204 Reloc, ES, RelocCST));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000206 MCE.emitDWordLE(0);
207 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209}
210
211/// emitConstPoolAddress - Arrange for the address of an constant pool
212/// to be emitted to the current location in the function, and allow it to be PC
213/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000214template<class CodeEmitter>
215void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohman5ad09472008-10-24 01:57:54 +0000216 intptr_t Disp /* = 0 */,
Evan Chengf0123872008-01-03 02:56:28 +0000217 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000218 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000219 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000220 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000221 else if (Reloc == X86::reloc_pcrel_word)
222 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000224 Reloc, CPI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000225 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000227 MCE.emitDWordLE(Disp);
228 else
229 MCE.emitWordLE((int32_t)Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230}
231
232/// emitJumpTableAddress - Arrange for the address of a jump table to
233/// be emitted to the current location in the function, and allow it to be PC
234/// relative.
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000235template<class CodeEmitter>
236void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Chengf0123872008-01-03 02:56:28 +0000237 intptr_t PCAdj /* = 0 */) {
Evan Cheng28e7e162008-01-04 10:46:51 +0000238 intptr_t RelocCST = 0;
Evan Chengf0123872008-01-03 02:56:28 +0000239 if (Reloc == X86::reloc_picrel_word)
Evan Chengaf743252008-01-05 02:26:58 +0000240 RelocCST = PICBaseOffset;
Evan Cheng28e7e162008-01-04 10:46:51 +0000241 else if (Reloc == X86::reloc_pcrel_word)
242 RelocCST = PCAdj;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng28e7e162008-01-04 10:46:51 +0000244 Reloc, JTI, RelocCST));
Dan Gohman5ad09472008-10-24 01:57:54 +0000245 // The relocated value will be added to the displacement
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 if (Reloc == X86::reloc_absolute_dword)
Dan Gohman5ad09472008-10-24 01:57:54 +0000247 MCE.emitDWordLE(0);
248 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 MCE.emitWordLE(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250}
251
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000252template<class CodeEmitter>
253unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000254 return II->getRegisterInfo().getX86RegNum(RegNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255}
256
257inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
258 unsigned RM) {
259 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
260 return RM | (RegOpcode << 3) | (Mod << 6);
261}
262
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000263template<class CodeEmitter>
264void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
265 unsigned RegOpcodeFld){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
267}
268
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000269template<class CodeEmitter>
270void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000271 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
272}
273
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000274template<class CodeEmitter>
275void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
276 unsigned Index,
277 unsigned Base) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 // SIB byte is in the same format as the ModRMByte...
279 MCE.emitByte(ModRMByte(SS, Index, Base));
280}
281
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000282template<class CodeEmitter>
283void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 // Output the constant in little endian byte order...
285 for (unsigned i = 0; i != Size; ++i) {
286 MCE.emitByte(Val & 255);
287 Val >>= 8;
288 }
289}
290
291/// isDisp8 - Return true if this signed displacement fits in a 8-bit
292/// sign-extended field.
293static bool isDisp8(int Value) {
294 return Value == (signed char)Value;
295}
296
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000297static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
298 const TargetMachine &TM) {
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000299 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesen2b65b742008-08-12 18:23:48 +0000300 // mechanism as 32-bit mode.
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000301 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
302 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
303 return false;
304
Chris Lattner8b1d2b92009-07-10 06:07:08 +0000305 // Return true if this is a reference to a stub containing the address of the
306 // global, not the global itself.
Chris Lattner6d62ab92009-07-10 06:29:59 +0000307 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Cheng28e7e162008-01-04 10:46:51 +0000308}
309
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000310template<class CodeEmitter>
311void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000312 int DispVal,
313 intptr_t Adj /* = 0 */,
314 bool IsPCRel /* = true */) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 // If this is a simple integer displacement that doesn't require a relocation,
316 // emit it now.
317 if (!RelocOp) {
318 emitConstant(DispVal, 4);
319 return;
320 }
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 // Otherwise, this is something that requires a relocation. Emit it as such
323 // now.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000324 if (RelocOp->isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000326 // But it's probably not beneficial. If the MCE supports using RIP directly
327 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendlingf3a655f2008-02-26 10:57:23 +0000328 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
329 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000330 unsigned rt = Is64BitMode ?
331 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000332 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Evan Cheng28e7e162008-01-04 10:46:51 +0000333 bool NeedStub = isa<Function>(RelocOp->getGlobal());
Chris Lattnerbdc2ea92009-07-10 05:27:43 +0000334 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000335 emitGlobalAddress(RelocOp->getGlobal(), rt, RelocOp->getOffset(),
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000336 Adj, NeedStub, Indirect);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000337 } else if (RelocOp->isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000338 unsigned rt = Is64BitMode ?
339 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
340 : (IsPCRel ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Evan Cheng8c872652008-01-02 23:38:59 +0000341 emitConstPoolAddress(RelocOp->getIndex(), rt,
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000342 RelocOp->getOffset(), Adj);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000343 } else if (RelocOp->isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000344 unsigned rt = Is64BitMode ?
345 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
346 : (IsPCRel ? X86::reloc_picrel_word : X86::reloc_absolute_word);
347 emitJumpTableAddress(RelocOp->getIndex(), rt, Adj);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +0000349 llvm_unreachable("Unknown value to relocate!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 }
351}
352
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000353template<class CodeEmitter>
354void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 unsigned Op, unsigned RegOpcodeField,
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000356 intptr_t PCAdj) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 const MachineOperand &Op3 = MI.getOperand(Op+3);
358 int DispVal = 0;
359 const MachineOperand *DispForReloc = 0;
360
361 // Figure out what sort of displacement we have to handle here.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000362 if (Op3.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 DispForReloc = &Op3;
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000364 } else if (Op3.isCPI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000365 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 DispForReloc = &Op3;
367 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000368 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 DispVal += Op3.getOffset();
370 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000371 } else if (Op3.isJTI()) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000372 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 DispForReloc = &Op3;
374 } else {
Chris Lattner6017d482007-12-30 23:10:15 +0000375 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 }
377 } else {
378 DispVal = Op3.getImm();
379 }
380
381 const MachineOperand &Base = MI.getOperand(Op);
382 const MachineOperand &Scale = MI.getOperand(Op+1);
383 const MachineOperand &IndexReg = MI.getOperand(Op+2);
384
385 unsigned BaseReg = Base.getReg();
386
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000387 // Indicate that the displacement will use an pcrel or absolute reference
388 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
389 // while others, unless explicit asked to use RIP, use absolute references.
390 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
391
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 // Is a SIB byte needed?
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000393 // If no BaseReg, issue a RIP relative instruction only if the MCE can
394 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
395 // 2-7) and absolute references.
Evan Cheng92569ce2009-05-12 00:07:35 +0000396 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000397 IndexReg.getReg() == 0 &&
398 ((BaseReg == 0 && MCE.earlyResolveAddresses()) || BaseReg == X86::RIP ||
399 (BaseReg != 0 && getX86RegNum(BaseReg) != N86::ESP))) {
400 if (BaseReg == 0 || BaseReg == X86::RIP) { // Just a displacement?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 // Emit special case [disp32] encoding
402 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000403 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 } else {
405 unsigned BaseRegNo = getX86RegNum(BaseReg);
406 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
407 // Emit simple indirect register encoding... [EAX] f.e.
408 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
409 } else if (!DispForReloc && isDisp8(DispVal)) {
410 // Emit the disp8 encoding... [REG+disp8]
411 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
412 emitConstant(DispVal, 1);
413 } else {
414 // Emit the most general non-SIB encoding: [REG+disp32]
415 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000416 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 }
418 }
419
420 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
421 assert(IndexReg.getReg() != X86::ESP &&
422 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
423
424 bool ForceDisp32 = false;
425 bool ForceDisp8 = false;
426 if (BaseReg == 0) {
427 // If there is no base register, we emit the special case SIB byte with
428 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
429 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
430 ForceDisp32 = true;
431 } else if (DispForReloc) {
432 // Emit the normal disp32 encoding.
433 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
434 ForceDisp32 = true;
435 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
436 // Emit no displacement ModR/M byte
437 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
438 } else if (isDisp8(DispVal)) {
439 // Emit the disp8 encoding...
440 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
441 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
442 } else {
443 // Emit the normal disp32 encoding...
444 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
445 }
446
447 // Calculate what the SS field value should be...
448 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
449 unsigned SS = SSTable[Scale.getImm()];
450
451 if (BaseReg == 0) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000452 // Handle the SIB byte for the case where there is no base, see Intel
453 // Manual 2A, table 2-7. The displacement has already been output.
Mon P Wang67b7fe22008-10-31 19:13:42 +0000454 unsigned IndexRegNo;
455 if (IndexReg.getReg())
456 IndexRegNo = getX86RegNum(IndexReg.getReg());
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000457 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
458 IndexRegNo = 4;
Mon P Wang67b7fe22008-10-31 19:13:42 +0000459 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohman85a356f2008-11-10 22:09:58 +0000460 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 unsigned BaseRegNo = getX86RegNum(BaseReg);
462 unsigned IndexRegNo;
463 if (IndexReg.getReg())
464 IndexRegNo = getX86RegNum(IndexReg.getReg());
465 else
466 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
467 emitSIBByte(SS, IndexRegNo, BaseRegNo);
468 }
469
470 // Do we need to output a displacement?
471 if (ForceDisp8) {
472 emitConstant(DispVal, 1);
473 } else if (DispVal != 0 || ForceDisp32) {
Bruno Cardoso Lopes670400e2009-08-05 00:11:21 +0000474 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 }
476 }
477}
478
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000479template<class CodeEmitter>
480void Emitter<CodeEmitter>::emitInstruction(
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000481 const MachineInstr &MI,
Chris Lattner5b930372008-01-07 07:27:27 +0000482 const TargetInstrDesc *Desc) {
Bill Wendlingbdfa3be2009-08-03 00:11:34 +0000483 DEBUG(errs() << MI);
Evan Cheng872bd4b2008-03-14 07:13:42 +0000484
Jeffrey Yasskin8ad296e2009-07-16 21:07:26 +0000485 MCE.processDebugLoc(MI.getDebugLoc());
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 unsigned Opcode = Desc->Opcode;
488
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +0000489 // Emit the lock opcode prefix as needed.
490 if (Desc->TSFlags & X86II::LOCK) MCE.emitByte(0xF0);
491
Duncan Sandsa707cf82008-10-11 19:34:24 +0000492 // Emit segment override opcode prefix as needed.
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000493 switch (Desc->TSFlags & X86II::SegOvrMask) {
494 case X86II::FS:
495 MCE.emitByte(0x64);
496 break;
497 case X86II::GS:
498 MCE.emitByte(0x65);
499 break;
Edwin Törökbd448e32009-07-14 16:55:14 +0000500 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikov4b7be802008-10-12 10:30:11 +0000501 case 0: break; // No segment override!
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000502 }
503
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 // Emit the repeat opcode prefix as needed.
505 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) MCE.emitByte(0xF3);
506
507 // Emit the operand size opcode prefix as needed.
508 if (Desc->TSFlags & X86II::OpSize) MCE.emitByte(0x66);
509
510 // Emit the address size opcode prefix as needed.
511 if (Desc->TSFlags & X86II::AdSize) MCE.emitByte(0x67);
512
513 bool Need0FPrefix = false;
514 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Cheng0c835a82008-04-03 08:53:17 +0000515 case X86II::TB: // Two-byte opcode prefix
516 case X86II::T8: // 0F 38
517 case X86II::TA: // 0F 3A
518 Need0FPrefix = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 break;
Eric Christopherb5f948c2009-08-08 21:55:08 +0000520 case X86II::TF: // F2 0F 38
521 MCE.emitByte(0xF2);
522 Need0FPrefix = true;
523 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 case X86II::REP: break; // already handled.
525 case X86II::XS: // F3 0F
526 MCE.emitByte(0xF3);
527 Need0FPrefix = true;
528 break;
529 case X86II::XD: // F2 0F
530 MCE.emitByte(0xF2);
531 Need0FPrefix = true;
532 break;
533 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
534 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
535 MCE.emitByte(0xD8+
536 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
537 >> X86II::Op0Shift));
538 break; // Two-byte opcode prefix
Edwin Törökbd448e32009-07-14 16:55:14 +0000539 default: llvm_unreachable("Invalid prefix!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 case 0: break; // No prefix!
541 }
542
543 if (Is64BitMode) {
544 // REX prefix
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000545 unsigned REX = X86InstrInfo::determineREX(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 if (REX)
547 MCE.emitByte(0x40 | REX);
548 }
549
550 // 0x0F escape code must be emitted just before the opcode.
551 if (Need0FPrefix)
552 MCE.emitByte(0x0F);
553
Evan Cheng0c835a82008-04-03 08:53:17 +0000554 switch (Desc->TSFlags & X86II::Op0Mask) {
Eric Christopherb5f948c2009-08-08 21:55:08 +0000555 case X86II::TF: // F2 0F 38
Evan Cheng0c835a82008-04-03 08:53:17 +0000556 case X86II::T8: // 0F 38
557 MCE.emitByte(0x38);
558 break;
559 case X86II::TA: // 0F 3A
560 MCE.emitByte(0x3A);
561 break;
562 }
563
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000565 unsigned NumOps = Desc->getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 unsigned CurOp = 0;
567 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Chengd49dbb82008-04-18 20:55:36 +0000568 ++CurOp;
569 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
570 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
571 --NumOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572
573 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
574 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000575 default:
576 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 case X86II::Pseudo:
Evan Cheng0729ccf2008-01-05 00:41:47 +0000578 // Remember the current PC offset, this is the PIC relocation
579 // base address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 switch (Opcode) {
581 default:
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000582 llvm_unreachable("psuedo instructions should be removed before code"
583 " emission");
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000584 break;
Anton Korobeynikove3a9f872008-08-21 17:33:01 +0000585 case TargetInstrInfo::INLINEASM: {
Evan Cheng4e1a7202008-11-19 23:21:11 +0000586 // We allow inline assembler nodes with empty bodies - they can
587 // implicitly define registers, which is ok for JIT.
588 if (MI.getOperand(0).getSymbolName()[0]) {
Edwin Török3cb88482009-07-08 18:01:40 +0000589 llvm_report_error("JIT does not support inline asm!");
Evan Cheng4e1a7202008-11-19 23:21:11 +0000590 }
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000591 break;
Anton Korobeynikove3a9f872008-08-21 17:33:01 +0000592 }
Dan Gohmanfa607c92008-07-01 00:05:16 +0000593 case TargetInstrInfo::DBG_LABEL:
594 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffray0e757e12008-02-13 18:39:37 +0000595 MCE.emitLabel(MI.getOperand(0).getImm());
596 break;
Evan Chengb74b4b62008-03-17 06:56:52 +0000597 case TargetInstrInfo::IMPLICIT_DEF:
Evan Cheng7c6c35e2008-03-05 02:34:36 +0000598 case TargetInstrInfo::DECLARE:
599 case X86::DWARF_LOC:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600 case X86::FP_REG_KILL:
601 break;
Evan Chengaf743252008-01-05 02:26:58 +0000602 case X86::MOVPC32r: {
Evan Cheng0729ccf2008-01-05 00:41:47 +0000603 // This emits the "call" portion of this pseudo instruction.
604 MCE.emitByte(BaseOpcode);
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000605 emitConstant(0, X86InstrInfo::sizeOfImm(Desc));
Evan Chengaf743252008-01-05 02:26:58 +0000606 // Remember PIC base.
Evan Cheng6e561c72008-12-10 02:32:19 +0000607 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000608 X86JITInfo *JTI = TM.getJITInfo();
Evan Chengaf743252008-01-05 02:26:58 +0000609 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0729ccf2008-01-05 00:41:47 +0000610 break;
611 }
Evan Chengaf743252008-01-05 02:26:58 +0000612 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 CurOp = NumOps;
614 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 case X86II::RawFrm:
616 MCE.emitByte(BaseOpcode);
Evan Cheng0729ccf2008-01-05 00:41:47 +0000617
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 if (CurOp != NumOps) {
619 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling0768ef62008-08-21 08:38:54 +0000620
Bill Wendlingbdfa3be2009-08-03 00:11:34 +0000621 DEBUG(errs() << "RawFrm CurOp " << CurOp << "\n");
622 DEBUG(errs() << "isMBB " << MO.isMBB() << "\n");
623 DEBUG(errs() << "isGlobal " << MO.isGlobal() << "\n");
624 DEBUG(errs() << "isSymbol " << MO.isSymbol() << "\n");
625 DEBUG(errs() << "isImm " << MO.isImm() << "\n");
Bill Wendling0768ef62008-08-21 08:38:54 +0000626
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000627 if (MO.isMBB()) {
Chris Lattner6017d482007-12-30 23:10:15 +0000628 emitPCRelativeBlockAddress(MO.getMBB());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000629 } else if (MO.isGlobal()) {
Dale Johannesenc501c082008-08-11 23:46:25 +0000630 // Assume undefined functions may be outside the Small codespace.
Dale Johannesen58c6d512008-08-12 21:02:08 +0000631 bool NeedStub =
632 (Is64BitMode &&
633 (TM.getCodeModel() == CodeModel::Large ||
634 TM.getSubtarget<X86Subtarget>().isTargetDarwin())) ||
635 Opcode == X86::TAILJMPd;
Evan Cheng8ee6bab2007-12-22 09:40:20 +0000636 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Dan Gohman5ad09472008-10-24 01:57:54 +0000637 MO.getOffset(), 0, NeedStub);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000638 } else if (MO.isSymbol()) {
Evan Chengf0123872008-01-03 02:56:28 +0000639 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000640 } else if (MO.isImm()) {
Evan Cheng0af5a042009-03-12 18:15:39 +0000641 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
642 // Fix up immediate operand for pc relative calls.
643 intptr_t Imm = (intptr_t)MO.getImm();
644 Imm = Imm - MCE.getCurrentPCValue() - 4;
645 emitConstant(Imm, X86InstrInfo::sizeOfImm(Desc));
646 } else
647 emitConstant(MO.getImm(), X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 } else {
Edwin Törökbd448e32009-07-14 16:55:14 +0000649 llvm_unreachable("Unknown RawFrm operand!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 }
651 }
652 break;
653
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000654 case X86II::AddRegFrm: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
656
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000657 if (CurOp == NumOps)
658 break;
659
660 const MachineOperand &MO1 = MI.getOperand(CurOp++);
661 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
662 if (MO1.isImm()) {
663 emitConstant(MO1.getImm(), Size);
664 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000666
667 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
668 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
669 if (Opcode == X86::MOV64ri64i32)
670 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
671 // This should not occur on Darwin for relocatable objects.
672 if (Opcode == X86::MOV64ri)
673 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
674 if (MO1.isGlobal()) {
675 bool NeedStub = isa<Function>(MO1.getGlobal());
676 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
677 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
678 NeedStub, Indirect);
679 } else if (MO1.isSymbol())
680 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
681 else if (MO1.isCPI())
682 emitConstPoolAddress(MO1.getIndex(), rt);
683 else if (MO1.isJTI())
684 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 break;
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000686 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
688 case X86II::MRMDestReg: {
689 MCE.emitByte(BaseOpcode);
690 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
691 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
692 CurOp += 2;
693 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000694 emitConstant(MI.getOperand(CurOp++).getImm(),
695 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 break;
697 }
698 case X86II::MRMDestMem: {
699 MCE.emitByte(BaseOpcode);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000700 emitMemModRMByte(MI, CurOp,
701 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
702 .getReg()));
703 CurOp += X86AddrNumOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 if (CurOp != NumOps)
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000705 emitConstant(MI.getOperand(CurOp++).getImm(),
706 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 break;
708 }
709
710 case X86II::MRMSrcReg:
711 MCE.emitByte(BaseOpcode);
712 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
713 getX86RegNum(MI.getOperand(CurOp).getReg()));
714 CurOp += 2;
715 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000716 emitConstant(MI.getOperand(CurOp++).getImm(),
717 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 break;
719
720 case X86II::MRMSrcMem: {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000721 // FIXME: Maybe lea should have its own form?
722 int AddrOperands;
723 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
724 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
725 AddrOperands = X86AddrNumOperands - 1; // No segment register
726 else
727 AddrOperands = X86AddrNumOperands;
728
729 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Rafael Espindola7f69c042009-03-28 17:03:24 +0000730 X86InstrInfo::sizeOfImm(Desc) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731
732 MCE.emitByte(BaseOpcode);
733 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
734 PCAdj);
Rafael Espindolabca99f72009-04-08 21:14:34 +0000735 CurOp += AddrOperands + 1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 if (CurOp != NumOps)
Bruno Cardoso Lopes8e2537b2009-06-01 19:57:37 +0000737 emitConstant(MI.getOperand(CurOp++).getImm(),
738 X86InstrInfo::sizeOfImm(Desc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 break;
740 }
741
742 case X86II::MRM0r: case X86II::MRM1r:
743 case X86II::MRM2r: case X86II::MRM3r:
744 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000745 case X86II::MRM6r: case X86II::MRM7r: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 MCE.emitByte(BaseOpcode);
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000747
Bill Wendling6ee76552009-05-28 23:40:46 +0000748 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000749 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling6ee76552009-05-28 23:40:46 +0000750 Desc->getOpcode() == X86::MFENCE ||
751 Desc->getOpcode() == X86::MONITOR ||
752 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000753 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000754
755 switch (Desc->getOpcode()) {
756 default: break;
757 case X86::MONITOR:
758 MCE.emitByte(0xC8);
759 break;
760 case X86::MWAIT:
761 MCE.emitByte(0xC9);
762 break;
763 }
764 } else {
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000765 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
766 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling6ee76552009-05-28 23:40:46 +0000767 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000769 if (CurOp == NumOps)
770 break;
771
772 const MachineOperand &MO1 = MI.getOperand(CurOp++);
773 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
774 if (MO1.isImm()) {
775 emitConstant(MO1.getImm(), Size);
776 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000778
779 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
780 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
781 if (Opcode == X86::MOV64ri32)
782 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
783 if (MO1.isGlobal()) {
784 bool NeedStub = isa<Function>(MO1.getGlobal());
785 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
786 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
787 NeedStub, Indirect);
788 } else if (MO1.isSymbol())
789 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
790 else if (MO1.isCPI())
791 emitConstPoolAddress(MO1.getIndex(), rt);
792 else if (MO1.isJTI())
793 emitJumpTableAddress(MO1.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 break;
Evan Cheng5d0d34e2008-10-17 17:14:20 +0000795 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796
797 case X86II::MRM0m: case X86II::MRM1m:
798 case X86II::MRM2m: case X86II::MRM3m:
799 case X86II::MRM4m: case X86II::MRM5m:
800 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindola7f69c042009-03-28 17:03:24 +0000801 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen1a51cff2009-05-06 19:04:30 +0000802 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
803 X86InstrInfo::sizeOfImm(Desc) : 4) : 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805 MCE.emitByte(BaseOpcode);
806 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
807 PCAdj);
Rafael Espindola7f69c042009-03-28 17:03:24 +0000808 CurOp += X86AddrNumOperands;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000809
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000810 if (CurOp == NumOps)
811 break;
812
813 const MachineOperand &MO = MI.getOperand(CurOp++);
814 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
815 if (MO.isImm()) {
816 emitConstant(MO.getImm(), Size);
817 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 }
Chris Lattnerb4a3ef12009-08-16 02:36:40 +0000819
820 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
821 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
822 if (Opcode == X86::MOV64mi32)
823 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
824 if (MO.isGlobal()) {
825 bool NeedStub = isa<Function>(MO.getGlobal());
826 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
827 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
828 NeedStub, Indirect);
829 } else if (MO.isSymbol())
830 emitExternalSymbolAddress(MO.getSymbolName(), rt);
831 else if (MO.isCPI())
832 emitConstPoolAddress(MO.getIndex(), rt);
833 else if (MO.isJTI())
834 emitJumpTableAddress(MO.getIndex(), rt);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 break;
836 }
837
838 case X86II::MRMInitReg:
839 MCE.emitByte(BaseOpcode);
840 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
841 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
842 getX86RegNum(MI.getOperand(CurOp).getReg()));
843 ++CurOp;
844 break;
845 }
846
Evan Cheng6032b652008-03-05 02:08:03 +0000847 if (!Desc->isVariadic() && CurOp != NumOps) {
Edwin Török4d9756a2009-07-08 20:53:28 +0000848#ifndef NDEBUG
Daniel Dunbar005975c2009-07-25 00:23:56 +0000849 errs() << "Cannot encode: " << MI << "\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000850#endif
Edwin Törökbd448e32009-07-14 16:55:14 +0000851 llvm_unreachable(0);
Evan Cheng6032b652008-03-05 02:08:03 +0000852 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853}