blob: 63fc678f5102912cbcc3d9b82498c96696a13876 [file] [log] [blame]
David Goodwin334c2642009-07-08 16:09:28 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000019#include "ARMRegisterInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000020#include "llvm/ADT/STLExtras.h"
21#include "llvm/CodeGen/LiveVariables.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000025#include "llvm/CodeGen/MachineMemOperand.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000028#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000029#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000030#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000032using namespace llvm;
33
34static cl::opt<bool>
35EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
36 cl::desc("Enable ARM 2-addr to 3-addr conv"));
37
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000038ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
39 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
40 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000041}
42
43MachineInstr *
44ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
45 MachineBasicBlock::iterator &MBBI,
46 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000047 // FIXME: Thumb2 support.
48
David Goodwin334c2642009-07-08 16:09:28 +000049 if (!EnableARM3Addr)
50 return NULL;
51
52 MachineInstr *MI = MBBI;
53 MachineFunction &MF = *MI->getParent()->getParent();
54 unsigned TSFlags = MI->getDesc().TSFlags;
55 bool isPre = false;
56 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
57 default: return NULL;
58 case ARMII::IndexModePre:
59 isPre = true;
60 break;
61 case ARMII::IndexModePost:
62 break;
63 }
64
65 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
66 // operation.
67 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
68 if (MemOpc == 0)
69 return NULL;
70
71 MachineInstr *UpdateMI = NULL;
72 MachineInstr *MemMI = NULL;
73 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
74 const TargetInstrDesc &TID = MI->getDesc();
75 unsigned NumOps = TID.getNumOperands();
76 bool isLoad = !TID.mayStore();
77 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
78 const MachineOperand &Base = MI->getOperand(2);
79 const MachineOperand &Offset = MI->getOperand(NumOps-3);
80 unsigned WBReg = WB.getReg();
81 unsigned BaseReg = Base.getReg();
82 unsigned OffReg = Offset.getReg();
83 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
84 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
85 switch (AddrMode) {
86 default:
87 assert(false && "Unknown indexed op!");
88 return NULL;
89 case ARMII::AddrMode2: {
90 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
91 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
92 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000093 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000094 // Can't encode it in a so_imm operand. This transformation will
95 // add more than 1 instruction. Abandon!
96 return NULL;
97 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +000098 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +000099 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000100 .addImm(Pred).addReg(0).addReg(0);
101 } else if (Amt != 0) {
102 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
103 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
104 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000105 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000106 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
107 .addImm(Pred).addReg(0).addReg(0);
108 } else
109 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000110 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000111 .addReg(BaseReg).addReg(OffReg)
112 .addImm(Pred).addReg(0).addReg(0);
113 break;
114 }
115 case ARMII::AddrMode3 : {
116 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
117 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
118 if (OffReg == 0)
119 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
120 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000121 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000122 .addReg(BaseReg).addImm(Amt)
123 .addImm(Pred).addReg(0).addReg(0);
124 else
125 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000126 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000127 .addReg(BaseReg).addReg(OffReg)
128 .addImm(Pred).addReg(0).addReg(0);
129 break;
130 }
131 }
132
133 std::vector<MachineInstr*> NewMIs;
134 if (isPre) {
135 if (isLoad)
136 MemMI = BuildMI(MF, MI->getDebugLoc(),
137 get(MemOpc), MI->getOperand(0).getReg())
138 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
139 else
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc)).addReg(MI->getOperand(1).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 NewMIs.push_back(MemMI);
144 NewMIs.push_back(UpdateMI);
145 } else {
146 if (isLoad)
147 MemMI = BuildMI(MF, MI->getDebugLoc(),
148 get(MemOpc), MI->getOperand(0).getReg())
149 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
150 else
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc)).addReg(MI->getOperand(1).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 if (WB.isDead())
155 UpdateMI->getOperand(0).setIsDead();
156 NewMIs.push_back(UpdateMI);
157 NewMIs.push_back(MemMI);
158 }
159
160 // Transfer LiveVariables states, kill / dead info.
161 if (LV) {
162 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
163 MachineOperand &MO = MI->getOperand(i);
164 if (MO.isReg() && MO.getReg() &&
165 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
166 unsigned Reg = MO.getReg();
167
168 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
169 if (MO.isDef()) {
170 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
171 if (MO.isDead())
172 LV->addVirtualRegisterDead(Reg, NewMI);
173 }
174 if (MO.isUse() && MO.isKill()) {
175 for (unsigned j = 0; j < 2; ++j) {
176 // Look at the two new MI's in reverse order.
177 MachineInstr *NewMI = NewMIs[j];
178 if (!NewMI->readsRegister(Reg))
179 continue;
180 LV->addVirtualRegisterKilled(Reg, NewMI);
181 if (VI.removeKill(MI))
182 VI.Kills.push_back(NewMI);
183 break;
184 }
185 }
186 }
187 }
188 }
189
190 MFI->insert(MBBI, NewMIs[1]);
191 MFI->insert(MBBI, NewMIs[0]);
192 return NewMIs[0];
193}
194
195// Branch analysis.
196bool
197ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
198 MachineBasicBlock *&FBB,
199 SmallVectorImpl<MachineOperand> &Cond,
200 bool AllowModify) const {
201 // If the block has no terminators, it just falls into the block after it.
202 MachineBasicBlock::iterator I = MBB.end();
203 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
204 return false;
205
206 // Get the last instruction in the block.
207 MachineInstr *LastInst = I;
208
209 // If there is only one terminator instruction, process it.
210 unsigned LastOpc = LastInst->getOpcode();
211 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000212 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000213 TBB = LastInst->getOperand(0).getMBB();
214 return false;
215 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000216 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000217 // Block ends with fall-through condbranch.
218 TBB = LastInst->getOperand(0).getMBB();
219 Cond.push_back(LastInst->getOperand(1));
220 Cond.push_back(LastInst->getOperand(2));
221 return false;
222 }
223 return true; // Can't handle indirect branch.
224 }
225
226 // Get the instruction before it if it is a terminator.
227 MachineInstr *SecondLastInst = I;
228
229 // If there are three terminators, we don't know what sort of block this is.
230 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
231 return true;
232
Evan Cheng5ca53a72009-07-27 18:20:05 +0000233 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000234 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000235 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000236 TBB = SecondLastInst->getOperand(0).getMBB();
237 Cond.push_back(SecondLastInst->getOperand(1));
238 Cond.push_back(SecondLastInst->getOperand(2));
239 FBB = LastInst->getOperand(0).getMBB();
240 return false;
241 }
242
243 // If the block ends with two unconditional branches, handle it. The second
244 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000245 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000246 TBB = SecondLastInst->getOperand(0).getMBB();
247 I = LastInst;
248 if (AllowModify)
249 I->eraseFromParent();
250 return false;
251 }
252
253 // ...likewise if it ends with a branch table followed by an unconditional
254 // branch. The branch folder can create these, and we must get rid of them for
255 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000256 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
257 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000258 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000259 I = LastInst;
260 if (AllowModify)
261 I->eraseFromParent();
262 return true;
263 }
264
265 // Otherwise, can't handle this.
266 return true;
267}
268
269
270unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000271 MachineBasicBlock::iterator I = MBB.end();
272 if (I == MBB.begin()) return 0;
273 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000274 if (!isUncondBranchOpcode(I->getOpcode()) &&
275 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000276 return 0;
277
278 // Remove the branch.
279 I->eraseFromParent();
280
281 I = MBB.end();
282
283 if (I == MBB.begin()) return 1;
284 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000285 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000286 return 1;
287
288 // Remove the branch.
289 I->eraseFromParent();
290 return 2;
291}
292
293unsigned
294ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
295 MachineBasicBlock *FBB,
296 const SmallVectorImpl<MachineOperand> &Cond) const {
297 // FIXME this should probably have a DebugLoc argument
298 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000299
300 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
301 int BOpc = !AFI->isThumbFunction()
302 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
303 int BccOpc = !AFI->isThumbFunction()
304 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000305
306 // Shouldn't be a fall through.
307 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
308 assert((Cond.size() == 2 || Cond.size() == 0) &&
309 "ARM branch conditions have two components!");
310
311 if (FBB == 0) {
312 if (Cond.empty()) // Unconditional branch?
313 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
314 else
315 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
316 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
317 return 1;
318 }
319
320 // Two-way conditional branch.
321 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
322 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
323 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
324 return 2;
325}
326
327bool ARMBaseInstrInfo::
328ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
329 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
330 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
331 return false;
332}
333
David Goodwin334c2642009-07-08 16:09:28 +0000334bool ARMBaseInstrInfo::
335PredicateInstruction(MachineInstr *MI,
336 const SmallVectorImpl<MachineOperand> &Pred) const {
337 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000338 if (isUncondBranchOpcode(Opc)) {
339 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000340 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
341 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
342 return true;
343 }
344
345 int PIdx = MI->findFirstPredOperandIdx();
346 if (PIdx != -1) {
347 MachineOperand &PMO = MI->getOperand(PIdx);
348 PMO.setImm(Pred[0].getImm());
349 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
350 return true;
351 }
352 return false;
353}
354
355bool ARMBaseInstrInfo::
356SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
357 const SmallVectorImpl<MachineOperand> &Pred2) const {
358 if (Pred1.size() > 2 || Pred2.size() > 2)
359 return false;
360
361 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
362 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
363 if (CC1 == CC2)
364 return true;
365
366 switch (CC1) {
367 default:
368 return false;
369 case ARMCC::AL:
370 return true;
371 case ARMCC::HS:
372 return CC2 == ARMCC::HI;
373 case ARMCC::LS:
374 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
375 case ARMCC::GE:
376 return CC2 == ARMCC::GT;
377 case ARMCC::LE:
378 return CC2 == ARMCC::LT;
379 }
380}
381
382bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
383 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000384 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000385 const TargetInstrDesc &TID = MI->getDesc();
386 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
387 return false;
388
389 bool Found = false;
390 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
391 const MachineOperand &MO = MI->getOperand(i);
392 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
393 Pred.push_back(MO);
394 Found = true;
395 }
396 }
397
398 return Found;
399}
400
401
402/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
403static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
404 unsigned JTI) DISABLE_INLINE;
405static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
406 unsigned JTI) {
407 return JT[JTI].MBBs.size();
408}
409
410/// GetInstSize - Return the size of the specified MachineInstr.
411///
412unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
413 const MachineBasicBlock &MBB = *MI->getParent();
414 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000415 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000416
417 // Basic size info comes from the TSFlags field.
418 const TargetInstrDesc &TID = MI->getDesc();
419 unsigned TSFlags = TID.TSFlags;
420
Evan Chenga0ee8622009-07-31 22:22:22 +0000421 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000422 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
423 default: {
424 // If this machine instr is an inline asm, measure it.
425 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000426 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000427 if (MI->isLabel())
428 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000429 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000430 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000431 llvm_unreachable("Unknown or unset size field for instr!");
David Goodwin334c2642009-07-08 16:09:28 +0000432 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen26207e52009-09-28 20:32:26 +0000433 case TargetInstrInfo::KILL:
David Goodwin334c2642009-07-08 16:09:28 +0000434 case TargetInstrInfo::DBG_LABEL:
435 case TargetInstrInfo::EH_LABEL:
436 return 0;
437 }
438 break;
439 }
Evan Cheng78947622009-07-24 18:20:44 +0000440 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
441 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
442 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000443 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000444 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000445 case ARM::CONSTPOOL_ENTRY:
446 // If this machine instr is a constant pool entry, its size is recorded as
447 // operand #2.
448 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000449 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000450 return 24;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000451 case ARM::t2Int_eh_sjlj_setjmp:
452 return 20;
David Goodwin334c2642009-07-08 16:09:28 +0000453 case ARM::BR_JTr:
454 case ARM::BR_JTm:
455 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000456 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000457 case ARM::t2BR_JT:
458 case ARM::t2TBB:
459 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000460 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000461 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
462 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000463 unsigned EntrySize = (Opc == ARM::t2TBB)
464 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000465 unsigned NumOps = TID.getNumOperands();
466 MachineOperand JTOP =
467 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
468 unsigned JTI = JTOP.getIndex();
469 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
470 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
471 assert(JTI < JT.size());
472 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
473 // 4 aligned. The assembler / linker may add 2 byte padding just before
474 // the JT entries. The size does not include this padding; the
475 // constant islands pass does separate bookkeeping for it.
476 // FIXME: If we know the size of the function is less than (1 << 16) *2
477 // bytes, we can use 16-bit entries instead. Then there won't be an
478 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000479 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
480 unsigned NumEntries = getNumJTEntries(JT, JTI);
481 if (Opc == ARM::t2TBB && (NumEntries & 1))
482 // Make sure the instruction that follows TBB is 2-byte aligned.
483 // FIXME: Constant island pass should insert an "ALIGN" instruction
484 // instead.
485 ++NumEntries;
486 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000487 }
488 default:
489 // Otherwise, pseudo-instruction sizes are zero.
490 return 0;
491 }
492 }
493 }
494 return 0; // Not reached
495}
496
497/// Return true if the instruction is a register to register move and
498/// leave the source and dest operands in the passed parameters.
499///
500bool
501ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
502 unsigned &SrcReg, unsigned &DstReg,
503 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
504 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
505
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000506 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000507 default: break;
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000508 case ARM::FCPYS:
509 case ARM::FCPYD:
510 case ARM::VMOVD:
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000511 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000512 SrcReg = MI.getOperand(1).getReg();
513 DstReg = MI.getOperand(0).getReg();
514 return true;
515 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000516 case ARM::MOVr:
517 case ARM::tMOVr:
518 case ARM::tMOVgpr2tgpr:
519 case ARM::tMOVtgpr2gpr:
520 case ARM::tMOVgpr2gpr:
521 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000522 assert(MI.getDesc().getNumOperands() >= 2 &&
523 MI.getOperand(0).isReg() &&
524 MI.getOperand(1).isReg() &&
525 "Invalid ARM MOV instruction");
526 SrcReg = MI.getOperand(1).getReg();
527 DstReg = MI.getOperand(0).getReg();
528 return true;
529 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000530 }
David Goodwin334c2642009-07-08 16:09:28 +0000531
532 return false;
533}
534
Jim Grosbach764ab522009-08-11 15:33:49 +0000535unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000536ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
537 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000538 switch (MI->getOpcode()) {
539 default: break;
540 case ARM::LDR:
541 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000542 if (MI->getOperand(1).isFI() &&
543 MI->getOperand(2).isReg() &&
544 MI->getOperand(3).isImm() &&
545 MI->getOperand(2).getReg() == 0 &&
546 MI->getOperand(3).getImm() == 0) {
547 FrameIndex = MI->getOperand(1).getIndex();
548 return MI->getOperand(0).getReg();
549 }
Evan Chengdced03f2009-07-27 00:24:36 +0000550 break;
551 case ARM::t2LDRi12:
552 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000553 if (MI->getOperand(1).isFI() &&
554 MI->getOperand(2).isImm() &&
555 MI->getOperand(2).getImm() == 0) {
556 FrameIndex = MI->getOperand(1).getIndex();
557 return MI->getOperand(0).getReg();
558 }
Evan Chengdced03f2009-07-27 00:24:36 +0000559 break;
560 case ARM::FLDD:
561 case ARM::FLDS:
David Goodwin334c2642009-07-08 16:09:28 +0000562 if (MI->getOperand(1).isFI() &&
563 MI->getOperand(2).isImm() &&
564 MI->getOperand(2).getImm() == 0) {
565 FrameIndex = MI->getOperand(1).getIndex();
566 return MI->getOperand(0).getReg();
567 }
Evan Chengdced03f2009-07-27 00:24:36 +0000568 break;
David Goodwin334c2642009-07-08 16:09:28 +0000569 }
570
571 return 0;
572}
573
574unsigned
575ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
576 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000577 switch (MI->getOpcode()) {
578 default: break;
579 case ARM::STR:
580 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000581 if (MI->getOperand(1).isFI() &&
582 MI->getOperand(2).isReg() &&
583 MI->getOperand(3).isImm() &&
584 MI->getOperand(2).getReg() == 0 &&
585 MI->getOperand(3).getImm() == 0) {
586 FrameIndex = MI->getOperand(1).getIndex();
587 return MI->getOperand(0).getReg();
588 }
Evan Chengdced03f2009-07-27 00:24:36 +0000589 break;
590 case ARM::t2STRi12:
591 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000592 if (MI->getOperand(1).isFI() &&
593 MI->getOperand(2).isImm() &&
594 MI->getOperand(2).getImm() == 0) {
595 FrameIndex = MI->getOperand(1).getIndex();
596 return MI->getOperand(0).getReg();
597 }
Evan Chengdced03f2009-07-27 00:24:36 +0000598 break;
599 case ARM::FSTD:
Evan Cheng1d2426c2009-08-07 19:30:41 +0000600 case ARM::FSTS:
David Goodwin334c2642009-07-08 16:09:28 +0000601 if (MI->getOperand(1).isFI() &&
602 MI->getOperand(2).isImm() &&
603 MI->getOperand(2).getImm() == 0) {
604 FrameIndex = MI->getOperand(1).getIndex();
605 return MI->getOperand(0).getReg();
606 }
Evan Chengdced03f2009-07-27 00:24:36 +0000607 break;
David Goodwin334c2642009-07-08 16:09:28 +0000608 }
609
610 return 0;
611}
612
613bool
614ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
615 MachineBasicBlock::iterator I,
616 unsigned DestReg, unsigned SrcReg,
617 const TargetRegisterClass *DestRC,
618 const TargetRegisterClass *SrcRC) const {
619 DebugLoc DL = DebugLoc::getUnknownLoc();
620 if (I != MBB.end()) DL = I->getDebugLoc();
621
622 if (DestRC != SrcRC) {
Evan Chengb4db6a42009-11-03 05:51:39 +0000623 if (DestRC->getSize() != SrcRC->getSize())
624 return false;
625
626 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
627 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
628 if (DestRC->getSize() != 8 && DestRC->getSize() != 16)
David Goodwin7bfdca02009-08-05 21:02:22 +0000629 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000630 }
631
David Goodwin7bfdca02009-08-05 21:02:22 +0000632 if (DestRC == ARM::GPRRegisterClass) {
Evan Cheng08b93c62009-07-27 00:33:08 +0000633 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
Evan Chengdd6f6322009-07-11 06:37:27 +0000634 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000635 } else if (DestRC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000636 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
David Goodwin334c2642009-07-08 16:09:28 +0000637 .addReg(SrcReg));
Evan Chengb4db6a42009-11-03 05:51:39 +0000638 } else if (DestRC == ARM::DPRRegisterClass) {
639 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
640 .addReg(SrcReg));
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000641 } else if (DestRC == ARM::DPR_VFP2RegisterClass ||
642 DestRC == ARM::DPR_8RegisterClass ||
643 SrcRC == ARM::DPR_VFP2RegisterClass ||
644 SrcRC == ARM::DPR_8RegisterClass) {
645 // Always use neon reg-reg move if source or dest is NEON-only regclass.
646 BuildMI(MBB, I, DL, get(ARM::VMOVD), DestReg).addReg(SrcReg);
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000647 } else if (DestRC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000648 DestRC == ARM::QPR_VFP2RegisterClass ||
649 DestRC == ARM::QPR_8RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000650 BuildMI(MBB, I, DL, get(ARM::VMOVQ), DestReg).addReg(SrcReg);
David Goodwin7bfdca02009-08-05 21:02:22 +0000651 } else {
David Goodwin334c2642009-07-08 16:09:28 +0000652 return false;
David Goodwin7bfdca02009-08-05 21:02:22 +0000653 }
David Goodwin334c2642009-07-08 16:09:28 +0000654
655 return true;
656}
657
658void ARMBaseInstrInfo::
659storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
660 unsigned SrcReg, bool isKill, int FI,
661 const TargetRegisterClass *RC) const {
662 DebugLoc DL = DebugLoc::getUnknownLoc();
663 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000664 MachineFunction &MF = *MBB.getParent();
665 MachineFrameInfo &MFI = *MF.getFrameInfo();
666
667 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000668 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000669 MachineMemOperand::MOStore, 0,
670 MFI.getObjectSize(FI),
671 MFI.getObjectAlignment(FI));
David Goodwin334c2642009-07-08 16:09:28 +0000672
673 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000674 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000675 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000676 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000677 } else if (RC == ARM::DPRRegisterClass ||
678 RC == ARM::DPR_VFP2RegisterClass ||
679 RC == ARM::DPR_8RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000680 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
David Goodwin334c2642009-07-08 16:09:28 +0000681 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000682 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000683 } else if (RC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000684 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
David Goodwin334c2642009-07-08 16:09:28 +0000685 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000686 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000687 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000688 assert((RC == ARM::QPRRegisterClass ||
689 RC == ARM::QPR_VFP2RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000690 // FIXME: Neon instructions should support predicates
691 BuildMI(MBB, I, DL, get(ARM::VSTRQ)).addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000692 .addFrameIndex(FI).addImm(0).addMemOperand(MMO);
David Goodwin334c2642009-07-08 16:09:28 +0000693 }
694}
695
David Goodwin334c2642009-07-08 16:09:28 +0000696void ARMBaseInstrInfo::
697loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
698 unsigned DestReg, int FI,
699 const TargetRegisterClass *RC) const {
700 DebugLoc DL = DebugLoc::getUnknownLoc();
701 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000702 MachineFunction &MF = *MBB.getParent();
703 MachineFrameInfo &MFI = *MF.getFrameInfo();
704
705 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000706 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000707 MachineMemOperand::MOLoad, 0,
708 MFI.getObjectSize(FI),
709 MFI.getObjectAlignment(FI));
David Goodwin334c2642009-07-08 16:09:28 +0000710
711 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000712 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000713 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000714 } else if (RC == ARM::DPRRegisterClass ||
715 RC == ARM::DPR_VFP2RegisterClass ||
716 RC == ARM::DPR_8RegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000717 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000718 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000719 } else if (RC == ARM::SPRRegisterClass) {
Evan Chengb74bb1a2009-07-24 00:53:56 +0000720 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000721 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000722 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000723 assert((RC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000724 RC == ARM::QPR_VFP2RegisterClass ||
725 RC == ARM::QPR_8RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000726 // FIXME: Neon instructions should support predicates
Evan Cheng5a850be2009-10-24 02:07:42 +0000727 BuildMI(MBB, I, DL, get(ARM::VLDRQ), DestReg).addFrameIndex(FI).addImm(0).
728 addMemOperand(MMO);
David Goodwin334c2642009-07-08 16:09:28 +0000729 }
730}
731
David Goodwin334c2642009-07-08 16:09:28 +0000732MachineInstr *ARMBaseInstrInfo::
733foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
734 const SmallVectorImpl<unsigned> &Ops, int FI) const {
735 if (Ops.size() != 1) return NULL;
736
737 unsigned OpNum = Ops[0];
738 unsigned Opc = MI->getOpcode();
739 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000740 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000741 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000742 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
743 return NULL;
744 unsigned Pred = MI->getOperand(2).getImm();
745 unsigned PredReg = MI->getOperand(3).getReg();
746 if (OpNum == 0) { // move -> store
747 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000748 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000749 bool isKill = MI->getOperand(1).isKill();
750 bool isUndef = MI->getOperand(1).isUndef();
751 if (Opc == ARM::MOVr)
752 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000753 .addReg(SrcReg,
754 getKillRegState(isKill) | getUndefRegState(isUndef),
755 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000756 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
757 else // ARM::t2MOVr
758 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000759 .addReg(SrcReg,
760 getKillRegState(isKill) | getUndefRegState(isUndef),
761 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000762 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
763 } else { // move -> load
764 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000765 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000766 bool isDead = MI->getOperand(0).isDead();
767 bool isUndef = MI->getOperand(0).isUndef();
768 if (Opc == ARM::MOVr)
769 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
770 .addReg(DstReg,
771 RegState::Define |
772 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000773 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000774 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
775 else // ARM::t2MOVr
776 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
777 .addReg(DstReg,
778 RegState::Define |
779 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000780 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000781 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000782 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000783 } else if (Opc == ARM::tMOVgpr2gpr ||
784 Opc == ARM::tMOVtgpr2gpr ||
785 Opc == ARM::tMOVgpr2tgpr) {
786 if (OpNum == 0) { // move -> store
787 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000788 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000789 bool isKill = MI->getOperand(1).isKill();
790 bool isUndef = MI->getOperand(1).isUndef();
791 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000792 .addReg(SrcReg,
793 getKillRegState(isKill) | getUndefRegState(isUndef),
794 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000795 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
796 } else { // move -> load
797 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000798 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000799 bool isDead = MI->getOperand(0).isDead();
800 bool isUndef = MI->getOperand(0).isUndef();
801 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
802 .addReg(DstReg,
803 RegState::Define |
804 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000805 getUndefRegState(isUndef),
806 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000807 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
808 }
809 } else if (Opc == ARM::FCPYS) {
David Goodwin334c2642009-07-08 16:09:28 +0000810 unsigned Pred = MI->getOperand(2).getImm();
811 unsigned PredReg = MI->getOperand(3).getReg();
812 if (OpNum == 0) { // move -> store
813 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000814 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000815 bool isKill = MI->getOperand(1).isKill();
816 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000817 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
Evan Chenged3ad212009-10-25 07:52:27 +0000818 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
819 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000820 .addFrameIndex(FI)
821 .addImm(0).addImm(Pred).addReg(PredReg);
822 } else { // move -> load
823 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000824 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000825 bool isDead = MI->getOperand(0).isDead();
826 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000827 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS))
David Goodwin334c2642009-07-08 16:09:28 +0000828 .addReg(DstReg,
829 RegState::Define |
830 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000831 getUndefRegState(isUndef),
832 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000833 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
834 }
835 }
Evan Chengb74bb1a2009-07-24 00:53:56 +0000836 else if (Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000837 unsigned Pred = MI->getOperand(2).getImm();
838 unsigned PredReg = MI->getOperand(3).getReg();
839 if (OpNum == 0) { // move -> store
840 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000841 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000842 bool isKill = MI->getOperand(1).isKill();
843 bool isUndef = MI->getOperand(1).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000844 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
Evan Chenged3ad212009-10-25 07:52:27 +0000845 .addReg(SrcReg,
846 getKillRegState(isKill) | getUndefRegState(isUndef),
847 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000848 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
849 } else { // move -> load
850 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000851 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000852 bool isDead = MI->getOperand(0).isDead();
853 bool isUndef = MI->getOperand(0).isUndef();
Evan Chengb74bb1a2009-07-24 00:53:56 +0000854 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
David Goodwin334c2642009-07-08 16:09:28 +0000855 .addReg(DstReg,
856 RegState::Define |
857 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000858 getUndefRegState(isUndef),
859 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000860 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
861 }
862 }
863
864 return NewMI;
865}
866
Jim Grosbach764ab522009-08-11 15:33:49 +0000867MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000868ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
869 MachineInstr* MI,
870 const SmallVectorImpl<unsigned> &Ops,
871 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000872 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000873 return 0;
874}
875
876bool
877ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000878 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000879 if (Ops.size() != 1) return false;
880
881 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000882 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000883 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000884 return MI->getOperand(4).getReg() != ARM::CPSR ||
885 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000886 } else if (Opc == ARM::tMOVgpr2gpr ||
887 Opc == ARM::tMOVtgpr2gpr ||
888 Opc == ARM::tMOVgpr2tgpr) {
889 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000890 } else if (Opc == ARM::FCPYS || Opc == ARM::FCPYD) {
David Goodwin334c2642009-07-08 16:09:28 +0000891 return true;
Evan Chengb74bb1a2009-07-24 00:53:56 +0000892 } else if (Opc == ARM::VMOVD || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000893 return false; // FIXME
894 }
895
896 return false;
897}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000898
Evan Cheng8fb90362009-08-08 03:20:32 +0000899/// getInstrPredicate - If instruction is predicated, returns its predicate
900/// condition, otherwise returns AL. It also returns the condition code
901/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +0000902ARMCC::CondCodes
903llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +0000904 int PIdx = MI->findFirstPredOperandIdx();
905 if (PIdx == -1) {
906 PredReg = 0;
907 return ARMCC::AL;
908 }
909
910 PredReg = MI->getOperand(PIdx+1).getReg();
911 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
912}
913
914
Evan Cheng6495f632009-07-28 05:48:47 +0000915int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000916 if (Opc == ARM::B)
917 return ARM::Bcc;
918 else if (Opc == ARM::tB)
919 return ARM::tBcc;
920 else if (Opc == ARM::t2B)
921 return ARM::t2Bcc;
922
923 llvm_unreachable("Unknown unconditional branch opcode!");
924 return 0;
925}
926
Evan Cheng6495f632009-07-28 05:48:47 +0000927
928void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
929 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
930 unsigned DestReg, unsigned BaseReg, int NumBytes,
931 ARMCC::CondCodes Pred, unsigned PredReg,
932 const ARMBaseInstrInfo &TII) {
933 bool isSub = NumBytes < 0;
934 if (isSub) NumBytes = -NumBytes;
935
936 while (NumBytes) {
937 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
938 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
939 assert(ThisVal && "Didn't extract field correctly");
940
941 // We will handle these bits from offset, clear them.
942 NumBytes &= ~ThisVal;
943
944 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
945
946 // Build the new ADD / SUB.
947 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
948 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
949 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
950 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
951 BaseReg = DestReg;
952 }
953}
954
Evan Chengcdbb3f52009-08-27 01:23:50 +0000955bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
956 unsigned FrameReg, int &Offset,
957 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000958 unsigned Opcode = MI.getOpcode();
959 const TargetInstrDesc &Desc = MI.getDesc();
960 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
961 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000962
Evan Cheng6495f632009-07-28 05:48:47 +0000963 // Memory operands in inline assembly always use AddrMode2.
964 if (Opcode == ARM::INLINEASM)
965 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +0000966
Evan Cheng6495f632009-07-28 05:48:47 +0000967 if (Opcode == ARM::ADDri) {
968 Offset += MI.getOperand(FrameRegIdx+1).getImm();
969 if (Offset == 0) {
970 // Turn it into a move.
971 MI.setDesc(TII.get(ARM::MOVr));
972 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
973 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000974 Offset = 0;
975 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000976 } else if (Offset < 0) {
977 Offset = -Offset;
978 isSub = true;
979 MI.setDesc(TII.get(ARM::SUBri));
980 }
981
982 // Common case: small offset, fits into instruction.
983 if (ARM_AM::getSOImmVal(Offset) != -1) {
984 // Replace the FrameIndex with sp / fp
985 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
986 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000987 Offset = 0;
988 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000989 }
990
991 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
992 // as possible.
993 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
994 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
995
996 // We will handle these bits from offset, clear them.
997 Offset &= ~ThisImmVal;
998
999 // Get the properly encoded SOImmVal field.
1000 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1001 "Bit extraction didn't work?");
1002 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1003 } else {
1004 unsigned ImmIdx = 0;
1005 int InstrOffs = 0;
1006 unsigned NumBits = 0;
1007 unsigned Scale = 1;
1008 switch (AddrMode) {
1009 case ARMII::AddrMode2: {
1010 ImmIdx = FrameRegIdx+2;
1011 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1012 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1013 InstrOffs *= -1;
1014 NumBits = 12;
1015 break;
1016 }
1017 case ARMII::AddrMode3: {
1018 ImmIdx = FrameRegIdx+2;
1019 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1020 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1021 InstrOffs *= -1;
1022 NumBits = 8;
1023 break;
1024 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001025 case ARMII::AddrMode4:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001026 // Can't fold any offset even if it's zero.
1027 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001028 case ARMII::AddrMode5: {
1029 ImmIdx = FrameRegIdx+1;
1030 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1031 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1032 InstrOffs *= -1;
1033 NumBits = 8;
1034 Scale = 4;
1035 break;
1036 }
1037 default:
1038 llvm_unreachable("Unsupported addressing mode!");
1039 break;
1040 }
1041
1042 Offset += InstrOffs * Scale;
1043 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1044 if (Offset < 0) {
1045 Offset = -Offset;
1046 isSub = true;
1047 }
1048
1049 // Attempt to fold address comp. if opcode has offset bits
1050 if (NumBits > 0) {
1051 // Common case: small offset, fits into instruction.
1052 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1053 int ImmedOffset = Offset / Scale;
1054 unsigned Mask = (1 << NumBits) - 1;
1055 if ((unsigned)Offset <= Mask * Scale) {
1056 // Replace the FrameIndex with sp
1057 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1058 if (isSub)
1059 ImmedOffset |= 1 << NumBits;
1060 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001061 Offset = 0;
1062 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001063 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001064
Evan Cheng6495f632009-07-28 05:48:47 +00001065 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1066 ImmedOffset = ImmedOffset & Mask;
1067 if (isSub)
1068 ImmedOffset |= 1 << NumBits;
1069 ImmOp.ChangeToImmediate(ImmedOffset);
1070 Offset &= ~(Mask*Scale);
1071 }
1072 }
1073
Evan Chengcdbb3f52009-08-27 01:23:50 +00001074 Offset = (isSub) ? -Offset : Offset;
1075 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001076}