blob: 973586bf6cf2d940f77569a8703f6873e9921deb [file] [log] [blame]
Kalle Raiskilac2ebfd42010-11-29 10:30:25 +00001; RUN: llc -O1 --march=cellspu < %s | FileCheck %s
Kalle Raiskila47948072010-06-21 10:17:36 +00002
Nadav Rotem8fb06b32011-10-16 20:31:33 +00003;CHECK: shuffle
Kalle Raiskila47948072010-06-21 10:17:36 +00004define <4 x float> @shuffle(<4 x float> %param1, <4 x float> %param2) {
5 ; CHECK: cwd {{\$.}}, 0($sp)
6 ; CHECK: shufb {{\$., \$4, \$3, \$.}}
7 %val= shufflevector <4 x float> %param1, <4 x float> %param2, <4 x i32> <i32 4,i32 1,i32 2,i32 3>
8 ret <4 x float> %val
Kalle Raiskila47948072010-06-21 10:17:36 +00009}
Nadav Rotem8fb06b32011-10-16 20:31:33 +000010
11;CHECK: splat
Kalle Raiskila91fdee12010-06-21 14:42:19 +000012define <4 x float> @splat(float %param1) {
Kalle Raiskila2e394982010-06-21 15:11:51 +000013 ; CHECK: lqa
14 ; CHECK: shufb $3
15 ; CHECK: bi
Kalle Raiskila91fdee12010-06-21 14:42:19 +000016 %vec = insertelement <1 x float> undef, float %param1, i32 0
17 %val= shufflevector <1 x float> %vec, <1 x float> undef, <4 x i32> <i32 0,i32 0,i32 0,i32 0>
18 ret <4 x float> %val
19}
20
Nadav Rotem8fb06b32011-10-16 20:31:33 +000021;CHECK: test_insert
Kalle Raiskilaca9460f2010-08-18 10:20:29 +000022define void @test_insert( <2 x float>* %ptr, float %val1, float %val2 ) {
23 %sl2_17_tmp1 = insertelement <2 x float> zeroinitializer, float %val1, i32 0
24;CHECK: lqa $6,
25;CHECK: shufb $4, $4, $5, $6
26 %sl2_17 = insertelement <2 x float> %sl2_17_tmp1, float %val2, i32 1
27
28;CHECK: cdd $5, 0($3)
29;CHECK: lqd $6, 0($3)
30;CHECK: shufb $4, $4, $6, $5
31;CHECK: stqd $4, 0($3)
32;CHECK: bi $lr
33 store <2 x float> %sl2_17, <2 x float>* %ptr
34 ret void
35}
36
Nadav Rotem8fb06b32011-10-16 20:31:33 +000037;CHECK: test_insert_1
Kalle Raiskilabd887df2010-08-29 12:41:50 +000038define <4 x float> @test_insert_1(<4 x float> %vparam, float %eltparam) {
39;CHECK: cwd $5, 4($sp)
40;CHECK: shufb $3, $4, $3, $5
41;CHECK: bi $lr
42 %rv = insertelement <4 x float> %vparam, float %eltparam, i32 1
43 ret <4 x float> %rv
44}
45
Nadav Rotem8fb06b32011-10-16 20:31:33 +000046;CHECK: test_v2i32
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +000047define <2 x i32> @test_v2i32(<4 x i32>%vec)
48{
49;CHECK: rotqbyi $3, $3, 4
50;CHECK: bi $lr
51 %rv = shufflevector <4 x i32> %vec, <4 x i32> undef, <2 x i32><i32 1,i32 2>
52 ret <2 x i32> %rv
53}
54
55define <4 x i32> @test_v4i32_rot8(<4 x i32>%vec)
56{
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +000057 %rv = shufflevector <4 x i32> %vec, <4 x i32> undef,
58 <4 x i32> <i32 2,i32 3,i32 0, i32 1>
59 ret <4 x i32> %rv
60}
61
Nadav Rotem8fb06b32011-10-16 20:31:33 +000062;CHECK: test_v4i32_rot4
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +000063define <4 x i32> @test_v4i32_rot4(<4 x i32>%vec)
64{
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +000065 %rv = shufflevector <4 x i32> %vec, <4 x i32> undef,
66 <4 x i32> <i32 1,i32 2,i32 3, i32 0>
67 ret <4 x i32> %rv
68}
69