blob: 323e6e742abe6a2b606803584ab99958bd3490c8 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.h - ARM Instruction Information -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMINSTRUCTIONINFO_H
15#define ARMINSTRUCTIONINFO_H
16
17#include "llvm/Target/TargetInstrInfo.h"
18#include "ARMRegisterInfo.h"
Jim Grosbach94a552c2008-10-07 21:01:51 +000019#include "ARM.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020
21namespace llvm {
22 class ARMSubtarget;
23
24/// ARMII - This namespace holds all of the target specific flags that
25/// instruction info tracks.
26///
27namespace ARMII {
28 enum {
29 //===------------------------------------------------------------------===//
30 // Instruction Flags.
31
32 //===------------------------------------------------------------------===//
Jim Grosbach1feed042008-11-03 18:38:31 +000033 // This four-bit field describes the addressing mode used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35 AddrModeMask = 0xf,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000036 AddrModeNone = 0,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 AddrMode1 = 1,
38 AddrMode2 = 2,
39 AddrMode3 = 3,
40 AddrMode4 = 4,
41 AddrMode5 = 5,
Evan Cheng86a926a2008-11-05 18:35:52 +000042 AddrModeT1 = 6,
43 AddrModeT2 = 7,
44 AddrModeT4 = 8,
45 AddrModeTs = 9, // i8 * 4 for pc and sp relative data
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
47 // Size* - Flags to keep track of the size of an instruction.
48 SizeShift = 4,
49 SizeMask = 7 << SizeShift,
50 SizeSpecial = 1, // 0 byte pseudo or special case.
51 Size8Bytes = 2,
52 Size4Bytes = 3,
53 Size2Bytes = 4,
54
55 // IndexMode - Unindex, pre-indexed, or post-indexed. Only valid for load
56 // and store ops
57 IndexModeShift = 7,
58 IndexModeMask = 3 << IndexModeShift,
59 IndexModePre = 1,
60 IndexModePost = 2,
61
Evan Cheng86a926a2008-11-05 18:35:52 +000062 //===------------------------------------------------------------------===//
63 // Misc flags.
64
65 // UnaryDP - Indicates this is a unary data processing instruction, i.e.
66 // it doesn't have a Rn operand.
Evan Chengbe998242008-11-06 08:47:38 +000067 UnaryDP = 1 << 9,
Evan Cheng86a926a2008-11-05 18:35:52 +000068
69 //===------------------------------------------------------------------===//
70 // Instruction encoding formats.
71 //
Evan Chengbe998242008-11-06 08:47:38 +000072 FormShift = 10,
Evan Cheng38396be2008-11-06 03:35:07 +000073 FormMask = 0xf << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000074
Raul Herbster85f45612007-08-30 23:34:14 +000075 // Pseudo instructions
Evan Chenga7b3e7c2007-08-07 01:37:15 +000076 Pseudo = 1 << FormShift,
77
Raul Herbster85f45612007-08-30 23:34:14 +000078 // Multiply instructions
Evan Chengee80fb72008-11-06 01:21:28 +000079 MulFrm = 2 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000080
Raul Herbster85f45612007-08-30 23:34:14 +000081 // Branch instructions
Evan Chengf8e8b622008-11-06 17:48:05 +000082 BrFrm = 3 << FormShift,
83 BrMiscFrm = 4 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000084
Raul Herbster85f45612007-08-30 23:34:14 +000085 // Data Processing instructions
Evan Cheng38396be2008-11-06 03:35:07 +000086 DPFrm = 5 << FormShift,
87 DPSoRegFrm = 6 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000088
Raul Herbster85f45612007-08-30 23:34:14 +000089 // Load and Store
Evan Cheng38396be2008-11-06 03:35:07 +000090 LdFrm = 7 << FormShift,
91 StFrm = 8 << FormShift,
92 LdMiscFrm = 9 << FormShift,
93 StMiscFrm = 10 << FormShift,
94 LdMulFrm = 11 << FormShift,
95 StMulFrm = 12 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +000096
Raul Herbster85f45612007-08-30 23:34:14 +000097 // Miscellaneous arithmetic instructions
Evan Cheng37afa432008-11-06 22:15:19 +000098 ArithMiscFrm= 13 << FormShift,
99
100 // Extend instructions
101 ExtFrm = 14 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000102
Evan Chengc63e15e2008-11-11 02:11:05 +0000103 // VFP formats
104 VPFFrm = 15 << FormShift,
105 VFPUnaryFrm = 16 << FormShift,
106 VFPBinaryFrm = 17 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000107
Evan Chengc63e15e2008-11-11 02:11:05 +0000108 // Thumb format
109 ThumbFrm = 18 << FormShift,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000110
Evan Cheng86a926a2008-11-05 18:35:52 +0000111 //===------------------------------------------------------------------===//
Raul Herbster85f45612007-08-30 23:34:14 +0000112 // Field shifts - such shifts are used to set field while generating
113 // machine instructions.
Evan Chengc63e15e2008-11-11 02:11:05 +0000114 M_BitShift = 5,
Evan Chengc2121a22008-11-07 01:41:35 +0000115 ShiftShift = 7,
Evan Chengc63e15e2008-11-11 02:11:05 +0000116 N_BitShift = 7,
Evan Cheng37afa432008-11-06 22:15:19 +0000117 SoRotImmShift = 8,
118 RegRsShift = 8,
119 ExtRotImmShift = 10,
120 RegRdLoShift = 12,
121 RegRdShift = 12,
Evan Chengc63e15e2008-11-11 02:11:05 +0000122 RegFdShift = 12,
Evan Cheng37afa432008-11-06 22:15:19 +0000123 RegRdHiShift = 16,
124 RegRnShift = 16,
Evan Chengc63e15e2008-11-11 02:11:05 +0000125 RegFnShift = 16,
Evan Cheng37afa432008-11-06 22:15:19 +0000126 S_BitShift = 20,
127 W_BitShift = 21,
128 AM3_I_BitShift = 22,
Evan Chengc63e15e2008-11-11 02:11:05 +0000129 D_BitShift = 22,
Evan Cheng37afa432008-11-06 22:15:19 +0000130 U_BitShift = 23,
131 P_BitShift = 24,
132 I_BitShift = 25,
133 CondShift = 28
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 };
135}
136
Chris Lattnerd2fd6db2008-01-01 01:03:04 +0000137class ARMInstrInfo : public TargetInstrInfoImpl {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 const ARMRegisterInfo RI;
139public:
Dan Gohman40bd38e2008-03-25 22:06:05 +0000140 explicit ARMInstrInfo(const ARMSubtarget &STI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
143 /// such, whenever a client has an instance of instruction info, it should
144 /// always be able to get register info as well (through this method).
145 ///
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000146 virtual const ARMRegisterInfo &getRegisterInfo() const { return RI; }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147
148 /// getPointerRegClass - Return the register class to use to hold pointers.
149 /// This is used for addressing modes.
150 virtual const TargetRegisterClass *getPointerRegClass() const;
151
152 /// Return true if the instruction is a register to register move and
153 /// leave the source and dest operands in the passed parameters.
154 ///
155 virtual bool isMoveInstr(const MachineInstr &MI,
156 unsigned &SrcReg, unsigned &DstReg) const;
157 virtual unsigned isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const;
158 virtual unsigned isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const;
159
Evan Cheng7d73efc2008-03-31 20:40:39 +0000160 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
161 unsigned DestReg, const MachineInstr *Orig) const;
162
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
164 MachineBasicBlock::iterator &MBBI,
Owen Andersonc6959722008-07-02 23:41:07 +0000165 LiveVariables *LV) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
167 // Branch analysis.
168 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
169 MachineBasicBlock *&FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000170 SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
172 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
173 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +0000174 const SmallVectorImpl<MachineOperand> &Cond) const;
Owen Anderson9fa72d92008-08-26 18:03:31 +0000175 virtual bool copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +0000176 MachineBasicBlock::iterator I,
177 unsigned DestReg, unsigned SrcReg,
178 const TargetRegisterClass *DestRC,
179 const TargetRegisterClass *SrcRC) const;
Owen Anderson81875432008-01-01 21:11:32 +0000180 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
181 MachineBasicBlock::iterator MBBI,
182 unsigned SrcReg, bool isKill, int FrameIndex,
183 const TargetRegisterClass *RC) const;
184
185 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
186 SmallVectorImpl<MachineOperand> &Addr,
187 const TargetRegisterClass *RC,
188 SmallVectorImpl<MachineInstr*> &NewMIs) const;
189
190 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
191 MachineBasicBlock::iterator MBBI,
192 unsigned DestReg, int FrameIndex,
193 const TargetRegisterClass *RC) const;
194
195 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
196 SmallVectorImpl<MachineOperand> &Addr,
197 const TargetRegisterClass *RC,
198 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Anderson6690c7f2008-01-04 23:57:37 +0000199 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
200 MachineBasicBlock::iterator MI,
201 const std::vector<CalleeSavedInfo> &CSI) const;
202 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
203 MachineBasicBlock::iterator MI,
204 const std::vector<CalleeSavedInfo> &CSI) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000205
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000206 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
207 MachineInstr* MI,
Dan Gohman46b948e2008-10-16 01:49:15 +0000208 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000209 int FrameIndex) const;
210
Evan Cheng4f2f3f62008-02-08 21:20:40 +0000211 virtual MachineInstr* foldMemoryOperand(MachineFunction &MF,
212 MachineInstr* MI,
Dan Gohman46b948e2008-10-16 01:49:15 +0000213 const SmallVectorImpl<unsigned> &Ops,
Owen Anderson9a184ef2008-01-07 01:35:02 +0000214 MachineInstr* LoadMI) const {
215 return 0;
216 }
217
Dan Gohman46b948e2008-10-16 01:49:15 +0000218 virtual bool canFoldMemoryOperand(const MachineInstr *MI,
219 const SmallVectorImpl<unsigned> &Ops) const;
Owen Anderson9a184ef2008-01-07 01:35:02 +0000220
Dan Gohman46b948e2008-10-16 01:49:15 +0000221 virtual bool BlockHasNoFallThrough(const MachineBasicBlock &MBB) const;
Owen Andersond131b5b2008-08-14 22:49:33 +0000222 virtual
223 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
225 // Predication support.
226 virtual bool isPredicated(const MachineInstr *MI) const;
227
Jim Grosbach320c1482008-10-07 19:05:35 +0000228 ARMCC::CondCodes getPredicate(const MachineInstr *MI) const {
229 int PIdx = MI->findFirstPredOperandIdx();
230 return PIdx != -1 ? (ARMCC::CondCodes)MI->getOperand(PIdx).getImm()
231 : ARMCC::AL;
232 }
233
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234 virtual
235 bool PredicateInstruction(MachineInstr *MI,
Owen Andersond131b5b2008-08-14 22:49:33 +0000236 const SmallVectorImpl<MachineOperand> &Pred) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237
238 virtual
Owen Andersond131b5b2008-08-14 22:49:33 +0000239 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
240 const SmallVectorImpl<MachineOperand> &Pred2) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
242 virtual bool DefinesPredicate(MachineInstr *MI,
243 std::vector<MachineOperand> &Pred) const;
Nicolas Geoffraycb162a02008-04-16 20:10:13 +0000244
245 /// GetInstSize - Returns the size of the specified MachineInstr.
246 ///
247 virtual unsigned GetInstSizeInBytes(const MachineInstr* MI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248};
249
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250}
251
252#endif