blob: 6666b451e24e4743038e14618d413b77f4de11b0 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
18#include "X86Subtarget.h"
19#include "X86RegisterInfo.h"
Gordon Henriksen18ace102008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/Target/TargetLowering.h"
Ted Kremenek164967f2008-09-03 02:54:11 +000022#include "llvm/CodeGen/FastISel.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindoladdb88da2007-08-31 15:06:30 +000024#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
26namespace llvm {
27 namespace X86ISD {
28 // X86 Specific DAG Nodes
29 enum NodeType {
30 // Start the numbering where the builtin ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
Evan Cheng48679f42007-12-14 02:13:44 +000033 /// BSF - Bit scan forward.
34 /// BSR - Bit scan reverse.
35 BSF,
36 BSR,
37
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038 /// SHLD, SHRD - Double shift instructions. These correspond to
39 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
43 /// FAND - Bitwise logical AND of floating point values. This corresponds
44 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
47 /// FOR - Bitwise logical OR of floating point values. This corresponds
48 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
51 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
52 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
55 /// FSRL - Bitwise logical right shift of floating point values. These
56 /// corresponds to X86::PSRLDQ.
57 FSRL,
58
59 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
60 /// integer source in memory and FP reg result. This corresponds to the
61 /// X86::FILD*m instructions. It has three inputs (token chain, address,
62 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
63 /// also produces a flag).
64 FILD,
65 FILD_FLAG,
66
67 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
68 /// integer destination in memory and a FP reg source. This corresponds
69 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
70 /// has two inputs (token chain and address) and two outputs (int value
71 /// and token chain).
72 FP_TO_INT16_IN_MEM,
73 FP_TO_INT32_IN_MEM,
74 FP_TO_INT64_IN_MEM,
75
76 /// FLD - This instruction implements an extending load to FP stack slots.
77 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
78 /// operand, ptr to load from, and a ValueType node indicating the type
79 /// to load to.
80 FLD,
81
82 /// FST - This instruction implements a truncating store to FP stack
83 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
84 /// chain operand, value to store, address, and a ValueType to store it
85 /// as.
86 FST,
87
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088 /// CALL/TAILCALL - These operations represent an abstract X86 call
89 /// instruction, which includes a bunch of information. In particular the
90 /// operands of these node are:
91 ///
92 /// #0 - The incoming token chain
93 /// #1 - The callee
94 /// #2 - The number of arg bytes the caller pushes on the stack.
95 /// #3 - The number of arg bytes the callee pops off the stack.
96 /// #4 - The value to pass in AL/AX/EAX (optional)
97 /// #5 - The value to pass in DL/DX/EDX (optional)
98 ///
99 /// The result values of these nodes are:
100 ///
101 /// #0 - The outgoing token chain
102 /// #1 - The first register result value (optional)
103 /// #2 - The second register result value (optional)
104 ///
105 /// The CALL vs TAILCALL distinction boils down to whether the callee is
106 /// known not to modify the caller's stack frame, as is standard with
107 /// LLVM.
108 CALL,
109 TAILCALL,
110
111 /// RDTSC_DAG - This operation implements the lowering for
112 /// readcyclecounter
113 RDTSC_DAG,
114
115 /// X86 compare and logical compare instructions.
Evan Cheng904febe2007-09-17 17:42:53 +0000116 CMP, COMI, UCOMI,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117
Dan Gohman7fe9b7f2008-12-23 22:45:23 +0000118 /// X86 bit-test instructions.
119 BT,
120
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
122 /// operand produced by a CMP instruction.
123 SETCC,
124
125 /// X86 conditional moves. Operand 1 and operand 2 are the two values
126 /// to select from (operand 1 is a R/W operand). Operand 3 is the
127 /// condition code, and operand 4 is the flag operand produced by a CMP
128 /// or TEST instruction. It also writes a flag result.
129 CMOV,
130
131 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
132 /// is the block to branch if condition is true, operand 3 is the
133 /// condition code, and operand 4 is the flag operand produced by a CMP
134 /// or TEST instruction.
135 BRCOND,
136
137 /// Return with a flag operand. Operand 1 is the chain operand, operand
138 /// 2 is the number of bytes of stack to pop.
139 RET_FLAG,
140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
146
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
150
Bill Wendlingfef06052008-09-16 21:48:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
152 /// TargetExternalSymbol, and TargetGlobalAddress.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 Wrapper,
154
155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Nate Begemand77e59e2008-02-11 04:19:36 +0000159 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
160 /// i32, corresponds to X86::PEXTRB.
161 PEXTRB,
162
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
164 /// i32, corresponds to X86::PEXTRW.
165 PEXTRW,
166
Nate Begemand77e59e2008-02-11 04:19:36 +0000167 /// INSERTPS - Insert any element of a 4 x float vector into any element
168 /// of a destination 4 x floatvector.
169 INSERTPS,
170
171 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
172 /// corresponds to X86::PINSRB.
173 PINSRB,
174
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
176 /// corresponds to X86::PINSRW.
177 PINSRW,
178
Nate Begeman2c87c422009-02-23 08:49:38 +0000179 /// PSHUFB - Shuffle 16 8-bit values within a vector.
180 PSHUFB,
181
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 /// FMAX, FMIN - Floating point max and min.
183 ///
184 FMAX, FMIN,
185
186 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
187 /// approximation. Note that these typically require refinement
188 /// in order to obtain suitable precision.
189 FRSQRT, FRCP,
190
sampoa0d77372009-01-24 22:12:48 +0000191 // TLSADDR, THREAD_POINTER - Thread Local Storage.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 TLSADDR, THREAD_POINTER,
193
Evan Cheng40ee6e52008-05-08 00:57:18 +0000194 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000195 EH_RETURN,
196
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000197 /// TC_RETURN - Tail call return.
198 /// operand #0 chain
199 /// operand #1 callee (register or absolute)
200 /// operand #2 stack adjustment
201 /// operand #3 optional in flag
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000202 TC_RETURN,
203
Evan Cheng40ee6e52008-05-08 00:57:18 +0000204 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000205 LCMPXCHG_DAG,
Andrew Lenharth81580822008-03-05 01:15:49 +0000206 LCMPXCHG8_DAG,
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +0000207
Dale Johannesenf160d802008-10-02 18:53:47 +0000208 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000209 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
210 // Atomic 64-bit binary operations.
Dale Johannesenf160d802008-10-02 18:53:47 +0000211 ATOMADD64_DAG,
212 ATOMSUB64_DAG,
213 ATOMOR64_DAG,
214 ATOMXOR64_DAG,
215 ATOMAND64_DAG,
216 ATOMNAND64_DAG,
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000217 ATOMSWAP64_DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +0000218
Evan Cheng40ee6e52008-05-08 00:57:18 +0000219 // FNSTCW16m - Store FP control world into i16 memory.
220 FNSTCW16m,
221
Evan Chenge9b9c672008-05-09 21:53:03 +0000222 // VZEXT_MOVL - Vector move low and zero extend.
223 VZEXT_MOVL,
224
225 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Evan Chengdea99362008-05-29 08:22:04 +0000226 VZEXT_LOAD,
227
228 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman03605a02008-07-17 16:51:19 +0000229 VSHL, VSRL,
230
231 // CMPPD, CMPPS - Vector double/float comparison.
232 CMPPD, CMPPS,
233
234 // PCMP* - Vector integer comparisons.
235 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendlingae034ed2008-12-12 00:56:36 +0000236 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
237
Dan Gohman99a12192009-03-04 19:44:21 +0000238 // ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
239 ADD, SUB, SMUL, UMUL,
240 INC, DEC
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 };
242 }
243
Evan Cheng931a8f42008-01-29 19:34:22 +0000244 /// Define some predicates that are used for node matching.
245 namespace X86 {
246 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
247 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
248 bool isPSHUFDMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
Evan Cheng931a8f42008-01-29 19:34:22 +0000250 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
251 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
252 bool isPSHUFHWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253
Evan Cheng931a8f42008-01-29 19:34:22 +0000254 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
255 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
256 bool isPSHUFLWMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257
Evan Cheng931a8f42008-01-29 19:34:22 +0000258 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
259 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
260 bool isSHUFPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
Evan Cheng931a8f42008-01-29 19:34:22 +0000262 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
263 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
264 bool isMOVHLPSMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
Evan Cheng931a8f42008-01-29 19:34:22 +0000266 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
267 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
268 /// <2, 3, 2, 3>
269 bool isMOVHLPS_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270
Evan Cheng931a8f42008-01-29 19:34:22 +0000271 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
272 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
273 bool isMOVLPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274
Evan Cheng931a8f42008-01-29 19:34:22 +0000275 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
276 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
277 /// as well as MOVLHPS.
278 bool isMOVHPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279
Evan Cheng931a8f42008-01-29 19:34:22 +0000280 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
281 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
282 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283
Evan Cheng931a8f42008-01-29 19:34:22 +0000284 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
285 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
286 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng931a8f42008-01-29 19:34:22 +0000288 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
289 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
290 /// <0, 0, 1, 1>
291 bool isUNPCKL_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292
Evan Cheng931a8f42008-01-29 19:34:22 +0000293 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
294 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
295 /// <2, 2, 3, 3>
296 bool isUNPCKH_v_undef_Mask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
Evan Cheng931a8f42008-01-29 19:34:22 +0000298 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
299 /// specifies a shuffle of elements that is suitable for input to MOVSS,
300 /// MOVSD, and MOVD, i.e. setting the lowest element.
301 bool isMOVLMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Cheng931a8f42008-01-29 19:34:22 +0000303 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
304 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
305 bool isMOVSHDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306
Evan Cheng931a8f42008-01-29 19:34:22 +0000307 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
308 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
309 bool isMOVSLDUPMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310
Evan Cheng931a8f42008-01-29 19:34:22 +0000311 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
312 /// specifies a splat of a single element.
313 bool isSplatMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
Evan Cheng931a8f42008-01-29 19:34:22 +0000315 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
316 /// specifies a splat of zero element.
317 bool isSplatLoMask(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318
Evan Chenga2497eb2008-09-25 20:50:48 +0000319 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
320 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
321 bool isMOVDDUPMask(SDNode *N);
322
Evan Cheng931a8f42008-01-29 19:34:22 +0000323 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
324 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
325 /// instructions.
326 unsigned getShuffleSHUFImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327
Evan Cheng931a8f42008-01-29 19:34:22 +0000328 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
329 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
330 /// instructions.
331 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332
Evan Cheng931a8f42008-01-29 19:34:22 +0000333 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
334 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
335 /// instructions.
336 unsigned getShufflePSHUFLWImmediate(SDNode *N);
337 }
338
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 //===--------------------------------------------------------------------===//
340 // X86TargetLowering - X86 Implementation of the TargetLowering interface
341 class X86TargetLowering : public TargetLowering {
342 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
343 int RegSaveFrameIndex; // X86-64 vararg func register save area.
344 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
345 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
347 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000348
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 public:
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000350 explicit X86TargetLowering(X86TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351
Evan Cheng6fb06762007-11-09 01:32:10 +0000352 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
353 /// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000354 SDValue getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000355 SelectionDAG &DAG) const;
356
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 // Return the number of bytes that a function should pop when it returns (in
358 // addition to the space used by the return address).
359 //
360 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
361
362 // Return the number of bytes that the caller reserves for arguments passed
363 // to this function.
364 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
365
366 /// getStackPtrReg - Return the stack pointer register we are using: either
367 /// ESP or RSP.
368 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng5a67b812008-01-23 23:17:41 +0000369
370 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
371 /// function arguments in the caller parameter area. For X86, aggregates
372 /// that contains are placed at 16-byte boundaries while the rest are at
373 /// 4-byte boundaries.
374 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Cheng8c590372008-05-15 08:39:06 +0000375
376 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000377 /// and store operations as a result of memset, memcpy, and memmove
378 /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000379 /// determining it.
380 virtual
Duncan Sands92c43912008-06-06 12:08:01 +0000381 MVT getOptimalMemOpType(uint64_t Size, unsigned Align,
382 bool isSrcConst, bool isSrcStr) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383
384 /// LowerOperation - Provide custom lowering hooks for some operations.
385 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000386 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000387
Duncan Sands7d9834b2008-12-01 11:39:25 +0000388 /// ReplaceNodeResults - Replace the results of node with an illegal result
389 /// type with new values built out of custom code.
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000390 ///
Duncan Sands7d9834b2008-12-01 11:39:25 +0000391 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
392 SelectionDAG &DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000393
394
Dan Gohman8181bd12008-07-27 21:46:04 +0000395 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396
Evan Chenge637db12008-01-30 18:18:23 +0000397 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000398 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399
Mon P Wang078a62d2008-05-05 19:05:59 +0000400
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 /// getTargetNodeName - This method returns the name of a target specific
402 /// DAG node.
403 virtual const char *getTargetNodeName(unsigned Opcode) const;
404
Scott Michel502151f2008-03-10 15:42:14 +0000405 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands4a361272009-01-01 15:52:00 +0000406 virtual MVT getSetCCResultType(MVT VT) const;
Scott Michel502151f2008-03-10 15:42:14 +0000407
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000408 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
409 /// in Mask are known to be either zero or one and return them in the
410 /// KnownZero/KnownOne bitsets.
Dan Gohman8181bd12008-07-27 21:46:04 +0000411 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000412 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000413 APInt &KnownZero,
414 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415 const SelectionDAG &DAG,
416 unsigned Depth = 0) const;
Evan Chengef7be082008-05-12 19:56:52 +0000417
418 virtual bool
419 isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
Dan Gohman8181bd12008-07-27 21:46:04 +0000421 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422
423 ConstraintType getConstraintType(const std::string &Constraint) const;
424
425 std::vector<unsigned>
426 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000427 MVT VT) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000428
Duncan Sands92c43912008-06-06 12:08:01 +0000429 virtual const char *LowerXConstraint(MVT ConstraintVT) const;
Dale Johannesene99fc902008-01-29 02:21:21 +0000430
Chris Lattnera531abc2007-08-25 00:47:38 +0000431 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +0000432 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
433 /// true it means one of the asm constraint of the inline asm instruction
434 /// being processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +0000435 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +0000436 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +0000437 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +0000438 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +0000439 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440
441 /// getRegForInlineAsmConstraint - Given a physical register constraint
442 /// (e.g. {edx}), return the register number and the register class for the
443 /// register. This should only be used for C_Register constraints. On
444 /// error, this returns a register number of 0.
445 std::pair<unsigned, const TargetRegisterClass*>
446 getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000447 MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448
449 /// isLegalAddressingMode - Return true if the addressing mode represented
450 /// by AM is legal for this target, for a load/store of the specified type.
451 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
452
Evan Cheng27a820a2007-10-26 01:56:11 +0000453 /// isTruncateFree - Return true if it's free to truncate a value of
454 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
455 /// register EAX to i16 by referencing its sub-register AX.
456 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Duncan Sands92c43912008-06-06 12:08:01 +0000457 virtual bool isTruncateFree(MVT VT1, MVT VT2) const;
Evan Cheng27a820a2007-10-26 01:56:11 +0000458
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459 /// isShuffleMaskLegal - Targets can use this to indicate that they only
460 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
461 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
462 /// values are assumed to be legal.
Dan Gohman8181bd12008-07-27 21:46:04 +0000463 virtual bool isShuffleMaskLegal(SDValue Mask, MVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000464
465 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
466 /// used by Targets can use this to indicate if there is a suitable
467 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
468 /// pool entry.
Dan Gohman8181bd12008-07-27 21:46:04 +0000469 virtual bool isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +0000470 MVT EVT, SelectionDAG &DAG) const;
Evan Cheng35190fd2008-03-05 01:30:59 +0000471
472 /// ShouldShrinkFPConstant - If true, then instruction selection should
473 /// seek to shrink the FP constant of the specified type to a smaller type
474 /// in order to save space and / or reduce runtime.
Duncan Sands92c43912008-06-06 12:08:01 +0000475 virtual bool ShouldShrinkFPConstant(MVT VT) const {
Evan Cheng35190fd2008-03-05 01:30:59 +0000476 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
477 // expensive than a straight movsd. On the other hand, it's important to
478 // shrink long double fp constant since fldt is very slow.
479 return !X86ScalarSSEf64 || VT == MVT::f80;
480 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000481
482 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
483 /// for tail call optimization. Target which want to do tail call
484 /// optimization should implement this function.
Dan Gohman705e3f72008-09-13 01:54:27 +0000485 virtual bool IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +0000486 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000487 SelectionDAG &DAG) const;
488
Dan Gohmane8b391e2008-04-12 04:36:06 +0000489 virtual const X86Subtarget* getSubtarget() {
490 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000491 }
492
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000493 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
494 /// computed in an SSE register, not on the X87 floating point stack.
Duncan Sands92c43912008-06-06 12:08:01 +0000495 bool isScalarFPTypeInSSEReg(MVT VT) const {
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000496 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
497 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
498 }
Dan Gohman97805ee2008-08-19 21:32:53 +0000499
Mon P Wang1448aad2008-10-30 08:01:45 +0000500 /// getWidenVectorType: given a vector type, returns the type to widen
501 /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
502 /// If there is no vector type that we want to widen to, returns MVT::Other
503 /// When and were to widen is target dependent based on the cost of
504 /// scalarizing vs using the wider vector type.
Dan Gohman0fe66c92009-01-15 17:34:08 +0000505 virtual MVT getWidenVectorType(MVT VT) const;
Mon P Wang1448aad2008-10-30 08:01:45 +0000506
Dan Gohman97805ee2008-08-19 21:32:53 +0000507 /// createFastISel - This method returns a target specific FastISel object,
508 /// or null if the target does not support "fast" ISel.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000509 virtual FastISel *
510 createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000511 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000512 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000513 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000514 DenseMap<const AllocaInst *, int> &
515#ifndef NDEBUG
516 , SmallSet<Instruction*, 8> &
517#endif
518 );
Chris Lattnerc3d7cfa2008-01-18 06:52:41 +0000519
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 private:
521 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
522 /// make the right decision when generating code for different targets.
523 const X86Subtarget *Subtarget;
Dan Gohmanb41dfba2008-05-14 01:58:56 +0000524 const X86RegisterInfo *RegInfo;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000525 const TargetData *TD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526
527 /// X86StackPtr - X86 physical register used as stack ptr.
528 unsigned X86StackPtr;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000529
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000530 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
531 /// floating point ops.
532 /// When SSE is available, use it for f32 operations.
533 /// When SSE2 is available, use it for f64 operations.
534 bool X86ScalarSSEf32;
535 bool X86ScalarSSEf64;
Evan Cheng931a8f42008-01-29 19:34:22 +0000536
Dan Gohman705e3f72008-09-13 01:54:27 +0000537 SDNode *LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 unsigned CallingConv, SelectionDAG &DAG);
Evan Cheng931a8f42008-01-29 19:34:22 +0000539
Dan Gohman8181bd12008-07-27 21:46:04 +0000540 SDValue LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000541 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman8181bd12008-07-27 21:46:04 +0000542 unsigned CC, SDValue Root, unsigned i);
Rafael Espindola03cbeb72007-09-14 15:48:13 +0000543
Dan Gohman705e3f72008-09-13 01:54:27 +0000544 SDValue LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +0000545 const SDValue &StackPtr,
546 const CCValAssign &VA, SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +0000547 SDValue Arg, ISD::ArgFlagsTy Flags);
Rafael Espindoladdb88da2007-08-31 15:06:30 +0000548
Gordon Henriksen18ace102008-01-05 16:56:59 +0000549 // Call lowering helpers.
Dan Gohman705e3f72008-09-13 01:54:27 +0000550 bool IsCalleePop(bool isVarArg, unsigned CallingConv);
Arnold Schwaighofer87f75262008-02-26 22:21:54 +0000551 bool CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall);
552 bool CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall);
Dan Gohman8181bd12008-07-27 21:46:04 +0000553 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
554 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dale Johannesence0805b2009-02-03 19:33:06 +0000555 int FPDiff, DebugLoc dl);
Arnold Schwaighofera38df102008-04-12 18:11:06 +0000556
Dan Gohman705e3f72008-09-13 01:54:27 +0000557 CCAssignFn *CCAssignFnForNode(unsigned CallingConv) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000558 NameDecorationStyle NameDecorationForFORMAL_ARGUMENTS(SDValue Op);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000559 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
Dan Gohman8181bd12008-07-27 21:46:04 +0000561 std::pair<SDValue,SDValue> FP_TO_SINTHelper(SDValue Op,
Chris Lattnerdfb947d2007-11-24 07:07:01 +0000562 SelectionDAG &DAG);
563
Dan Gohman8181bd12008-07-27 21:46:04 +0000564 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
565 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
566 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
567 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
568 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
569 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
570 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
571 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000572 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
573 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman8181bd12008-07-27 21:46:04 +0000574 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
575 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
576 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
577 SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
578 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000579 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Bill Wendling14a30ef2009-01-17 03:56:04 +0000580 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
581 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000582 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
583 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
584 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
585 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
586 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
587 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
588 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
589 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
590 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
591 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
592 SDValue LowerCALL(SDValue Op, SelectionDAG &DAG);
593 SDValue LowerRET(SDValue Op, SelectionDAG &DAG);
594 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
595 SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG);
596 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
597 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
598 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
599 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
600 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
601 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
602 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
603 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
604 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
605 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
606 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
607 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
Mon P Wang14edb092008-12-18 21:42:19 +0000608 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
Bill Wendling7e04be62008-12-09 22:08:41 +0000609 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
Bill Wendling4c134df2008-11-24 19:21:46 +0000610
Dan Gohman8181bd12008-07-27 21:46:04 +0000611 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
Dale Johannesen9011d872008-09-29 22:25:26 +0000612 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000613 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
614
615 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
616 SelectionDAG &DAG, unsigned NewOp);
617
Dale Johannesen9e746372009-02-03 22:26:34 +0000618 SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000619 SDValue Chain,
620 SDValue Dst, SDValue Src,
621 SDValue Size, unsigned Align,
Bill Wendling4b2e3782008-10-01 00:59:58 +0000622 const Value *DstSV, uint64_t DstSVOff);
Dale Johannesen9e746372009-02-03 22:26:34 +0000623 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000624 SDValue Chain,
625 SDValue Dst, SDValue Src,
626 SDValue Size, unsigned Align,
627 bool AlwaysInline,
628 const Value *DstSV, uint64_t DstSVOff,
629 const Value *SrcSV, uint64_t SrcSVOff);
Mon P Wang078a62d2008-05-05 19:05:59 +0000630
631 /// Utility function to emit atomic bitwise operations (and, or, xor).
632 // It takes the bitwise instruction to expand, the associated machine basic
633 // block, and the associated X86 opcodes for reg/reg and reg/imm.
634 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
635 MachineInstr *BInstr,
636 MachineBasicBlock *BB,
637 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +0000638 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +0000639 unsigned loadOpc,
640 unsigned cxchgOpc,
641 unsigned copyOpc,
642 unsigned notOpc,
643 unsigned EAXreg,
644 TargetRegisterClass *RC,
Dan Gohman96d60922009-02-07 16:15:20 +0000645 bool invSrc = false) const;
Dale Johannesenf160d802008-10-02 18:53:47 +0000646
647 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
648 MachineInstr *BInstr,
649 MachineBasicBlock *BB,
650 unsigned regOpcL,
651 unsigned regOpcH,
652 unsigned immOpcL,
653 unsigned immOpcH,
Dan Gohman96d60922009-02-07 16:15:20 +0000654 bool invSrc = false) const;
Mon P Wang078a62d2008-05-05 19:05:59 +0000655
656 /// Utility function to emit atomic min and max. It takes the min/max
657 // instruction to expand, the associated basic block, and the associated
658 // cmov opcode for moving the min or max value.
659 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
660 MachineBasicBlock *BB,
Dan Gohman96d60922009-02-07 16:15:20 +0000661 unsigned cmovOpc) const;
Dan Gohman99a12192009-03-04 19:44:21 +0000662
663 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000664 /// equivalent, for use with the given x86 condition code.
665 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
Dan Gohman99a12192009-03-04 19:44:21 +0000666
667 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanc8b47852009-03-07 01:58:32 +0000668 /// equivalent, for use with the given x86 condition code.
669 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
670 SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671 };
Evan Cheng5a0f5912008-09-03 00:03:49 +0000672
673 namespace X86 {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000674 FastISel *createFastISel(MachineFunction &mf,
Devang Patelfcf1c752009-01-13 00:35:13 +0000675 MachineModuleInfo *mmi, DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000676 DenseMap<const Value *, unsigned> &,
Dan Gohmand6211a72008-09-10 20:11:02 +0000677 DenseMap<const BasicBlock *, MachineBasicBlock *> &,
Dan Gohman9dd43582008-10-14 23:54:11 +0000678 DenseMap<const AllocaInst *, int> &
679#ifndef NDEBUG
680 , SmallSet<Instruction*, 8> &
681#endif
682 );
Evan Cheng5a0f5912008-09-03 00:03:49 +0000683 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684}
685
686#endif // X86ISELLOWERING_H