blob: 54adc96e4b1af3405d51d8a82e10056f2445350a [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
19// A op= C
20//
21// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
27//
28//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
31#include "llvm/CodeGen/Passes.h"
32#include "llvm/Function.h"
33#include "llvm/CodeGen/LiveVariables.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner1b989192007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000037#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetInstrInfo.h"
39#include "llvm/Target/TargetMachine.h"
Bill Wendlingc3852fc2008-05-26 05:49:49 +000040#include "llvm/Support/CommandLine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/Support/Compiler.h"
Evan Cheng0c85fe62008-03-13 06:37:55 +000042#include "llvm/Support/Debug.h"
Evan Cheng990dd2b2008-06-18 07:49:14 +000043#include "llvm/ADT/BitVector.h"
44#include "llvm/ADT/DenseMap.h"
Bill Wendling3334b272008-05-26 05:18:34 +000045#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046#include "llvm/ADT/Statistic.h"
47#include "llvm/ADT/STLExtras.h"
48using namespace llvm;
49
50STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
51STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
52STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng0c85fe62008-03-13 06:37:55 +000053STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng990dd2b2008-06-18 07:49:14 +000054STATISTIC(NumReMats, "Number of instructions re-materialized");
Evan Cheng0c85fe62008-03-13 06:37:55 +000055
56namespace {
Bill Wendling06289272008-05-10 00:12:52 +000057 class VISIBILITY_HIDDEN TwoAddressInstructionPass
58 : public MachineFunctionPass {
Evan Cheng0c85fe62008-03-13 06:37:55 +000059 const TargetInstrInfo *TII;
60 const TargetRegisterInfo *TRI;
61 MachineRegisterInfo *MRI;
62 LiveVariables *LV;
63
Bill Wendling06289272008-05-10 00:12:52 +000064 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
65 unsigned Reg,
66 MachineBasicBlock::iterator OldPos);
Evan Cheng990dd2b2008-06-18 07:49:14 +000067
68 bool isSafeToReMat(unsigned DstReg, MachineInstr *MI);
69 bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC,
Evan Chengd2b9d302008-06-25 01:16:38 +000070 MachineInstr *MI, MachineInstr *DefMI,
71 MachineBasicBlock *MBB, unsigned Loc,
Evan Cheng990dd2b2008-06-18 07:49:14 +000072 DenseMap<MachineInstr*, unsigned> &DistanceMap);
Evan Cheng0c85fe62008-03-13 06:37:55 +000073 public:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074 static char ID; // Pass identification, replacement for typeid
75 TwoAddressInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
76
Bill Wendling06289272008-05-10 00:12:52 +000077 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
78 AU.addRequired<LiveVariables>();
79 AU.addPreserved<LiveVariables>();
80 AU.addPreservedID(MachineLoopInfoID);
81 AU.addPreservedID(MachineDominatorsID);
82 AU.addPreservedID(PHIEliminationID);
83 MachineFunctionPass::getAnalysisUsage(AU);
84 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
Bill Wendling06289272008-05-10 00:12:52 +000086 /// runOnMachineFunction - Pass entry point.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 bool runOnMachineFunction(MachineFunction&);
88 };
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089}
90
Dan Gohman089efff2008-05-13 00:00:25 +000091char TwoAddressInstructionPass::ID = 0;
92static RegisterPass<TwoAddressInstructionPass>
93X("twoaddressinstruction", "Two-Address instruction pass");
94
Dan Gohman66a636e2008-05-13 02:05:11 +000095const PassInfo *const llvm::TwoAddressInstructionPassID = &X;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096
Evan Cheng0c85fe62008-03-13 06:37:55 +000097/// Sink3AddrInstruction - A two-address instruction has been converted to a
98/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling06289272008-05-10 00:12:52 +000099/// past the instruction that would kill the above mentioned register to reduce
100/// register pressure.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000101bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
102 MachineInstr *MI, unsigned SavedReg,
103 MachineBasicBlock::iterator OldPos) {
104 // Check if it's safe to move this instruction.
105 bool SeenStore = true; // Be conservative.
106 if (!MI->isSafeToMove(TII, SeenStore))
107 return false;
108
109 unsigned DefReg = 0;
110 SmallSet<unsigned, 4> UseRegs;
Bill Wendling06289272008-05-10 00:12:52 +0000111
Evan Cheng0c85fe62008-03-13 06:37:55 +0000112 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
113 const MachineOperand &MO = MI->getOperand(i);
114 if (!MO.isRegister())
115 continue;
116 unsigned MOReg = MO.getReg();
117 if (!MOReg)
118 continue;
119 if (MO.isUse() && MOReg != SavedReg)
120 UseRegs.insert(MO.getReg());
121 if (!MO.isDef())
122 continue;
123 if (MO.isImplicit())
124 // Don't try to move it if it implicitly defines a register.
125 return false;
126 if (DefReg)
127 // For now, don't move any instructions that define multiple registers.
128 return false;
129 DefReg = MO.getReg();
130 }
131
132 // Find the instruction that kills SavedReg.
133 MachineInstr *KillMI = NULL;
134 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SavedReg),
135 UE = MRI->use_end(); UI != UE; ++UI) {
136 MachineOperand &UseMO = UI.getOperand();
137 if (!UseMO.isKill())
138 continue;
139 KillMI = UseMO.getParent();
140 break;
141 }
Bill Wendling06289272008-05-10 00:12:52 +0000142
Evan Cheng0c85fe62008-03-13 06:37:55 +0000143 if (!KillMI || KillMI->getParent() != MBB)
144 return false;
145
Bill Wendling06289272008-05-10 00:12:52 +0000146 // If any of the definitions are used by another instruction between the
147 // position and the kill use, then it's not safe to sink it.
148 //
149 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng990dd2b2008-06-18 07:49:14 +0000150 // instruction is before or after another instruction. Then we can use
Bill Wendling06289272008-05-10 00:12:52 +0000151 // MachineRegisterInfo def / use instead.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000152 MachineOperand *KillMO = NULL;
153 MachineBasicBlock::iterator KillPos = KillMI;
154 ++KillPos;
Bill Wendling06289272008-05-10 00:12:52 +0000155
Evan Cheng990dd2b2008-06-18 07:49:14 +0000156 unsigned NumVisited = 0;
Evan Cheng0c85fe62008-03-13 06:37:55 +0000157 for (MachineBasicBlock::iterator I = next(OldPos); I != KillPos; ++I) {
158 MachineInstr *OtherMI = I;
Evan Cheng990dd2b2008-06-18 07:49:14 +0000159 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
160 return false;
161 ++NumVisited;
Evan Cheng0c85fe62008-03-13 06:37:55 +0000162 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
163 MachineOperand &MO = OtherMI->getOperand(i);
164 if (!MO.isRegister())
165 continue;
166 unsigned MOReg = MO.getReg();
167 if (!MOReg)
168 continue;
169 if (DefReg == MOReg)
170 return false;
Bill Wendling06289272008-05-10 00:12:52 +0000171
Evan Cheng0c85fe62008-03-13 06:37:55 +0000172 if (MO.isKill()) {
173 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng990dd2b2008-06-18 07:49:14 +0000174 // Save the operand that kills the register. We want to unset the kill
175 // marker if we can sink MI past it.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000176 KillMO = &MO;
177 else if (UseRegs.count(MOReg))
178 // One of the uses is killed before the destination.
179 return false;
180 }
181 }
182 }
183
Evan Cheng0c85fe62008-03-13 06:37:55 +0000184 // Update kill and LV information.
185 KillMO->setIsKill(false);
186 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
187 KillMO->setIsKill(true);
188 LiveVariables::VarInfo& VarInfo = LV->getVarInfo(SavedReg);
189 VarInfo.removeKill(KillMI);
190 VarInfo.Kills.push_back(MI);
191
192 // Move instruction to its destination.
193 MBB->remove(MI);
194 MBB->insert(KillPos, MI);
195
196 ++Num3AddrSunk;
197 return true;
198}
199
Evan Cheng990dd2b2008-06-18 07:49:14 +0000200/// isSafeToReMat - Return true if it's safe to rematerialize the specified
201/// instruction which defined the specified register instead of copying it.
202bool
203TwoAddressInstructionPass::isSafeToReMat(unsigned DstReg, MachineInstr *MI) {
204 const TargetInstrDesc &TID = MI->getDesc();
205 if (!TID.isAsCheapAsAMove())
206 return false;
207 bool SawStore = false;
208 if (!MI->isSafeToMove(TII, SawStore))
209 return false;
210 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
211 MachineOperand &MO = MI->getOperand(i);
212 if (!MO.isRegister())
213 continue;
214 // FIXME: For now, do not remat any instruction with register operands.
215 // Later on, we can loosen the restriction is the register operands have
216 // not been modified between the def and use. Note, this is different from
217 // MachineSink because the code in no longer in two-address form (at least
218 // partially).
219 if (MO.isUse())
220 return false;
221 else if (!MO.isDead() && MO.getReg() != DstReg)
222 return false;
223 }
224 return true;
225}
226
227/// isTwoAddrUse - Return true if the specified MI is using the specified
228/// register as a two-address operand.
229static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) {
230 const TargetInstrDesc &TID = UseMI->getDesc();
231 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
232 MachineOperand &MO = UseMI->getOperand(i);
Evan Chenga18a2532008-06-19 06:17:19 +0000233 if (MO.isRegister() && MO.getReg() == Reg &&
Evan Cheng990dd2b2008-06-18 07:49:14 +0000234 (MO.isDef() || TID.getOperandConstraint(i, TOI::TIED_TO) != -1))
235 // Earlier use is a two-address one.
236 return true;
237 }
238 return false;
239}
240
241/// isProfitableToReMat - Return true if the heuristics determines it is likely
242/// to be profitable to re-materialize the definition of Reg rather than copy
243/// the register.
244bool
245TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg,
246 const TargetRegisterClass *RC,
Evan Chengd2b9d302008-06-25 01:16:38 +0000247 MachineInstr *MI, MachineInstr *DefMI,
248 MachineBasicBlock *MBB, unsigned Loc,
249 DenseMap<MachineInstr*, unsigned> &DistanceMap){
Evan Cheng990dd2b2008-06-18 07:49:14 +0000250 bool OtherUse = false;
251 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
252 UE = MRI->use_end(); UI != UE; ++UI) {
253 MachineOperand &UseMO = UI.getOperand();
254 if (!UseMO.isUse())
255 continue;
256 MachineInstr *UseMI = UseMO.getParent();
Evan Chengd2b9d302008-06-25 01:16:38 +0000257 MachineBasicBlock *UseMBB = UseMI->getParent();
258 if (UseMBB == MBB) {
259 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
260 if (DI != DistanceMap.end() && DI->second == Loc)
261 continue; // Current use.
262 OtherUse = true;
263 // There is at least one other use in the MBB that will clobber the
264 // register.
265 if (isTwoAddrUse(UseMI, Reg))
266 return true;
267 }
Evan Cheng990dd2b2008-06-18 07:49:14 +0000268 }
Evan Chengd2b9d302008-06-25 01:16:38 +0000269
270 // If other uses in MBB are not two-address uses, then don't remat.
271 if (OtherUse)
272 return false;
273
274 // No other uses in the same block, remat if it's defined in the same
275 // block so it does not unnecessarily extend the live range.
276 return MBB == DefMI->getParent();
Evan Cheng990dd2b2008-06-18 07:49:14 +0000277}
278
Bill Wendling06289272008-05-10 00:12:52 +0000279/// runOnMachineFunction - Reduce two-address instructions to two operands.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280///
281bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
282 DOUT << "Machine Function\n";
283 const TargetMachine &TM = MF.getTarget();
Evan Cheng0c85fe62008-03-13 06:37:55 +0000284 MRI = &MF.getRegInfo();
285 TII = TM.getInstrInfo();
286 TRI = TM.getRegisterInfo();
287 LV = &getAnalysis<LiveVariables>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
289 bool MadeChange = false;
290
291 DOUT << "********** REWRITING TWO-ADDR INSTRS **********\n";
292 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
293
Evan Cheng990dd2b2008-06-18 07:49:14 +0000294 // ReMatRegs - Keep track of the registers whose def's are remat'ed.
295 BitVector ReMatRegs;
296 ReMatRegs.resize(MRI->getLastVirtReg()+1);
297
298 // DistanceMap - Keep track the distance of a MI from the start of the
299 // current basic block.
300 DenseMap<MachineInstr*, unsigned> DistanceMap;
Bill Wendling3334b272008-05-26 05:18:34 +0000301
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
303 mbbi != mbbe; ++mbbi) {
Evan Cheng990dd2b2008-06-18 07:49:14 +0000304 unsigned Dist = 0;
305 DistanceMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng478568d2008-03-27 01:27:25 +0000307 mi != me; ) {
308 MachineBasicBlock::iterator nmi = next(mi);
Chris Lattner5b930372008-01-07 07:27:27 +0000309 const TargetInstrDesc &TID = mi->getDesc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310 bool FirstTied = true;
Bill Wendling06289272008-05-10 00:12:52 +0000311
Evan Cheng990dd2b2008-06-18 07:49:14 +0000312 DistanceMap.insert(std::make_pair(mi, ++Dist));
Chris Lattner5b930372008-01-07 07:27:27 +0000313 for (unsigned si = 1, e = TID.getNumOperands(); si < e; ++si) {
314 int ti = TID.getOperandConstraint(si, TOI::TIED_TO);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 if (ti == -1)
316 continue;
317
318 if (FirstTied) {
319 ++NumTwoAddressInstrs;
320 DOUT << '\t'; DEBUG(mi->print(*cerr.stream(), &TM));
321 }
Bill Wendling06289272008-05-10 00:12:52 +0000322
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 FirstTied = false;
324
325 assert(mi->getOperand(si).isRegister() && mi->getOperand(si).getReg() &&
326 mi->getOperand(si).isUse() && "two address instruction invalid");
327
Bill Wendling06289272008-05-10 00:12:52 +0000328 // If the two operands are the same we just remove the use
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 // and mark the def as def&use, otherwise we have to insert a copy.
330 if (mi->getOperand(ti).getReg() != mi->getOperand(si).getReg()) {
Bill Wendling06289272008-05-10 00:12:52 +0000331 // Rewrite:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 // a = b op c
333 // to:
334 // a = b
335 // a = a op c
336 unsigned regA = mi->getOperand(ti).getReg();
337 unsigned regB = mi->getOperand(si).getReg();
338
Dan Gohman1e57df32008-02-10 18:45:23 +0000339 assert(TargetRegisterInfo::isVirtualRegister(regA) &&
340 TargetRegisterInfo::isVirtualRegister(regB) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 "cannot update physical register live information");
342
343#ifndef NDEBUG
344 // First, verify that we don't have a use of a in the instruction (a =
345 // b + a for example) because our transformation will not work. This
346 // should never occur because we are in SSA form.
347 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
348 assert((int)i == ti ||
349 !mi->getOperand(i).isRegister() ||
350 mi->getOperand(i).getReg() != regA);
351#endif
352
353 // If this instruction is not the killing user of B, see if we can
354 // rearrange the code to make it so. Making it the killing user will
355 // allow us to coalesce A and B together, eliminating the copy we are
356 // about to insert.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000357 if (!mi->killsRegister(regB)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 // If this instruction is commutative, check to see if C dies. If
359 // so, swap the B and C operands. This makes the live ranges of A
360 // and C joinable.
361 // FIXME: This code also works for A := B op C instructions.
Chris Lattner5b930372008-01-07 07:27:27 +0000362 if (TID.isCommutable() && mi->getNumOperands() >= 3) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 assert(mi->getOperand(3-si).isRegister() &&
364 "Not a proper commutative instruction!");
365 unsigned regC = mi->getOperand(3-si).getReg();
Bill Wendling06289272008-05-10 00:12:52 +0000366
Evan Chengc7daf1f2008-03-05 00:59:57 +0000367 if (mi->killsRegister(regC)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 DOUT << "2addr: COMMUTING : " << *mi;
Evan Cheng0c85fe62008-03-13 06:37:55 +0000369 MachineInstr *NewMI = TII->commuteInstruction(mi);
Bill Wendling06289272008-05-10 00:12:52 +0000370
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 if (NewMI == 0) {
372 DOUT << "2addr: COMMUTING FAILED!\n";
373 } else {
374 DOUT << "2addr: COMMUTED TO: " << *NewMI;
375 // If the instruction changed to commute it, update livevar.
376 if (NewMI != mi) {
Evan Cheng0c85fe62008-03-13 06:37:55 +0000377 LV->instructionChanged(mi, NewMI); // Update live variables
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 mbbi->insert(mi, NewMI); // Insert the new inst
379 mbbi->erase(mi); // Nuke the old inst.
380 mi = NewMI;
Evan Cheng990dd2b2008-06-18 07:49:14 +0000381 DistanceMap.insert(std::make_pair(NewMI, Dist));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 }
383
384 ++NumCommuted;
385 regB = regC;
386 goto InstructionRearranged;
387 }
388 }
389 }
390
391 // If this instruction is potentially convertible to a true
392 // three-address instruction,
Chris Lattner5b930372008-01-07 07:27:27 +0000393 if (TID.isConvertibleTo3Addr()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 // FIXME: This assumes there are no more operands which are tied
395 // to another register.
396#ifndef NDEBUG
Bill Wendling06289272008-05-10 00:12:52 +0000397 for (unsigned i = si + 1, e = TID.getNumOperands(); i < e; ++i)
Chris Lattner5b930372008-01-07 07:27:27 +0000398 assert(TID.getOperandConstraint(i, TOI::TIED_TO) == -1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399#endif
400
Evan Cheng990dd2b2008-06-18 07:49:14 +0000401 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, *LV);
402 if (NewMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 DOUT << "2addr: CONVERTING 2-ADDR: " << *mi;
Evan Cheng990dd2b2008-06-18 07:49:14 +0000404 DOUT << "2addr: TO 3-ADDR: " << *NewMI;
Evan Chengfdde77b2008-03-13 07:56:58 +0000405 bool Sunk = false;
Bill Wendling06289272008-05-10 00:12:52 +0000406
Evan Cheng990dd2b2008-06-18 07:49:14 +0000407 if (NewMI->findRegisterUseOperand(regB, false, TRI))
Evan Chengfdde77b2008-03-13 07:56:58 +0000408 // FIXME: Temporary workaround. If the new instruction doesn't
409 // uses regB, convertToThreeAddress must have created more
410 // then one instruction.
Evan Cheng990dd2b2008-06-18 07:49:14 +0000411 Sunk = Sink3AddrInstruction(mbbi, NewMI, regB, mi);
Bill Wendling06289272008-05-10 00:12:52 +0000412
413 mbbi->erase(mi); // Nuke the old inst.
414
Evan Cheng478568d2008-03-27 01:27:25 +0000415 if (!Sunk) {
Evan Cheng990dd2b2008-06-18 07:49:14 +0000416 DistanceMap.insert(std::make_pair(NewMI, Dist));
417 mi = NewMI;
Evan Cheng478568d2008-03-27 01:27:25 +0000418 nmi = next(mi);
419 }
Bill Wendling06289272008-05-10 00:12:52 +0000420
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 ++NumConvertedTo3Addr;
Bill Wendling06289272008-05-10 00:12:52 +0000422 break; // Done with this instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423 }
Evan Cheng8ba2af52007-10-20 04:01:47 +0000424 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 }
426
427 InstructionRearranged:
Evan Cheng990dd2b2008-06-18 07:49:14 +0000428 const TargetRegisterClass* rc = MRI->getRegClass(regA);
429 MachineInstr *DefMI = MRI->getVRegDef(regB);
430 // If it's safe and profitable, remat the definition instead of
431 // copying it.
Evan Chengd2b9d302008-06-25 01:16:38 +0000432 if (DefMI &&
Evan Cheng990dd2b2008-06-18 07:49:14 +0000433 isSafeToReMat(regB, DefMI) &&
Evan Chengd2b9d302008-06-25 01:16:38 +0000434 isProfitableToReMat(regB, rc, mi, DefMI, mbbi, Dist,DistanceMap)){
Evan Cheng990dd2b2008-06-18 07:49:14 +0000435 DEBUG(cerr << "2addr: REMATTING : " << *DefMI << "\n");
436 TII->reMaterialize(*mbbi, mi, regA, DefMI);
437 ReMatRegs.set(regB);
438 ++NumReMats;
Bill Wendling3334b272008-05-26 05:18:34 +0000439 } else {
440 TII->copyRegToReg(*mbbi, mi, regA, regB, rc, rc);
441 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442
443 MachineBasicBlock::iterator prevMi = prior(mi);
444 DOUT << "\t\tprepend:\t"; DEBUG(prevMi->print(*cerr.stream(), &TM));
445
Bill Wendling06289272008-05-10 00:12:52 +0000446 // Update live variables for regB.
Evan Cheng0c85fe62008-03-13 06:37:55 +0000447 LiveVariables::VarInfo& varInfoB = LV->getVarInfo(regB);
Bill Wendling06289272008-05-10 00:12:52 +0000448
Owen Anderson721b2cc2007-11-08 01:20:48 +0000449 // regB is used in this BB.
450 varInfoB.UsedBlocks[mbbi->getNumber()] = true;
Bill Wendling06289272008-05-10 00:12:52 +0000451
Evan Cheng0c85fe62008-03-13 06:37:55 +0000452 if (LV->removeVirtualRegisterKilled(regB, mbbi, mi))
453 LV->addVirtualRegisterKilled(regB, prevMi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454
Evan Cheng0c85fe62008-03-13 06:37:55 +0000455 if (LV->removeVirtualRegisterDead(regB, mbbi, mi))
456 LV->addVirtualRegisterDead(regB, prevMi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
Bill Wendling06289272008-05-10 00:12:52 +0000458 // Replace all occurences of regB with regA.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
460 if (mi->getOperand(i).isRegister() &&
461 mi->getOperand(i).getReg() == regB)
462 mi->getOperand(i).setReg(regA);
463 }
464 }
465
466 assert(mi->getOperand(ti).isDef() && mi->getOperand(si).isUse());
467 mi->getOperand(ti).setReg(mi->getOperand(si).getReg());
468 MadeChange = true;
469
470 DOUT << "\t\trewrite to:\t"; DEBUG(mi->print(*cerr.stream(), &TM));
471 }
Bill Wendling06289272008-05-10 00:12:52 +0000472
Evan Cheng478568d2008-03-27 01:27:25 +0000473 mi = nmi;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000474 }
475 }
476
Evan Chengd2b9d302008-06-25 01:16:38 +0000477 // Some remat'ed instructions are dead.
478 int VReg = ReMatRegs.find_first();
479 while (VReg != -1) {
480 if (MRI->use_empty(VReg)) {
481 MachineInstr *DefMI = MRI->getVRegDef(VReg);
482 DefMI->eraseFromParent();
Bill Wendlingc3852fc2008-05-26 05:49:49 +0000483 }
Evan Chengd2b9d302008-06-25 01:16:38 +0000484 VReg = ReMatRegs.find_next(VReg);
Bill Wendling3334b272008-05-26 05:18:34 +0000485 }
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 return MadeChange;
488}