blob: 79c3e009f9e8453005ec56c889aa9d4883275504 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
420// addrmode2 loads and stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421class AI2<dag oops, dag iops, Format f, InstrItinClass itin,
422 string opc, string asm, list<dag> pattern>
423 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
424 opc, asm, "", pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +0000425 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000426}
Evan Cheng93912732008-09-01 01:27:33 +0000427
428// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000429
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000430// LDR/LDRB/STR/STRB
431class AIldst1<bits<3> op, bit opc22, bit isLd, dag oops, dag iops, AddrMode am,
432 Format f, InstrItinClass itin, string opc, string asm,
433 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000434 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
435 "", pattern> {
436 let Inst{27-25} = op;
437 let Inst{24} = 1; // 24 == P
438 // 23 == U
439 let Inst{22} = opc22;
440 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000441 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000442}
443// LDRH/LDRSB/LDRSH/LDRD
444class AIldr2<bits<4> op, bit opc22, bit opc20, dag oops, dag iops, AddrMode am,
445 Format f, InstrItinClass itin, string opc, string asm,
446 list<dag> pattern>
447 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
448 "", pattern> {
449 let Inst{27-25} = 0b000;
450 let Inst{24} = 1; // 24 == P
451 // 23 == U
452 let Inst{22} = opc22;
453 let Inst{21} = 0; // 21 == W
454 let Inst{20} = opc20;
455
456 let Inst{7-4} = op;
457}
458
459
460
461
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462class AI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
463 string opc, string asm, list<dag> pattern>
464 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
465 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000466 let Inst{20} = 1; // L bit
Evan Cheng17222df2008-08-31 19:02:21 +0000467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482class AI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string opc, string asm, list<dag> pattern>
484 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
485 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000486 let Inst{20} = 1; // L bit
Evan Cheng17222df2008-08-31 19:02:21 +0000487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000491}
Bob Wilson01135592010-03-23 17:23:59 +0000492class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493 string asm, list<dag> pattern>
494 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000495 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000496 let Inst{20} = 1; // L bit
497 let Inst{21} = 0; // W bit
498 let Inst{22} = 1; // B bit
499 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000500 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000501}
Evan Cheng17222df2008-08-31 19:02:21 +0000502
Evan Cheng93912732008-09-01 01:27:33 +0000503// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000504class AI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000508 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000509 let Inst{21} = 0; // W bit
510 let Inst{22} = 0; // B bit
511 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000512 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000513}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000514class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
515 string asm, list<dag> pattern>
516 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000517 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000518 let Inst{20} = 0; // L bit
519 let Inst{21} = 0; // W bit
520 let Inst{22} = 0; // B bit
521 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000522 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000523}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000524class AI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
525 string opc, string asm, list<dag> pattern>
526 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
527 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000528 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000529 let Inst{21} = 0; // W bit
530 let Inst{22} = 1; // B bit
531 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000532 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000533}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000534class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
535 string asm, list<dag> pattern>
536 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000537 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000538 let Inst{20} = 0; // L bit
539 let Inst{21} = 0; // W bit
540 let Inst{22} = 1; // B bit
541 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000542 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000543}
Evan Cheng93912732008-09-01 01:27:33 +0000544
Evan Cheng840917b2008-09-01 07:00:14 +0000545// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000546class AI2ldwpr<dag oops, dag iops, Format f, InstrItinClass itin,
547 string opc, string asm, string cstr, list<dag> pattern>
548 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
549 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000550 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000551 let Inst{21} = 1; // W bit
552 let Inst{22} = 0; // B bit
553 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000554 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000555}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556class AI2ldbpr<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, string cstr, list<dag> pattern>
558 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
559 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000560 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000561 let Inst{21} = 1; // W bit
562 let Inst{22} = 1; // B bit
563 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000564 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000565}
566
Evan Cheng840917b2008-09-01 07:00:14 +0000567// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000568class AI2stwpr<dag oops, dag iops, Format f, InstrItinClass itin,
569 string opc, string asm, string cstr, list<dag> pattern>
570 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
571 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000572 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000573 let Inst{21} = 1; // W bit
574 let Inst{22} = 0; // B bit
575 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000576 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000577}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000578class AI2stbpr<dag oops, dag iops, Format f, InstrItinClass itin,
579 string opc, string asm, string cstr, list<dag> pattern>
580 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
581 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000582 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000583 let Inst{21} = 1; // W bit
584 let Inst{22} = 1; // B bit
585 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000586 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000587}
588
Evan Cheng840917b2008-09-01 07:00:14 +0000589// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000590class AI2ldwpo<dag oops, dag iops, Format f, InstrItinClass itin,
591 string opc, string asm, string cstr, list<dag> pattern>
592 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
593 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000594 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000595 let Inst{21} = 0; // W bit
596 let Inst{22} = 0; // B bit
597 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000598 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000599}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000600class AI2ldbpo<dag oops, dag iops, Format f, InstrItinClass itin,
601 string opc, string asm, string cstr, list<dag> pattern>
602 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
603 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000604 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000605 let Inst{21} = 0; // W bit
606 let Inst{22} = 1; // B bit
607 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000608 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000609}
610
Evan Cheng840917b2008-09-01 07:00:14 +0000611// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000612class AI2stwpo<dag oops, dag iops, Format f, InstrItinClass itin,
613 string opc, string asm, string cstr, list<dag> pattern>
614 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
615 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000616 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000617 let Inst{21} = 0; // W bit
618 let Inst{22} = 0; // B bit
619 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000620 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000621}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000622class AI2stbpo<dag oops, dag iops, Format f, InstrItinClass itin,
623 string opc, string asm, string cstr, list<dag> pattern>
624 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
625 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000626 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000627 let Inst{21} = 0; // W bit
628 let Inst{22} = 1; // B bit
629 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000630 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000631}
632
Evan Cheng0d14fc82008-09-01 01:51:14 +0000633// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000634class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 string opc, string asm, list<dag> pattern>
636 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
637 opc, asm, "", pattern>;
638class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
639 string asm, list<dag> pattern>
640 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
641 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000642
Evan Cheng840917b2008-09-01 07:00:14 +0000643// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000644class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
645 string opc, string asm, list<dag> pattern>
646 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
647 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000648 let Inst{4} = 1;
649 let Inst{5} = 1; // H bit
650 let Inst{6} = 0; // S bit
651 let Inst{7} = 1;
652 let Inst{20} = 1; // L bit
653 let Inst{21} = 0; // W bit
654 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000655 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000656}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000657class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
658 string asm, list<dag> pattern>
659 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000660 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000661 let Inst{4} = 1;
662 let Inst{5} = 1; // H bit
663 let Inst{6} = 0; // S bit
664 let Inst{7} = 1;
665 let Inst{20} = 1; // L bit
666 let Inst{21} = 0; // W bit
667 let Inst{24} = 1; // P bit
668}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000669class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
670 string opc, string asm, list<dag> pattern>
671 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
672 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000673 let Inst{4} = 1;
674 let Inst{5} = 1; // H bit
675 let Inst{6} = 1; // S bit
676 let Inst{7} = 1;
677 let Inst{20} = 1; // L bit
678 let Inst{21} = 0; // W bit
679 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000680 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000681}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000682class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
683 string asm, list<dag> pattern>
684 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000685 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000686 let Inst{4} = 1;
687 let Inst{5} = 1; // H bit
688 let Inst{6} = 1; // S bit
689 let Inst{7} = 1;
690 let Inst{20} = 1; // L bit
691 let Inst{21} = 0; // W bit
692 let Inst{24} = 1; // P bit
693}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000694class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
695 string opc, string asm, list<dag> pattern>
696 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
697 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000698 let Inst{4} = 1;
699 let Inst{5} = 0; // H bit
700 let Inst{6} = 1; // S bit
701 let Inst{7} = 1;
702 let Inst{20} = 1; // L bit
703 let Inst{21} = 0; // W bit
704 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000705 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000706}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
708 string asm, list<dag> pattern>
709 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000710 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000711 let Inst{4} = 1;
712 let Inst{5} = 0; // H bit
713 let Inst{6} = 1; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 1; // L bit
716 let Inst{21} = 0; // W bit
717 let Inst{24} = 1; // P bit
718}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000719class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
720 string opc, string asm, list<dag> pattern>
721 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
722 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000723 let Inst{4} = 1;
724 let Inst{5} = 0; // H bit
725 let Inst{6} = 1; // S bit
726 let Inst{7} = 1;
727 let Inst{20} = 0; // L bit
728 let Inst{21} = 0; // W bit
729 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000730 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000731}
732
733// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000734class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
735 string opc, string asm, list<dag> pattern>
736 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
737 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000738 bits<14> addr;
739 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000740 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000741 let Inst{24} = 1; // P bit
742 let Inst{23} = addr{8}; // U bit
743 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
744 let Inst{21} = 0; // W bit
745 let Inst{20} = 0; // L bit
746 let Inst{19-16} = addr{12-9}; // Rn
747 let Inst{15-12} = Rt; // Rt
748 let Inst{11-8} = addr{7-4}; // imm7_4/zero
749 let Inst{7-4} = 0b1011;
750 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000751}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000752class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
753 string asm, list<dag> pattern>
754 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000755 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000756 let Inst{4} = 1;
757 let Inst{5} = 1; // H bit
758 let Inst{6} = 0; // S bit
759 let Inst{7} = 1;
760 let Inst{20} = 0; // L bit
761 let Inst{21} = 0; // W bit
762 let Inst{24} = 1; // P bit
763}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000764class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
765 string opc, string asm, list<dag> pattern>
766 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
767 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000768 let Inst{4} = 1;
769 let Inst{5} = 1; // H bit
770 let Inst{6} = 1; // S bit
771 let Inst{7} = 1;
772 let Inst{20} = 0; // L bit
773 let Inst{21} = 0; // W bit
774 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000775 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000776}
777
778// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000779class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
780 string opc, string asm, string cstr, list<dag> pattern>
781 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
782 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000783 let Inst{4} = 1;
784 let Inst{5} = 1; // H bit
785 let Inst{6} = 0; // S bit
786 let Inst{7} = 1;
787 let Inst{20} = 1; // L bit
788 let Inst{21} = 1; // W bit
789 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000790 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000791}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000792class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
793 string opc, string asm, string cstr, list<dag> pattern>
794 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
795 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000796 let Inst{4} = 1;
797 let Inst{5} = 1; // H bit
798 let Inst{6} = 1; // S bit
799 let Inst{7} = 1;
800 let Inst{20} = 1; // L bit
801 let Inst{21} = 1; // W bit
802 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000803 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000804}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000805class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
806 string opc, string asm, string cstr, list<dag> pattern>
807 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
808 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000809 let Inst{4} = 1;
810 let Inst{5} = 0; // H bit
811 let Inst{6} = 1; // S bit
812 let Inst{7} = 1;
813 let Inst{20} = 1; // L bit
814 let Inst{21} = 1; // W bit
815 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000816 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000817}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000818class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
819 string opc, string asm, string cstr, list<dag> pattern>
820 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
821 opc, asm, cstr, pattern> {
822 let Inst{4} = 1;
823 let Inst{5} = 0; // H bit
824 let Inst{6} = 1; // S bit
825 let Inst{7} = 1;
826 let Inst{20} = 0; // L bit
827 let Inst{21} = 1; // W bit
828 let Inst{24} = 1; // P bit
829 let Inst{27-25} = 0b000;
830}
831
Evan Cheng840917b2008-09-01 07:00:14 +0000832
833// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000834class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
835 string opc, string asm, string cstr, list<dag> pattern>
836 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
837 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000838 let Inst{4} = 1;
839 let Inst{5} = 1; // H bit
840 let Inst{6} = 0; // S bit
841 let Inst{7} = 1;
842 let Inst{20} = 0; // L bit
843 let Inst{21} = 1; // W bit
844 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000845 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000846}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000847class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
848 string opc, string asm, string cstr, list<dag> pattern>
849 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
850 opc, asm, cstr, pattern> {
851 let Inst{4} = 1;
852 let Inst{5} = 1; // H bit
853 let Inst{6} = 1; // S bit
854 let Inst{7} = 1;
855 let Inst{20} = 0; // L bit
856 let Inst{21} = 1; // W bit
857 let Inst{24} = 1; // P bit
858 let Inst{27-25} = 0b000;
859}
Evan Cheng840917b2008-09-01 07:00:14 +0000860
861// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000862class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
863 string opc, string asm, string cstr, list<dag> pattern>
864 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
865 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000866 let Inst{4} = 1;
867 let Inst{5} = 1; // H bit
868 let Inst{6} = 0; // S bit
869 let Inst{7} = 1;
870 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000871 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000872 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000873 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000874}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000875class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
876 string opc, string asm, string cstr, list<dag> pattern>
877 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
878 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000879 let Inst{4} = 1;
880 let Inst{5} = 1; // H bit
881 let Inst{6} = 1; // S bit
882 let Inst{7} = 1;
883 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000884 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000885 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000886 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000887}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000888class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
889 string opc, string asm, string cstr, list<dag> pattern>
890 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
891 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000892 let Inst{4} = 1;
893 let Inst{5} = 0; // H bit
894 let Inst{6} = 1; // S bit
895 let Inst{7} = 1;
896 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000897 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000898 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000899 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000900}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000901class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
902 string opc, string asm, string cstr, list<dag> pattern>
903 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
904 opc, asm, cstr, pattern> {
905 let Inst{4} = 1;
906 let Inst{5} = 0; // H bit
907 let Inst{6} = 1; // S bit
908 let Inst{7} = 1;
909 let Inst{20} = 0; // L bit
910 let Inst{21} = 0; // W bit
911 let Inst{24} = 0; // P bit
912 let Inst{27-25} = 0b000;
913}
Evan Cheng840917b2008-09-01 07:00:14 +0000914
915// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000916class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
917 string opc, string asm, string cstr, list<dag> pattern>
918 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
919 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000920 let Inst{4} = 1;
921 let Inst{5} = 1; // H bit
922 let Inst{6} = 0; // S bit
923 let Inst{7} = 1;
924 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000925 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000926 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000927 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000928}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000929class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
930 string opc, string asm, string cstr, list<dag> pattern>
931 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
932 opc, asm, cstr, pattern> {
933 let Inst{4} = 1;
934 let Inst{5} = 1; // H bit
935 let Inst{6} = 1; // S bit
936 let Inst{7} = 1;
937 let Inst{20} = 0; // L bit
938 let Inst{21} = 0; // W bit
939 let Inst{24} = 0; // P bit
940 let Inst{27-25} = 0b000;
941}
Evan Cheng840917b2008-09-01 07:00:14 +0000942
Evan Cheng0d14fc82008-09-01 01:51:14 +0000943// addrmode4 instructions
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000944class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000945 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000946 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000947 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000948 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000949 bits<16> dsts;
Jim Grosbach866aa392010-11-10 23:12:48 +0000950 bits<4> Rn;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000951 bits<2> amode;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000952 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000953 let Inst{27-25} = 0b100;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000954 let Inst{24-23} = amode;
955 let Inst{22} = 0; // S bit
Jim Grosbach866aa392010-11-10 23:12:48 +0000956 let Inst{20} = 1; // L bit
957 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000958 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000959}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000960class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000961 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000962 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000963 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000964 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000965 bits<16> srcs;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000966 bits<4> Rn;
967 bits<2> amode;
968 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000969 let Inst{27-25} = 0b100;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000970 let Inst{24-23} = amode;
971 let Inst{22} = 0; // S bit
972 let Inst{20} = 0; // L bit
973 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000974 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000975}
Evan Cheng37f25d92008-08-28 23:39:26 +0000976
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000977// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000978class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
979 string opc, string asm, list<dag> pattern>
980 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
981 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000982 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000983 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000984 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000985}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000986class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
987 string opc, string asm, list<dag> pattern>
988 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
989 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000990 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000991 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000992}
993
994// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000995class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
996 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000997 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
998 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000999 bits<4> Rd;
1000 bits<4> Rn;
1001 bits<4> Rm;
1002 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +00001003 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +00001004 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00001005 let Inst{19-16} = Rd;
1006 let Inst{11-8} = Rm;
1007 let Inst{3-0} = Rn;
1008}
1009// MSW multiple w/ Ra operand
1010class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
1011 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1012 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
1013 bits<4> Ra;
1014 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001015}
Evan Cheng37f25d92008-08-28 23:39:26 +00001016
Evan Chengeb4f52e2008-11-06 03:35:07 +00001017// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +00001018class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +00001019 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001020 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
1021 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +00001022 bits<4> Rn;
1023 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +00001024 let Inst{4} = 0;
1025 let Inst{7} = 1;
1026 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +00001027 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +00001028 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +00001029 let Inst{11-8} = Rm;
1030 let Inst{3-0} = Rn;
1031}
1032class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1033 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1034 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1035 bits<4> Rd;
1036 let Inst{19-16} = Rd;
1037}
1038
1039// AMulxyI with Ra operand
1040class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1041 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1042 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1043 bits<4> Ra;
1044 let Inst{15-12} = Ra;
1045}
1046// SMLAL*
1047class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1048 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1049 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1050 bits<4> RdLo;
1051 bits<4> RdHi;
1052 let Inst{19-16} = RdHi;
1053 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +00001054}
1055
Evan Cheng97f48c32008-11-06 22:15:19 +00001056// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001057class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
1058 string opc, string asm, list<dag> pattern>
1059 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
1060 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001061 // All AExtI instructions have Rd and Rm register operands.
1062 bits<4> Rd;
1063 bits<4> Rm;
1064 let Inst{15-12} = Rd;
1065 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +00001066 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001067 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +00001068 let Inst{27-20} = opcod;
1069}
1070
Evan Cheng8b59db32008-11-07 01:41:35 +00001071// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001072class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
1073 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001074 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1075 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001076 bits<4> Rd;
1077 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001078 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001079 let Inst{19-16} = 0b1111;
1080 let Inst{15-12} = Rd;
1081 let Inst{11-8} = 0b1111;
1082 let Inst{7-4} = opc7_4;
1083 let Inst{3-0} = Rm;
1084}
1085
1086// PKH instructions
1087class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
1088 string opc, string asm, list<dag> pattern>
1089 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1090 opc, asm, "", pattern> {
1091 bits<4> Rd;
1092 bits<4> Rn;
1093 bits<4> Rm;
1094 bits<8> sh;
1095 let Inst{27-20} = opcod;
1096 let Inst{19-16} = Rn;
1097 let Inst{15-12} = Rd;
1098 let Inst{11-7} = sh{7-3};
1099 let Inst{6} = tb;
1100 let Inst{5-4} = 0b01;
1101 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001102}
1103
Evan Cheng37f25d92008-08-28 23:39:26 +00001104//===----------------------------------------------------------------------===//
1105
1106// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
1107class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
1108 list<Predicate> Predicates = [IsARM];
1109}
1110class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1111 list<Predicate> Predicates = [IsARM, HasV5TE];
1112}
1113class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1114 list<Predicate> Predicates = [IsARM, HasV6];
1115}
Evan Cheng13096642008-08-29 06:41:12 +00001116
1117//===----------------------------------------------------------------------===//
1118//
1119// Thumb Instruction Format Definitions.
1120//
1121
Evan Cheng13096642008-08-29 06:41:12 +00001122// TI - Thumb instruction.
1123
Evan Cheng446c4282009-07-11 06:43:01 +00001124class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001125 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001126 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001127 let OutOperandList = oops;
1128 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001129 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001130 let Pattern = pattern;
1131 list<Predicate> Predicates = [IsThumb];
1132}
1133
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001134class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1135 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001136
Evan Cheng35d6c412009-08-04 23:47:55 +00001137// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001138class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1139 list<dag> pattern>
1140 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1141 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001142
Johnny Chend68e1192009-12-15 17:24:14 +00001143// tBL, tBX 32-bit instructions
1144class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001145 dag oops, dag iops, InstrItinClass itin, string asm,
1146 list<dag> pattern>
1147 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1148 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001149 let Inst{31-27} = opcod1;
1150 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001151 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001152}
Evan Cheng13096642008-08-29 06:41:12 +00001153
1154// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001155class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1156 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001157 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001158
Evan Cheng09c39fc2009-06-23 19:38:13 +00001159// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001160class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001161 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001162 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001163 let OutOperandList = oops;
1164 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001165 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001166 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001167 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001168}
1169
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001170class T1I<dag oops, dag iops, InstrItinClass itin,
1171 string asm, list<dag> pattern>
1172 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1173class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1174 string asm, list<dag> pattern>
1175 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1176class T1JTI<dag oops, dag iops, InstrItinClass itin,
1177 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001178 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001179
1180// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001181class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001182 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001183 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001184 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001185
1186// Thumb1 instruction that can either be predicated or set CPSR.
1187class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001188 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001189 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001190 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001191 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1192 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001193 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001194 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001195 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001196}
1197
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001198class T1sI<dag oops, dag iops, InstrItinClass itin,
1199 string opc, string asm, list<dag> pattern>
1200 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001201
1202// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001203class T1sIt<dag oops, dag iops, InstrItinClass itin,
1204 string opc, string asm, list<dag> pattern>
1205 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001206 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001207
1208// Thumb1 instruction that can be predicated.
1209class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001210 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001211 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001212 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001213 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001214 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001215 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001216 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001217 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001218}
1219
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001220class T1pI<dag oops, dag iops, InstrItinClass itin,
1221 string opc, string asm, list<dag> pattern>
1222 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001223
1224// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001225class T1pIt<dag oops, dag iops, InstrItinClass itin,
1226 string opc, string asm, list<dag> pattern>
1227 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001228 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001229
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001230class T1pI1<dag oops, dag iops, InstrItinClass itin,
1231 string opc, string asm, list<dag> pattern>
1232 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1233class T1pI2<dag oops, dag iops, InstrItinClass itin,
1234 string opc, string asm, list<dag> pattern>
1235 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1236class T1pI4<dag oops, dag iops, InstrItinClass itin,
1237 string opc, string asm, list<dag> pattern>
1238 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001239class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001240 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1241 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001242
Johnny Chenbbc71b22009-12-16 02:32:54 +00001243class Encoding16 : Encoding {
1244 let Inst{31-16} = 0x0000;
1245}
1246
Johnny Chend68e1192009-12-15 17:24:14 +00001247// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001248class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001249 let Inst{15-10} = opcode;
1250}
1251
1252// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001253class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001254 let Inst{15-14} = 0b00;
1255 let Inst{13-9} = opcode;
1256}
1257
1258// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001259class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001260 let Inst{15-10} = 0b010000;
1261 let Inst{9-6} = opcode;
1262}
1263
1264// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001265class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001266 let Inst{15-10} = 0b010001;
1267 let Inst{9-6} = opcode;
1268}
1269
1270// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001271class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001272 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001273 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001274}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001275class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001276class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1277class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1278class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001279class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001280
1281// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001282class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001283 let Inst{15-12} = 0b1011;
1284 let Inst{11-5} = opcode;
1285}
1286
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001287// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1288class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001289 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001290 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001291 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001292 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001293 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001294 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001295 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001296 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001297}
1298
Bill Wendlingda2ae632010-08-31 07:50:46 +00001299// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1300// input operand since by default it's a zero register. It will become an
1301// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001302//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001303// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1304// more consistent.
1305class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001306 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001307 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001308 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001309 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001310 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001311 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001312 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001313 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001314}
1315
1316// Special cases
1317class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001318 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001319 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001320 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001321 let OutOperandList = oops;
1322 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001323 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001324 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001325 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001326}
1327
Jim Grosbachd1228742009-12-01 18:10:36 +00001328class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001329 InstrItinClass itin,
1330 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001331 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1332 let OutOperandList = oops;
1333 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001334 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001335 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001336 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001337}
1338
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001339class T2I<dag oops, dag iops, InstrItinClass itin,
1340 string opc, string asm, list<dag> pattern>
1341 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1342class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1343 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001344 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001345class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1346 string opc, string asm, list<dag> pattern>
1347 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1348class T2Iso<dag oops, dag iops, InstrItinClass itin,
1349 string opc, string asm, list<dag> pattern>
1350 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1351class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1352 string opc, string asm, list<dag> pattern>
1353 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001354class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001355 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001356 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1357 pattern> {
1358 let Inst{31-27} = 0b11101;
1359 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001360 let Inst{24} = P;
1361 let Inst{23} = ?; // The U bit.
1362 let Inst{22} = 1;
1363 let Inst{21} = W;
1364 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001365}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001366
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001367class T2sI<dag oops, dag iops, InstrItinClass itin,
1368 string opc, string asm, list<dag> pattern>
1369 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001370
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001371class T2XI<dag oops, dag iops, InstrItinClass itin,
1372 string asm, list<dag> pattern>
1373 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1374class T2JTI<dag oops, dag iops, InstrItinClass itin,
1375 string asm, list<dag> pattern>
1376 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001377
Evan Cheng5adb66a2009-09-28 09:14:39 +00001378class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001379 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001380 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1381
Bob Wilson815baeb2010-03-13 01:08:20 +00001382// Two-address instructions
1383class T2XIt<dag oops, dag iops, InstrItinClass itin,
1384 string asm, string cstr, list<dag> pattern>
1385 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001386
Evan Chenge88d5ce2009-07-02 07:28:31 +00001387// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001388class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1389 dag oops, dag iops,
1390 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001391 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001392 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001393 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001394 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001395 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001396 let Pattern = pattern;
1397 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001398 let Inst{31-27} = 0b11111;
1399 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001400 let Inst{24} = signed;
1401 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001402 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001403 let Inst{20} = load;
1404 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001405 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001406 let Inst{10} = pre; // The P bit.
1407 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001408}
1409
Johnny Chenadc77332010-02-26 22:04:29 +00001410// Helper class for disassembly only
1411// A6.3.16 & A6.3.17
1412// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1413class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1414 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1415 : T2I<oops, iops, itin, opc, asm, pattern> {
1416 let Inst{31-27} = 0b11111;
1417 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001418 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001419 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001420 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001421}
1422
David Goodwinc9d138f2009-07-27 19:59:26 +00001423// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1424class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001425 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001426}
1427
1428// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1429class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001430 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001431}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001432
Evan Cheng9cb9e672009-06-27 02:26:13 +00001433// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1434class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001435 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001436}
1437
Evan Cheng13096642008-08-29 06:41:12 +00001438//===----------------------------------------------------------------------===//
1439
Evan Cheng96581d32008-11-11 02:11:05 +00001440//===----------------------------------------------------------------------===//
1441// ARM VFP Instruction templates.
1442//
1443
David Goodwin3ca524e2009-07-10 17:03:29 +00001444// Almost all VFP instructions are predicable.
1445class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001446 IndexMode im, Format f, InstrItinClass itin,
1447 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001448 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001449 bits<4> p;
1450 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001451 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001452 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001453 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001454 let Pattern = pattern;
1455 list<Predicate> Predicates = [HasVFP2];
1456}
1457
1458// Special cases
1459class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001460 IndexMode im, Format f, InstrItinClass itin,
1461 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001462 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001463 let OutOperandList = oops;
1464 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001465 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001466 let Pattern = pattern;
1467 list<Predicate> Predicates = [HasVFP2];
1468}
1469
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001470class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1471 string opc, string asm, list<dag> pattern>
1472 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1473 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001474
Evan Chengcd8e66a2008-11-11 21:48:44 +00001475// ARM VFP addrmode5 loads and stores
1476class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001477 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001478 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001479 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001480 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001481 // Instruction operands.
1482 bits<5> Dd;
1483 bits<13> addr;
1484
1485 // Encode instruction operands.
1486 let Inst{23} = addr{8}; // U (add = (U == '1'))
1487 let Inst{22} = Dd{4};
1488 let Inst{19-16} = addr{12-9}; // Rn
1489 let Inst{15-12} = Dd{3-0};
1490 let Inst{7-0} = addr{7-0}; // imm8
1491
Evan Cheng96581d32008-11-11 02:11:05 +00001492 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001493 let Inst{27-24} = opcod1;
1494 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001495 let Inst{11-9} = 0b101;
1496 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001497
1498 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001499 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001500}
1501
Evan Chengcd8e66a2008-11-11 21:48:44 +00001502class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001503 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001504 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001505 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001506 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001507 // Instruction operands.
1508 bits<5> Sd;
1509 bits<13> addr;
1510
1511 // Encode instruction operands.
1512 let Inst{23} = addr{8}; // U (add = (U == '1'))
1513 let Inst{22} = Sd{0};
1514 let Inst{19-16} = addr{12-9}; // Rn
1515 let Inst{15-12} = Sd{4-1};
1516 let Inst{7-0} = addr{7-0}; // imm8
1517
Evan Cheng96581d32008-11-11 02:11:05 +00001518 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001519 let Inst{27-24} = opcod1;
1520 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001521 let Inst{11-9} = 0b101;
1522 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001523}
1524
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001525// VFP Load / store multiple pseudo instructions.
1526class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1527 list<dag> pattern>
1528 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1529 cstr, itin> {
1530 let OutOperandList = oops;
1531 let InOperandList = !con(iops, (ins pred:$p));
1532 let Pattern = pattern;
1533 list<Predicate> Predicates = [HasVFP2];
1534}
1535
Evan Chengcd8e66a2008-11-11 21:48:44 +00001536// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001537class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001538 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001539 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001540 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001541 // TODO: Mark the instructions with the appropriate subtarget info.
1542 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001543 let Inst{11-9} = 0b101;
1544 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001545
1546 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001547 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001548}
1549
Jim Grosbach72db1822010-09-08 00:25:50 +00001550class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001551 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001552 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001553 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554 // TODO: Mark the instructions with the appropriate subtarget info.
1555 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001556 let Inst{11-9} = 0b101;
1557 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001558}
1559
Evan Cheng96581d32008-11-11 02:11:05 +00001560// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001561class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1562 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1563 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001564 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001565 // Instruction operands.
1566 bits<5> Dd;
1567 bits<5> Dm;
1568
1569 // Encode instruction operands.
1570 let Inst{3-0} = Dm{3-0};
1571 let Inst{5} = Dm{4};
1572 let Inst{15-12} = Dd{3-0};
1573 let Inst{22} = Dd{4};
1574
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001575 let Inst{27-23} = opcod1;
1576 let Inst{21-20} = opcod2;
1577 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001578 let Inst{11-9} = 0b101;
1579 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001580 let Inst{7-6} = opcod4;
1581 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001582}
1583
1584// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001585class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001586 dag iops, InstrItinClass itin, string opc, string asm,
1587 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001588 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001589 // Instruction operands.
1590 bits<5> Dd;
1591 bits<5> Dn;
1592 bits<5> Dm;
1593
1594 // Encode instruction operands.
1595 let Inst{3-0} = Dm{3-0};
1596 let Inst{5} = Dm{4};
1597 let Inst{19-16} = Dn{3-0};
1598 let Inst{7} = Dn{4};
1599 let Inst{15-12} = Dd{3-0};
1600 let Inst{22} = Dd{4};
1601
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001602 let Inst{27-23} = opcod1;
1603 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001604 let Inst{11-9} = 0b101;
1605 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001606 let Inst{6} = op6;
1607 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001608}
1609
Jim Grosbach26767372010-03-24 22:31:46 +00001610// Double precision, binary, VML[AS] (for additional predicate)
1611class ADbI_vmlX<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
1612 dag iops, InstrItinClass itin, string opc, string asm,
1613 list<dag> pattern>
1614 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendlingc2bf5022010-11-01 21:17:06 +00001615 // Instruction operands.
1616 bits<5> Dd;
1617 bits<5> Dn;
1618 bits<5> Dm;
1619
1620 // Encode instruction operands.
1621 let Inst{19-16} = Dn{3-0};
1622 let Inst{7} = Dn{4};
1623 let Inst{15-12} = Dd{3-0};
1624 let Inst{22} = Dd{4};
1625 let Inst{3-0} = Dm{3-0};
1626 let Inst{5} = Dm{4};
1627
Jim Grosbach26767372010-03-24 22:31:46 +00001628 let Inst{27-23} = opcod1;
1629 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001630 let Inst{11-9} = 0b101;
1631 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001632 let Inst{6} = op6;
1633 let Inst{4} = op4;
Jim Grosbach26767372010-03-24 22:31:46 +00001634 list<Predicate> Predicates = [HasVFP2, UseVMLx];
1635}
1636
Evan Cheng96581d32008-11-11 02:11:05 +00001637// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001638class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1639 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1640 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001641 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001642 // Instruction operands.
1643 bits<5> Sd;
1644 bits<5> Sm;
1645
1646 // Encode instruction operands.
1647 let Inst{3-0} = Sm{4-1};
1648 let Inst{5} = Sm{0};
1649 let Inst{15-12} = Sd{4-1};
1650 let Inst{22} = Sd{0};
1651
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001652 let Inst{27-23} = opcod1;
1653 let Inst{21-20} = opcod2;
1654 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001655 let Inst{11-9} = 0b101;
1656 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001657 let Inst{7-6} = opcod4;
1658 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001659}
1660
David Goodwin338268c2009-08-10 22:17:39 +00001661// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001662// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001663class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1664 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1665 string asm, list<dag> pattern>
1666 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1667 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001668 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1669}
1670
Evan Cheng96581d32008-11-11 02:11:05 +00001671// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001672class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1673 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001674 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001675 // Instruction operands.
1676 bits<5> Sd;
1677 bits<5> Sn;
1678 bits<5> Sm;
1679
1680 // Encode instruction operands.
1681 let Inst{3-0} = Sm{4-1};
1682 let Inst{5} = Sm{0};
1683 let Inst{19-16} = Sn{4-1};
1684 let Inst{7} = Sn{0};
1685 let Inst{15-12} = Sd{4-1};
1686 let Inst{22} = Sd{0};
1687
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001688 let Inst{27-23} = opcod1;
1689 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001690 let Inst{11-9} = 0b101;
1691 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001692 let Inst{6} = op6;
1693 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001694}
1695
David Goodwin338268c2009-08-10 22:17:39 +00001696// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001697// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001698class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001699 dag iops, InstrItinClass itin, string opc, string asm,
1700 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001701 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001702 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001703
1704 // Instruction operands.
1705 bits<5> Sd;
1706 bits<5> Sn;
1707 bits<5> Sm;
1708
1709 // Encode instruction operands.
1710 let Inst{3-0} = Sm{4-1};
1711 let Inst{5} = Sm{0};
1712 let Inst{19-16} = Sn{4-1};
1713 let Inst{7} = Sn{0};
1714 let Inst{15-12} = Sd{4-1};
1715 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001716}
1717
Evan Cheng80a11982008-11-12 06:41:41 +00001718// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001719class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1720 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1721 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001722 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001723 let Inst{27-23} = opcod1;
1724 let Inst{21-20} = opcod2;
1725 let Inst{19-16} = opcod3;
1726 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001727 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001728 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001729}
1730
Johnny Chen811663f2010-02-11 18:47:03 +00001731// VFP conversion between floating-point and fixed-point
1732class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001733 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1734 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001735 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1736 // size (fixed-point number): sx == 0 ? 16 : 32
1737 let Inst{7} = op5; // sx
1738}
1739
David Goodwin338268c2009-08-10 22:17:39 +00001740// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001741class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001742 dag oops, dag iops, InstrItinClass itin,
1743 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001744 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1745 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001746 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1747}
1748
Evan Cheng80a11982008-11-12 06:41:41 +00001749class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001750 InstrItinClass itin,
1751 string opc, string asm, list<dag> pattern>
1752 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001753 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001754 let Inst{11-8} = opcod2;
1755 let Inst{4} = 1;
1756}
1757
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001758class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1759 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1760 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001761
Bob Wilson01135592010-03-23 17:23:59 +00001762class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001763 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1764 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001765
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001766class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1767 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1768 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001769
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001770class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1771 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1772 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001773
Evan Cheng96581d32008-11-11 02:11:05 +00001774//===----------------------------------------------------------------------===//
1775
Bob Wilson5bafff32009-06-22 23:27:02 +00001776//===----------------------------------------------------------------------===//
1777// ARM NEON Instruction templates.
1778//
Evan Cheng13096642008-08-29 06:41:12 +00001779
Johnny Chencaa608e2010-03-20 00:17:00 +00001780class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1781 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1782 list<dag> pattern>
1783 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001784 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001785 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001786 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001787 let Pattern = pattern;
1788 list<Predicate> Predicates = [HasNEON];
1789}
1790
1791// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001792class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1793 InstrItinClass itin, string opc, string asm, string cstr,
1794 list<dag> pattern>
1795 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001797 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001798 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001799 let Pattern = pattern;
1800 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001801}
1802
Bob Wilsonb07c1712009-10-07 21:53:04 +00001803class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1804 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001805 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001806 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1807 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001808 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001809 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001810 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001811 let Inst{11-8} = op11_8;
1812 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001813
1814 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001815 bits<6> Rn;
1816 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001817
1818 let Inst{22} = Vd{4};
1819 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001820 let Inst{19-16} = Rn{3-0};
1821 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001822}
1823
Owen Andersond138d702010-11-02 20:47:39 +00001824class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1825 dag oops, dag iops, InstrItinClass itin,
1826 string opc, string dt, string asm, string cstr, list<dag> pattern>
1827 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1828 dt, asm, cstr, pattern> {
1829 bits<3> lane;
1830}
1831
Bob Wilson709d5922010-08-25 23:27:42 +00001832class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1833 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1834 itin> {
1835 let OutOperandList = oops;
1836 let InOperandList = !con(iops, (ins pred:$p));
1837 list<Predicate> Predicates = [HasNEON];
1838}
1839
Jim Grosbach7cd27292010-10-06 20:36:55 +00001840class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1841 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001842 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1843 itin> {
1844 let OutOperandList = oops;
1845 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001846 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001847 list<Predicate> Predicates = [HasNEON];
1848}
1849
Johnny Chen785516a2010-03-23 16:43:47 +00001850class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001852 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1853 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001854 let Inst{31-25} = 0b1111001;
1855}
1856
Johnny Chen927b88f2010-03-23 20:40:44 +00001857class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001858 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001859 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001860 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001861 let Inst{31-25} = 0b1111001;
1862}
1863
1864// NEON "one register and a modified immediate" format.
1865class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1866 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001867 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001868 string opc, string dt, string asm, string cstr,
1869 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001870 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001871 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001872 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001873 let Inst{11-8} = op11_8;
1874 let Inst{7} = op7;
1875 let Inst{6} = op6;
1876 let Inst{5} = op5;
1877 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001878
1879 // Instruction operands.
1880 bits<5> Vd;
1881 bits<13> SIMM;
1882
1883 let Inst{15-12} = Vd{3-0};
1884 let Inst{22} = Vd{4};
1885 let Inst{24} = SIMM{7};
1886 let Inst{18-16} = SIMM{6-4};
1887 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001888}
1889
1890// NEON 2 vector register format.
1891class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1892 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001893 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001895 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001896 let Inst{24-23} = op24_23;
1897 let Inst{21-20} = op21_20;
1898 let Inst{19-18} = op19_18;
1899 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001900 let Inst{11-7} = op11_7;
1901 let Inst{6} = op6;
1902 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001903
1904 // Instruction operands.
1905 bits<5> Vd;
1906 bits<5> Vm;
1907
1908 let Inst{15-12} = Vd{3-0};
1909 let Inst{22} = Vd{4};
1910 let Inst{3-0} = Vm{3-0};
1911 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001912}
1913
1914// Same as N2V except it doesn't have a datatype suffix.
1915class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001916 bits<5> op11_7, bit op6, bit op4,
1917 dag oops, dag iops, InstrItinClass itin,
1918 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001919 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001920 let Inst{24-23} = op24_23;
1921 let Inst{21-20} = op21_20;
1922 let Inst{19-18} = op19_18;
1923 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001924 let Inst{11-7} = op11_7;
1925 let Inst{6} = op6;
1926 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001927
1928 // Instruction operands.
1929 bits<5> Vd;
1930 bits<5> Vm;
1931
1932 let Inst{15-12} = Vd{3-0};
1933 let Inst{22} = Vd{4};
1934 let Inst{3-0} = Vm{3-0};
1935 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001936}
1937
1938// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001939class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001940 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001941 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001942 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001943 let Inst{24} = op24;
1944 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001945 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001946 let Inst{7} = op7;
1947 let Inst{6} = op6;
1948 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001949
1950 // Instruction operands.
1951 bits<5> Vd;
1952 bits<5> Vm;
1953 bits<6> SIMM;
1954
1955 let Inst{15-12} = Vd{3-0};
1956 let Inst{22} = Vd{4};
1957 let Inst{3-0} = Vm{3-0};
1958 let Inst{5} = Vm{4};
1959 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001960}
1961
Bob Wilson10bc69c2010-03-27 03:56:52 +00001962// NEON 3 vector register format.
1963class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1964 dag oops, dag iops, Format f, InstrItinClass itin,
1965 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001966 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001967 let Inst{24} = op24;
1968 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001969 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001970 let Inst{11-8} = op11_8;
1971 let Inst{6} = op6;
1972 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001973
1974 // Instruction operands.
1975 bits<5> Vd;
1976 bits<5> Vn;
1977 bits<5> Vm;
1978
1979 let Inst{15-12} = Vd{3-0};
1980 let Inst{22} = Vd{4};
1981 let Inst{19-16} = Vn{3-0};
1982 let Inst{7} = Vn{4};
1983 let Inst{3-0} = Vm{3-0};
1984 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001985}
1986
Johnny Chen841e8282010-03-23 21:35:03 +00001987// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001988class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1989 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001990 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001991 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001992 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001993 let Inst{24} = op24;
1994 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001995 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001996 let Inst{11-8} = op11_8;
1997 let Inst{6} = op6;
1998 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001999
2000 // Instruction operands.
2001 bits<5> Vd;
2002 bits<5> Vn;
2003 bits<5> Vm;
2004
2005 let Inst{15-12} = Vd{3-0};
2006 let Inst{22} = Vd{4};
2007 let Inst{19-16} = Vn{3-0};
2008 let Inst{7} = Vn{4};
2009 let Inst{3-0} = Vm{3-0};
2010 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00002011}
2012
2013// NEON VMOVs between scalar and core registers.
2014class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002015 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00002017 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00002018 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002019 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00002020 let Inst{11-8} = opcod2;
2021 let Inst{6-5} = opcod3;
2022 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00002023
2024 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00002025 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00002026 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00002027 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00002029
Owen Andersond2fbdb72010-10-27 21:28:09 +00002030 bits<5> V;
2031 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00002032 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00002033 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00002034
2035 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00002036 let Inst{7} = V{4};
2037 let Inst{19-16} = V{3-0};
2038 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00002039}
2040class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002041 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002042 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00002043 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002045class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002046 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00002048 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002049 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002050class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002051 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002052 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00002053 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002054 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00002055
Johnny Chene4614f72010-03-25 17:01:27 +00002056// Vector Duplicate Lane (from scalar to all elements)
2057class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
2058 InstrItinClass itin, string opc, string dt, string asm,
2059 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00002060 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00002061 let Inst{24-23} = 0b11;
2062 let Inst{21-20} = 0b11;
2063 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00002064 let Inst{11-7} = 0b11000;
2065 let Inst{6} = op6;
2066 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00002067
2068 bits<5> Vd;
2069 bits<5> Vm;
2070 bits<4> lane;
2071
2072 let Inst{22} = Vd{4};
2073 let Inst{15-12} = Vd{3-0};
2074 let Inst{5} = Vm{4};
2075 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00002076}
2077
David Goodwin42a83f22009-08-04 17:53:06 +00002078// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
2079// for single-precision FP.
2080class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
2081 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
2082}