blob: c1e80fc78894979fbca4cc21cb81d9e5d19456e5 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Dan Gohman78eca172008-08-19 22:33:34 +000029#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000030#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000031#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000038#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000052#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000053using namespace llvm;
54
Chris Lattneread0d882008-06-17 06:09:18 +000055static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000056EnableValueProp("enable-value-prop", cl::Hidden);
57static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000058EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
60EnableFastISel("fast-isel", cl::Hidden,
61 cl::desc("Enable the experimental \"fast\" instruction selector"));
Dan Gohman3e697cf2008-08-20 00:47:54 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
64 cl::desc("Enable verbose messages in the experimental \"fast\" "
65 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000090ViewISelDAGs("view-isel-dags", cl::Hidden,
91 cl::desc("Pop up a window to show isel dags as they are selected"));
92static cl::opt<bool>
93ViewSchedDAGs("view-sched-dags", cl::Hidden,
94 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000095static cl::opt<bool>
96ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000097 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000098#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000099static const bool ViewDAGCombine1 = false,
100 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
101 ViewDAGCombine2 = false,
102 ViewISelDAGs = false, ViewSchedDAGs = false,
103 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000104#endif
105
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000106//===---------------------------------------------------------------------===//
107///
108/// RegisterScheduler class - Track the registration of instruction schedulers.
109///
110//===---------------------------------------------------------------------===//
111MachinePassRegistry RegisterScheduler::Registry;
112
113//===---------------------------------------------------------------------===//
114///
115/// ISHeuristic command line option for instruction schedulers.
116///
117//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000118static cl::opt<RegisterScheduler::FunctionPassCtor, false,
119 RegisterPassParser<RegisterScheduler> >
120ISHeuristic("pre-RA-sched",
121 cl::init(&createDefaultScheduler),
122 cl::desc("Instruction schedulers available (before register"
123 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000124
Dan Gohman844731a2008-05-13 00:00:25 +0000125static RegisterScheduler
126defaultListDAGScheduler("default", " Best scheduler for the target",
127 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000128
Chris Lattner1c08c712005-01-07 07:47:53 +0000129namespace llvm {
130 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000131 /// createDefaultScheduler - This creates an instruction scheduler appropriate
132 /// for the target.
133 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
134 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000135 MachineBasicBlock *BB,
136 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000137 TargetLowering &TLI = IS->getTargetLowering();
138
139 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000140 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000141 } else {
142 assert(TLI.getSchedulingPreference() ==
143 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000144 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000145 }
146 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000147}
148
Evan Chengff9b3732008-01-30 18:18:23 +0000149// EmitInstrWithCustomInserter - This method should be implemented by targets
150// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000151// instructions are special in various ways, which require special support to
152// insert. The specified MachineInstr is created but not inserted into any
153// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000154MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000155 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000156 cerr << "If a target marks an instruction with "
157 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000158 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000159 abort();
160 return 0;
161}
162
Dan Gohman8a110532008-09-05 22:59:21 +0000163/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
164/// physical register has only a single copy use, then coalesced the copy
165/// if possible.
166static void EmitLiveInCopy(MachineBasicBlock *MBB,
167 MachineBasicBlock::iterator &InsertPos,
168 unsigned VirtReg, unsigned PhysReg,
169 const TargetRegisterClass *RC,
170 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
171 const MachineRegisterInfo &MRI,
172 const TargetRegisterInfo &TRI,
173 const TargetInstrInfo &TII) {
174 unsigned NumUses = 0;
175 MachineInstr *UseMI = NULL;
176 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
177 UE = MRI.use_end(); UI != UE; ++UI) {
178 UseMI = &*UI;
179 if (++NumUses > 1)
180 break;
181 }
182
183 // If the number of uses is not one, or the use is not a move instruction,
184 // don't coalesce. Also, only coalesce away a virtual register to virtual
185 // register copy.
186 bool Coalesced = false;
187 unsigned SrcReg, DstReg;
188 if (NumUses == 1 &&
189 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
190 TargetRegisterInfo::isVirtualRegister(DstReg)) {
191 VirtReg = DstReg;
192 Coalesced = true;
193 }
194
195 // Now find an ideal location to insert the copy.
196 MachineBasicBlock::iterator Pos = InsertPos;
197 while (Pos != MBB->begin()) {
198 MachineInstr *PrevMI = prior(Pos);
199 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
200 // copyRegToReg might emit multiple instructions to do a copy.
201 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
202 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
203 // This is what the BB looks like right now:
204 // r1024 = mov r0
205 // ...
206 // r1 = mov r1024
207 //
208 // We want to insert "r1025 = mov r1". Inserting this copy below the
209 // move to r1024 makes it impossible for that move to be coalesced.
210 //
211 // r1025 = mov r1
212 // r1024 = mov r0
213 // ...
214 // r1 = mov 1024
215 // r2 = mov 1025
216 break; // Woot! Found a good location.
217 --Pos;
218 }
219
220 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
221 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
222 if (Coalesced) {
223 if (&*InsertPos == UseMI) ++InsertPos;
224 MBB->erase(UseMI);
225 }
226}
227
228/// EmitLiveInCopies - If this is the first basic block in the function,
229/// and if it has live ins that need to be copied into vregs, emit the
230/// copies into the block.
231static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
232 const MachineRegisterInfo &MRI,
233 const TargetRegisterInfo &TRI,
234 const TargetInstrInfo &TII) {
235 if (SchedLiveInCopies) {
236 // Emit the copies at a heuristically-determined location in the block.
237 DenseMap<MachineInstr*, unsigned> CopyRegMap;
238 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
239 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
240 E = MRI.livein_end(); LI != E; ++LI)
241 if (LI->second) {
242 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
243 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
244 RC, CopyRegMap, MRI, TRI, TII);
245 }
246 } else {
247 // Emit the copies into the top of the block.
248 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
249 E = MRI.livein_end(); LI != E; ++LI)
250 if (LI->second) {
251 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
252 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
253 LI->second, LI->first, RC, RC);
254 }
255 }
256}
257
Chris Lattner7041ee32005-01-11 05:56:49 +0000258//===----------------------------------------------------------------------===//
259// SelectionDAGISel code
260//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000261
Dan Gohman7c3234c2008-08-27 23:52:12 +0000262SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000263 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000264 FuncInfo(new FunctionLoweringInfo(TLI)),
265 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
266 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
267 GFI(),
268 Fast(fast),
269 DAGSize(0)
270{}
271
272SelectionDAGISel::~SelectionDAGISel() {
273 delete SDL;
274 delete CurDAG;
275 delete FuncInfo;
276}
277
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000279 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000280}
281
Chris Lattner495a0b52005-08-17 06:37:43 +0000282void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000283 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000284 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000285 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000286}
Chris Lattner1c08c712005-01-07 07:47:53 +0000287
Chris Lattner1c08c712005-01-07 07:47:53 +0000288bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000289 // Do some sanity-checking on the command-line options.
290 assert((!EnableFastISelVerbose || EnableFastISel) &&
291 "-fast-isel-verbose requires -fast-isel");
292 assert((!EnableFastISelAbort || EnableFastISel) &&
293 "-fast-isel-abort requires -fast-isel");
294
Dan Gohman5f43f922007-08-27 16:26:13 +0000295 // Get alias analysis for load/store combining.
296 AA = &getAnalysis<AliasAnalysis>();
297
Dan Gohman8a110532008-09-05 22:59:21 +0000298 TargetMachine &TM = TLI.getTargetMachine();
299 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
300 const MachineRegisterInfo &MRI = MF.getRegInfo();
301 const TargetInstrInfo &TII = *TM.getInstrInfo();
302 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
303
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000304 if (MF.getFunction()->hasGC())
305 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000306 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000307 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000308 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000309 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000311 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000312 MachineModuleInfo *MMI = getAnalysisToUpdate<MachineModuleInfo>();
313 CurDAG->init(MF, MMI);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000314 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000315
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000316 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
317 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
318 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000319 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000320
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000321 SelectAllBasicBlocks(Fn, MF, MMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000322
Dan Gohman8a110532008-09-05 22:59:21 +0000323 // If the first basic block in the function has live ins that need to be
324 // copied into vregs, emit the copies into the top of the block before
325 // emitting the code for the block.
326 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
327
Evan Chengad2070c2007-02-10 02:43:39 +0000328 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000329 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
330 E = RegInfo->livein_end(); I != E; ++I)
331 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000332
Duncan Sandsf4070822007-06-15 19:04:19 +0000333#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000334 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000335 "Not all catch info was assigned to a landing pad!");
336#endif
337
Dan Gohman7c3234c2008-08-27 23:52:12 +0000338 FuncInfo->clear();
339
Chris Lattner1c08c712005-01-07 07:47:53 +0000340 return true;
341}
342
Duncan Sandsf4070822007-06-15 19:04:19 +0000343static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
344 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000345 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000347 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000348 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000349#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000350 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000351 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000352#endif
353 }
354}
355
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000356/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
357/// whether object offset >= 0.
358static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000359IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000360 if (!isa<FrameIndexSDNode>(Op)) return false;
361
362 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
363 int FrameIdx = FrameIdxNode->getIndex();
364 return MFI->isFixedObjectIndex(FrameIdx) &&
365 MFI->getObjectOffset(FrameIdx) >= 0;
366}
367
368/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
369/// possibly be overwritten when lowering the outgoing arguments in a tail
370/// call. Currently the implementation of this call is very conservative and
371/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
372/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000373static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000374 MachineFrameInfo * MFI) {
375 RegisterSDNode * OpReg = NULL;
376 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
377 (Op.getOpcode()== ISD::CopyFromReg &&
378 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
379 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
380 (Op.getOpcode() == ISD::LOAD &&
381 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
382 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000383 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
384 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000385 getOperand(1))))
386 return true;
387 return false;
388}
389
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000390/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000391/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000392static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
393 TargetLowering& TLI) {
394 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000395 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000396
397 // Find RET node.
398 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000399 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000400 }
401
402 // Fix tail call attribute of CALL nodes.
403 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000404 BI = DAG.allnodes_end(); BI != BE; ) {
405 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000406 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000407 SDValue OpRet(Ret, 0);
408 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000409 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000410 // If CALL node has tail call attribute set to true and the call is not
411 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000412 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000413 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000414 if (!isMarkedTailCall) continue;
415 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000416 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
417 // Not eligible. Mark CALL node as non tail call. Note that we
418 // can modify the call node in place since calls are not CSE'd.
419 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000420 } else {
421 // Look for tail call clobbered arguments. Emit a series of
422 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000423 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000424 SDValue Chain = TheCall->getChain(), InFlag;
425 Ops.push_back(Chain);
426 Ops.push_back(TheCall->getCallee());
427 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
428 SDValue Arg = TheCall->getArg(i);
429 bool isByVal = TheCall->getArgFlags(i).isByVal();
430 MachineFunction &MF = DAG.getMachineFunction();
431 MachineFrameInfo *MFI = MF.getFrameInfo();
432 if (!isByVal &&
433 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
434 MVT VT = Arg.getValueType();
435 unsigned VReg = MF.getRegInfo().
436 createVirtualRegister(TLI.getRegClassFor(VT));
437 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
438 InFlag = Chain.getValue(1);
439 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
440 Chain = Arg.getValue(1);
441 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000442 }
443 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000444 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000445 }
446 // Link in chain of CopyTo/CopyFromReg.
447 Ops[0] = Chain;
448 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000449 }
450 }
451 }
452}
453
Dan Gohmanf350b272008-08-23 02:25:05 +0000454void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
455 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000456 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000457 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000458
459 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
460
461 if (MMI && BB->isLandingPad()) {
462 // Add a label to mark the beginning of the landing pad. Deletion of the
463 // landing pad can thus be detected via the MachineModuleInfo.
464 unsigned LabelID = MMI->addLandingPad(BB);
465 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
466 CurDAG->getEntryNode(), LabelID));
467
468 // Mark exception register as live in.
469 unsigned Reg = TLI.getExceptionAddressRegister();
470 if (Reg) BB->addLiveIn(Reg);
471
472 // Mark exception selector register as live in.
473 Reg = TLI.getExceptionSelectorRegister();
474 if (Reg) BB->addLiveIn(Reg);
475
476 // FIXME: Hack around an exception handling flaw (PR1508): the personality
477 // function and list of typeids logically belong to the invoke (or, if you
478 // like, the basic block containing the invoke), and need to be associated
479 // with it in the dwarf exception handling tables. Currently however the
480 // information is provided by an intrinsic (eh.selector) that can be moved
481 // to unexpected places by the optimizers: if the unwind edge is critical,
482 // then breaking it can result in the intrinsics being in the successor of
483 // the landing pad, not the landing pad itself. This results in exceptions
484 // not being caught because no typeids are associated with the invoke.
485 // This may not be the only way things can go wrong, but it is the only way
486 // we try to work around for the moment.
487 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
488
489 if (Br && Br->isUnconditional()) { // Critical edge?
490 BasicBlock::iterator I, E;
491 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 if (isa<EHSelectorInst>(I))
Dan Gohmanf350b272008-08-23 02:25:05 +0000493 break;
494
495 if (I == E)
496 // No catch info found - try to extract some from the successor.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000497 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmanf350b272008-08-23 02:25:05 +0000498 }
499 }
500
501 // Lower all of the non-terminator instructions.
502 for (BasicBlock::iterator I = Begin; I != End; ++I)
503 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000504 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000505
506 // Ensure that all instructions which are used outside of their defining
507 // blocks are available as virtual registers. Invoke is handled elsewhere.
508 for (BasicBlock::iterator I = Begin; I != End; ++I)
509 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000510 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
511 if (VMI != FuncInfo->ValueMap.end())
512 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000513 }
514
515 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000516 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000517 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000518
519 // Lower the terminator after the copies are emitted.
520 SDL->visit(*LLVMBB->getTerminator());
521 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000522
Chris Lattnera651cf62005-01-17 19:43:36 +0000523 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000524 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000525
526 // Check whether calls in this block are real tail calls. Fix up CALL nodes
527 // with correct tailcall attribute so that the target can rely on the tailcall
528 // attribute indicating whether the call is really eligible for tail call
529 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000530 if (PerformTailCallOpt)
531 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000532
533 // Final step, emit the lowered DAG as machine code.
534 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000535 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000536}
537
Dan Gohmanf350b272008-08-23 02:25:05 +0000538void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000539 SmallPtrSet<SDNode*, 128> VisitedNodes;
540 SmallVector<SDNode*, 128> Worklist;
541
Gabor Greifba36cb52008-08-28 21:40:38 +0000542 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000543
544 APInt Mask;
545 APInt KnownZero;
546 APInt KnownOne;
547
548 while (!Worklist.empty()) {
549 SDNode *N = Worklist.back();
550 Worklist.pop_back();
551
552 // If we've already seen this node, ignore it.
553 if (!VisitedNodes.insert(N))
554 continue;
555
556 // Otherwise, add all chain operands to the worklist.
557 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
558 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000559 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000560
561 // If this is a CopyToReg with a vreg dest, process it.
562 if (N->getOpcode() != ISD::CopyToReg)
563 continue;
564
565 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
566 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
567 continue;
568
569 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000570 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000571 MVT SrcVT = Src.getValueType();
572 if (!SrcVT.isInteger() || SrcVT.isVector())
573 continue;
574
Dan Gohmanf350b272008-08-23 02:25:05 +0000575 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000576 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000577 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000578
579 // Only install this information if it tells us something.
580 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
581 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000582 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000583 if (DestReg >= FLI.LiveOutRegInfo.size())
584 FLI.LiveOutRegInfo.resize(DestReg+1);
585 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
586 LOI.NumSignBits = NumSignBits;
587 LOI.KnownOne = NumSignBits;
588 LOI.KnownZero = NumSignBits;
589 }
590 }
591}
592
Dan Gohmanf350b272008-08-23 02:25:05 +0000593void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000594 std::string GroupName;
595 if (TimePassesIsEnabled)
596 GroupName = "Instruction Selection and Scheduling";
597 std::string BlockName;
598 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
599 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000600 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000601 BB->getBasicBlock()->getName();
602
603 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000604 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000605
Dan Gohmanf350b272008-08-23 02:25:05 +0000606 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000607
Chris Lattneraf21d552005-10-10 16:47:10 +0000608 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000609 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000610 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000611 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000612 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000614 }
Nate Begeman2300f552005-09-07 00:15:36 +0000615
Dan Gohman417e11b2007-10-08 15:12:17 +0000616 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000617 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000618
Chris Lattner1c08c712005-01-07 07:47:53 +0000619 // Second step, hack on the DAG until it only uses operations and types that
620 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000621 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanf350b272008-08-23 02:25:05 +0000622 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
623 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000624
625 if (TimePassesIsEnabled) {
626 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000627 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000628 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000629 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000630 }
631
632 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000633 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000634
Chris Lattner70587ea2008-07-10 23:37:50 +0000635 // TODO: enable a dag combine pass here.
636 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000637
Dan Gohmanf350b272008-08-23 02:25:05 +0000638 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000639
Evan Chengebffb662008-07-01 17:59:20 +0000640 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000641 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000642 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000643 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000644 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000645 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000646
Bill Wendling832171c2006-12-07 20:04:42 +0000647 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000648 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000649
Dan Gohmanf350b272008-08-23 02:25:05 +0000650 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000651
Chris Lattneraf21d552005-10-10 16:47:10 +0000652 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000653 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000654 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000655 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000656 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000657 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000658 }
Nate Begeman2300f552005-09-07 00:15:36 +0000659
Dan Gohman417e11b2007-10-08 15:12:17 +0000660 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000661 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000662
Dan Gohmanf350b272008-08-23 02:25:05 +0000663 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000664
Dan Gohman925a7e82008-08-13 19:47:40 +0000665 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000666 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000667
Chris Lattnera33ef482005-03-30 01:10:47 +0000668 // Third, instruction select all of the operations to machine code, adding the
669 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000670 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000671 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000672 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000673 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000674 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000675 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000676
Dan Gohman462dc7f2008-07-21 20:00:07 +0000677 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000678 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000679
Dan Gohmanf350b272008-08-23 02:25:05 +0000680 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000681
Dan Gohman5e843682008-07-14 18:19:29 +0000682 // Schedule machine code.
683 ScheduleDAG *Scheduler;
684 if (TimePassesIsEnabled) {
685 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000686 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000687 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000688 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000689 }
690
Dan Gohman462dc7f2008-07-21 20:00:07 +0000691 if (ViewSUnitDAGs) Scheduler->viewGraph();
692
Evan Chengdb8d56b2008-06-30 20:45:06 +0000693 // Emit machine code to BB. This can change 'BB' to the last block being
694 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000695 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000696 NamedRegionTimer T("Instruction Creation", GroupName);
697 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000698 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000699 BB = Scheduler->EmitSchedule();
700 }
701
702 // Free the scheduler state.
703 if (TimePassesIsEnabled) {
704 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
705 delete Scheduler;
706 } else {
707 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000708 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000709
Bill Wendling832171c2006-12-07 20:04:42 +0000710 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000711 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000712}
Chris Lattner1c08c712005-01-07 07:47:53 +0000713
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000714void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
715 MachineModuleInfo *MMI) {
Evan Cheng39fd6e82008-08-07 00:43:25 +0000716 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
717 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000718 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000719
Dan Gohman3df24e62008-09-03 23:12:08 +0000720 BasicBlock::iterator const Begin = LLVMBB->begin();
721 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000722 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000723
724 // Lower any arguments needed in this block if this is the entry block.
725 if (LLVMBB == &Fn.getEntryBlock())
726 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000727
728 // Before doing SelectionDAG ISel, see if FastISel has been requested.
729 // FastISel doesn't support EH landing pads, which require special handling.
730 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000731 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, MMI,
732 FuncInfo->ValueMap,
Dan Gohman0586d912008-09-10 20:11:02 +0000733 FuncInfo->MBBMap,
734 FuncInfo->StaticAllocaMap)) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000735 // Emit code for any incoming arguments. This must happen before
736 // beginning FastISel on the entry block.
737 if (LLVMBB == &Fn.getEntryBlock()) {
738 CurDAG->setRoot(SDL->getControlRoot());
739 CodeGenAndEmitDAG();
740 SDL->clear();
741 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000742 F->setCurrentBlock(BB);
Dan Gohman5edd3612008-08-28 20:28:56 +0000743 // Do FastISel on as many instructions as possible.
Evan Cheng9f118502008-09-08 16:01:27 +0000744 for (; BI != End; ++BI) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000745 // Just before the terminator instruction, insert instructions to
746 // feed PHI nodes in successor blocks.
Dan Gohmana8657e32008-09-08 20:37:59 +0000747 if (isa<TerminatorInst>(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000748 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000749 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000750 cerr << "FastISel miss: ";
751 BI->dump();
752 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000753 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000754 assert(0 && "FastISel didn't handle a PHI in a successor");
Dan Gohman3ee25dc2008-09-10 15:52:34 +0000755 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000756 }
757
Dan Gohman3df24e62008-09-03 23:12:08 +0000758 // First try normal tablegen-generated "fast" selection.
Evan Cheng9f118502008-09-08 16:01:27 +0000759 if (F->SelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000760 continue;
761
762 // Next, try calling the target to attempt to handle the instruction.
Evan Cheng9f118502008-09-08 16:01:27 +0000763 if (F->TargetSelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000764 continue;
765
766 // Then handle certain instructions as single-LLVM-Instruction blocks.
Dan Gohmancf01f7a2008-09-09 02:40:04 +0000767 if (isa<CallInst>(BI)) {
Evan Cheng9f118502008-09-08 16:01:27 +0000768 if (BI->getType() != Type::VoidTy) {
Dan Gohmana8657e32008-09-08 20:37:59 +0000769 unsigned &R = FuncInfo->ValueMap[BI];
Dan Gohman3df24e62008-09-03 23:12:08 +0000770 if (!R)
Evan Cheng9f118502008-09-08 16:01:27 +0000771 R = FuncInfo->CreateRegForValue(BI);
Dan Gohman3df24e62008-09-03 23:12:08 +0000772 }
773
Evan Cheng9f118502008-09-08 16:01:27 +0000774 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohmanf350b272008-08-23 02:25:05 +0000775 continue;
776 }
777
Dan Gohman293d5f82008-09-09 22:06:46 +0000778 // Otherwise, give up on FastISel for the rest of the block.
779 // For now, be a little lenient about non-branch terminators.
780 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000781 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000782 cerr << "FastISel miss: ";
783 BI->dump();
784 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000785 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000786 // The "fast" selector couldn't handle something and bailed.
787 // For the purpose of debugging, just abort.
788 assert(0 && "FastISel didn't select the entire block");
Dan Gohmanf350b272008-08-23 02:25:05 +0000789 }
790 break;
791 }
792 delete F;
793 }
794 }
795
Dan Gohmand2ff6472008-09-02 20:17:56 +0000796 // Run SelectionDAG instruction selection on the remainder of the block
797 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000798 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000799 if (BI != End)
800 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000801
Dan Gohman7c3234c2008-08-27 23:52:12 +0000802 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000803 }
Dan Gohman0e5f1302008-07-07 23:02:41 +0000804}
805
Dan Gohmanfed90b62008-07-28 21:51:04 +0000806void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000807SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000808
809 // Perform target specific isel post processing.
810 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000811
Dan Gohmanf350b272008-08-23 02:25:05 +0000812 DOUT << "Target-post-processed machine code:\n";
813 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000814
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000815 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000816 << SDL->PHINodesToUpdate.size() << "\n";
817 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
818 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
819 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000820
Chris Lattnera33ef482005-03-30 01:10:47 +0000821 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000822 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000823 if (SDL->SwitchCases.empty() &&
824 SDL->JTCases.empty() &&
825 SDL->BitTestCases.empty()) {
826 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
827 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000828 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
829 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000830 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000831 false));
832 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000833 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000834 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000835 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000836 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000837
Dan Gohman7c3234c2008-08-27 23:52:12 +0000838 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000839 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000840 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000841 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000842 BB = SDL->BitTestCases[i].Parent;
843 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000844 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000845 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
846 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000847 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000848 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000849 }
850
Dan Gohman7c3234c2008-08-27 23:52:12 +0000851 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000852 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000853 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
854 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000855 // Emit the code
856 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000857 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
858 SDL->BitTestCases[i].Reg,
859 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000860 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000861 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
862 SDL->BitTestCases[i].Reg,
863 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000864
865
Dan Gohman7c3234c2008-08-27 23:52:12 +0000866 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000867 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000868 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000869 }
870
871 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000872 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
873 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000874 MachineBasicBlock *PHIBB = PHI->getParent();
875 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
876 "This is not a machine PHI node that we are updating!");
877 // This is "default" BB. We have two jumps to it. From "header" BB and
878 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000879 if (PHIBB == SDL->BitTestCases[i].Default) {
880 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000881 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000882 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
883 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000884 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000886 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000887 }
888 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000889 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
890 j != ej; ++j) {
891 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000892 if (cBB->succ_end() !=
893 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000894 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000895 false));
896 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000897 }
898 }
899 }
900 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000901 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000902
Nate Begeman9453eea2006-04-23 06:26:20 +0000903 // If the JumpTable record is filled in, then we need to emit a jump table.
904 // Updating the PHI nodes is tricky in this case, since we need to determine
905 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000906 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000907 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000908 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000909 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000910 BB = SDL->JTCases[i].first.HeaderBB;
911 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000912 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000913 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
914 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000915 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000916 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000917 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000918
Nate Begeman37efe672006-04-22 18:53:45 +0000919 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000920 BB = SDL->JTCases[i].second.MBB;
921 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000922 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000923 SDL->visitJumpTable(SDL->JTCases[i].second);
924 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000925 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000926 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000927
Nate Begeman37efe672006-04-22 18:53:45 +0000928 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000929 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
930 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000931 MachineBasicBlock *PHIBB = PHI->getParent();
932 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
933 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000934 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000935 if (PHIBB == SDL->JTCases[i].second.Default) {
936 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000937 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000938 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000939 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000940 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000941 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000942 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000943 false));
944 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000945 }
946 }
Nate Begeman37efe672006-04-22 18:53:45 +0000947 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000949
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000950 // If the switch block involved a branch to one of the actual successors, we
951 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000952 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
953 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000954 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
955 "This is not a machine PHI node that we are updating!");
956 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000957 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000958 false));
959 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000960 }
961 }
962
Nate Begemanf15485a2006-03-27 01:32:24 +0000963 // If we generated any switch lowering information, build and codegen any
964 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000965 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000966 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000967 BB = SDL->SwitchCases[i].ThisBB;
968 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000969
Nate Begemanf15485a2006-03-27 01:32:24 +0000970 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 SDL->visitSwitchCase(SDL->SwitchCases[i]);
972 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000973 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000974 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000975
976 // Handle any PHI nodes in successors of this chunk, as if we were coming
977 // from the original BB before switch expansion. Note that PHI nodes can
978 // occur multiple times in PHINodesToUpdate. We have to be very careful to
979 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000981 for (MachineBasicBlock::iterator Phi = BB->begin();
982 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
983 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
984 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000985 assert(pn != SDL->PHINodesToUpdate.size() &&
986 "Didn't find PHI entry!");
987 if (SDL->PHINodesToUpdate[pn].first == Phi) {
988 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000989 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000990 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000991 break;
992 }
993 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000994 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000995
996 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000997 if (BB == SDL->SwitchCases[i].FalseBB)
998 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000999
1000 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001001 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1002 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001003 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001004 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001005 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001006 SDL->SwitchCases.clear();
1007
1008 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001009}
Evan Chenga9c20912006-01-21 02:32:06 +00001010
Jim Laskey13ec7022006-08-01 14:21:23 +00001011
Dan Gohman5e843682008-07-14 18:19:29 +00001012/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001013/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001014///
Dan Gohmanf350b272008-08-23 02:25:05 +00001015ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001016 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001017
1018 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001019 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001020 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001021 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001022
Dan Gohmanf350b272008-08-23 02:25:05 +00001023 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001024 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001025
Dan Gohman5e843682008-07-14 18:19:29 +00001026 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001027}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001028
Chris Lattner03fc53c2006-03-06 00:22:00 +00001029
Jim Laskey9ff542f2006-08-01 18:29:48 +00001030HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1031 return new HazardRecognizer();
1032}
1033
Chris Lattner75548062006-10-11 03:58:02 +00001034//===----------------------------------------------------------------------===//
1035// Helper functions used by the generated instruction selector.
1036//===----------------------------------------------------------------------===//
1037// Calls to these methods are generated by tblgen.
1038
1039/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1040/// the dag combiner simplified the 255, we still want to match. RHS is the
1041/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1042/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001043bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001044 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001045 const APInt &ActualMask = RHS->getAPIntValue();
1046 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001047
1048 // If the actual mask exactly matches, success!
1049 if (ActualMask == DesiredMask)
1050 return true;
1051
1052 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001053 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001054 return false;
1055
1056 // Otherwise, the DAG Combiner may have proven that the value coming in is
1057 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001058 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001059 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001060 return true;
1061
1062 // TODO: check to see if missing bits are just not demanded.
1063
1064 // Otherwise, this pattern doesn't match.
1065 return false;
1066}
1067
1068/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1069/// the dag combiner simplified the 255, we still want to match. RHS is the
1070/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1071/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001072bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001073 int64_t DesiredMaskS) const {
1074 const APInt &ActualMask = RHS->getAPIntValue();
1075 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001076
1077 // If the actual mask exactly matches, success!
1078 if (ActualMask == DesiredMask)
1079 return true;
1080
1081 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001082 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001083 return false;
1084
1085 // Otherwise, the DAG Combiner may have proven that the value coming in is
1086 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001087 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001088
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001089 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001090 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001091
1092 // If all the missing bits in the or are already known to be set, match!
1093 if ((NeededMask & KnownOne) == NeededMask)
1094 return true;
1095
1096 // TODO: check to see if missing bits are just not demanded.
1097
1098 // Otherwise, this pattern doesn't match.
1099 return false;
1100}
1101
Jim Laskey9ff542f2006-08-01 18:29:48 +00001102
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001103/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1104/// by tblgen. Others should not call it.
1105void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001106SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001107 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001108 std::swap(InOps, Ops);
1109
1110 Ops.push_back(InOps[0]); // input chain.
1111 Ops.push_back(InOps[1]); // input asm string.
1112
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001113 unsigned i = 2, e = InOps.size();
1114 if (InOps[e-1].getValueType() == MVT::Flag)
1115 --e; // Don't process a flag operand if it is here.
1116
1117 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001118 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen91aac102008-09-17 21:13:11 +00001119 if ((Flags & 7) != 4 /*MEM*/ &&
1120 (Flags & 7) != 7 /*MEM OVERLAPS EARLYCLOBBER*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001121 // Just skip over this operand, copying the operands verbatim.
1122 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1123 i += (Flags >> 3) + 1;
1124 } else {
1125 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1126 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001127 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001128 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001129 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001130 exit(1);
1131 }
1132
1133 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001134 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen91aac102008-09-17 21:13:11 +00001135 Ops.push_back(CurDAG->getTargetConstant((Flags & 7) | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001136 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001137 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1138 i += 2;
1139 }
1140 }
1141
1142 // Add the flag input back if present.
1143 if (e != InOps.size())
1144 Ops.push_back(InOps.back());
1145}
Devang Patel794fd752007-05-01 21:15:47 +00001146
Devang Patel19974732007-05-03 01:11:54 +00001147char SelectionDAGISel::ID = 0;