Scott Michel | 7b5f7ed | 2007-12-15 00:38:50 +0000 | [diff] [blame] | 1 | ; RUN: llvm-as -o - %s | llc -march=cellspu > %t1.s |
Scott Michel | 438be25 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 2 | ; RUN: grep and %t1.s | count 232 |
Scott Michel | 7b5f7ed | 2007-12-15 00:38:50 +0000 | [diff] [blame] | 3 | ; RUN: grep andc %t1.s | count 85 |
| 4 | ; RUN: grep andi %t1.s | count 36 |
Scott Michel | 438be25 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 5 | ; RUN: grep andhi %t1.s | count 30 |
| 6 | ; RUN: grep andbi %t1.s | count 4 |
Scott Michel | dbac4cf | 2008-01-11 02:53:15 +0000 | [diff] [blame^] | 7 | target datalayout = "E-p:32:32:128-f64:64:128-f32:32:128-i64:32:128-i32:32:128-i16:16:128-i8:8:128-i1:8:128-a0:0:128-v128:128:128-s0:128:128" |
| 8 | target triple = "spu" |
Scott Michel | 7b5f7ed | 2007-12-15 00:38:50 +0000 | [diff] [blame] | 9 | |
| 10 | ; AND instruction generation: |
| 11 | define <4 x i32> @and_v4i32_1(<4 x i32> %arg1, <4 x i32> %arg2) { |
| 12 | %A = and <4 x i32> %arg1, %arg2 |
| 13 | ret <4 x i32> %A |
| 14 | } |
| 15 | |
| 16 | define <4 x i32> @and_v4i32_2(<4 x i32> %arg1, <4 x i32> %arg2) { |
| 17 | %A = and <4 x i32> %arg2, %arg1 |
| 18 | ret <4 x i32> %A |
| 19 | } |
| 20 | |
| 21 | define <8 x i16> @and_v8i16_1(<8 x i16> %arg1, <8 x i16> %arg2) { |
| 22 | %A = and <8 x i16> %arg1, %arg2 |
| 23 | ret <8 x i16> %A |
| 24 | } |
| 25 | |
| 26 | define <8 x i16> @and_v8i16_2(<8 x i16> %arg1, <8 x i16> %arg2) { |
| 27 | %A = and <8 x i16> %arg2, %arg1 |
| 28 | ret <8 x i16> %A |
| 29 | } |
| 30 | |
| 31 | define <16 x i8> @and_v16i8_1(<16 x i8> %arg1, <16 x i8> %arg2) { |
| 32 | %A = and <16 x i8> %arg2, %arg1 |
| 33 | ret <16 x i8> %A |
| 34 | } |
| 35 | |
| 36 | define <16 x i8> @and_v16i8_2(<16 x i8> %arg1, <16 x i8> %arg2) { |
| 37 | %A = and <16 x i8> %arg1, %arg2 |
| 38 | ret <16 x i8> %A |
| 39 | } |
| 40 | |
| 41 | define i32 @and_i32_1(i32 %arg1, i32 %arg2) { |
| 42 | %A = and i32 %arg2, %arg1 |
| 43 | ret i32 %A |
| 44 | } |
| 45 | |
| 46 | define i32 @and_i32_2(i32 %arg1, i32 %arg2) { |
| 47 | %A = and i32 %arg1, %arg2 |
| 48 | ret i32 %A |
| 49 | } |
| 50 | |
| 51 | define i16 @and_i16_1(i16 %arg1, i16 %arg2) { |
| 52 | %A = and i16 %arg2, %arg1 |
| 53 | ret i16 %A |
| 54 | } |
| 55 | |
| 56 | define i16 @and_i16_2(i16 %arg1, i16 %arg2) { |
| 57 | %A = and i16 %arg1, %arg2 |
| 58 | ret i16 %A |
| 59 | } |
| 60 | |
| 61 | define i8 @and_i8_1(i8 %arg1, i8 %arg2) { |
| 62 | %A = and i8 %arg2, %arg1 |
| 63 | ret i8 %A |
| 64 | } |
| 65 | |
| 66 | define i8 @and_i8_2(i8 %arg1, i8 %arg2) { |
| 67 | %A = and i8 %arg1, %arg2 |
| 68 | ret i8 %A |
| 69 | } |
| 70 | |
| 71 | ; ANDC instruction generation: |
| 72 | define <4 x i32> @andc_v4i32_1(<4 x i32> %arg1, <4 x i32> %arg2) { |
| 73 | %A = xor <4 x i32> %arg2, < i32 -1, i32 -1, i32 -1, i32 -1 > |
| 74 | %B = and <4 x i32> %arg1, %A |
| 75 | ret <4 x i32> %B |
| 76 | } |
| 77 | |
| 78 | define <4 x i32> @andc_v4i32_2(<4 x i32> %arg1, <4 x i32> %arg2) { |
| 79 | %A = xor <4 x i32> %arg1, < i32 -1, i32 -1, i32 -1, i32 -1 > |
| 80 | %B = and <4 x i32> %arg2, %A |
| 81 | ret <4 x i32> %B |
| 82 | } |
| 83 | |
| 84 | define <4 x i32> @andc_v4i32_3(<4 x i32> %arg1, <4 x i32> %arg2) { |
| 85 | %A = xor <4 x i32> %arg1, < i32 -1, i32 -1, i32 -1, i32 -1 > |
| 86 | %B = and <4 x i32> %A, %arg2 |
| 87 | ret <4 x i32> %B |
| 88 | } |
| 89 | |
| 90 | define <8 x i16> @andc_v8i16_1(<8 x i16> %arg1, <8 x i16> %arg2) { |
| 91 | %A = xor <8 x i16> %arg2, < i16 -1, i16 -1, i16 -1, i16 -1, |
| 92 | i16 -1, i16 -1, i16 -1, i16 -1 > |
| 93 | %B = and <8 x i16> %arg1, %A |
| 94 | ret <8 x i16> %B |
| 95 | } |
| 96 | |
| 97 | define <8 x i16> @andc_v8i16_2(<8 x i16> %arg1, <8 x i16> %arg2) { |
| 98 | %A = xor <8 x i16> %arg1, < i16 -1, i16 -1, i16 -1, i16 -1, |
| 99 | i16 -1, i16 -1, i16 -1, i16 -1 > |
| 100 | %B = and <8 x i16> %arg2, %A |
| 101 | ret <8 x i16> %B |
| 102 | } |
| 103 | |
| 104 | define <16 x i8> @andc_v16i8_1(<16 x i8> %arg1, <16 x i8> %arg2) { |
| 105 | %A = xor <16 x i8> %arg1, < i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 106 | i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 107 | i8 -1, i8 -1, i8 -1, i8 -1 > |
| 108 | %B = and <16 x i8> %arg2, %A |
| 109 | ret <16 x i8> %B |
| 110 | } |
| 111 | |
| 112 | define <16 x i8> @andc_v16i8_2(<16 x i8> %arg1, <16 x i8> %arg2) { |
| 113 | %A = xor <16 x i8> %arg2, < i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 114 | i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 115 | i8 -1, i8 -1, i8 -1, i8 -1 > |
| 116 | %B = and <16 x i8> %arg1, %A |
| 117 | ret <16 x i8> %B |
| 118 | } |
| 119 | |
| 120 | define <16 x i8> @andc_v16i8_3(<16 x i8> %arg1, <16 x i8> %arg2) { |
| 121 | %A = xor <16 x i8> %arg2, < i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 122 | i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, i8 -1, |
| 123 | i8 -1, i8 -1, i8 -1, i8 -1 > |
| 124 | %B = and <16 x i8> %A, %arg1 |
| 125 | ret <16 x i8> %B |
| 126 | } |
| 127 | |
| 128 | define i32 @andc_i32_1(i32 %arg1, i32 %arg2) { |
| 129 | %A = xor i32 %arg2, -1 |
| 130 | %B = and i32 %A, %arg1 |
| 131 | ret i32 %B |
| 132 | } |
| 133 | |
| 134 | define i32 @andc_i32_2(i32 %arg1, i32 %arg2) { |
| 135 | %A = xor i32 %arg1, -1 |
| 136 | %B = and i32 %A, %arg2 |
| 137 | ret i32 %B |
| 138 | } |
| 139 | |
| 140 | define i32 @andc_i32_3(i32 %arg1, i32 %arg2) { |
| 141 | %A = xor i32 %arg2, -1 |
| 142 | %B = and i32 %arg1, %A |
| 143 | ret i32 %B |
| 144 | } |
| 145 | |
| 146 | define i16 @andc_i16_1(i16 %arg1, i16 %arg2) { |
| 147 | %A = xor i16 %arg2, -1 |
| 148 | %B = and i16 %A, %arg1 |
| 149 | ret i16 %B |
| 150 | } |
| 151 | |
| 152 | define i16 @andc_i16_2(i16 %arg1, i16 %arg2) { |
| 153 | %A = xor i16 %arg1, -1 |
| 154 | %B = and i16 %A, %arg2 |
| 155 | ret i16 %B |
| 156 | } |
| 157 | |
| 158 | define i16 @andc_i16_3(i16 %arg1, i16 %arg2) { |
| 159 | %A = xor i16 %arg2, -1 |
| 160 | %B = and i16 %arg1, %A |
| 161 | ret i16 %B |
| 162 | } |
| 163 | |
| 164 | define i8 @andc_i8_1(i8 %arg1, i8 %arg2) { |
| 165 | %A = xor i8 %arg2, -1 |
| 166 | %B = and i8 %A, %arg1 |
| 167 | ret i8 %B |
| 168 | } |
| 169 | |
| 170 | define i8 @andc_i8_2(i8 %arg1, i8 %arg2) { |
| 171 | %A = xor i8 %arg1, -1 |
| 172 | %B = and i8 %A, %arg2 |
| 173 | ret i8 %B |
| 174 | } |
| 175 | |
| 176 | define i8 @andc_i8_3(i8 %arg1, i8 %arg2) { |
| 177 | %A = xor i8 %arg2, -1 |
| 178 | %B = and i8 %arg1, %A |
| 179 | ret i8 %B |
| 180 | } |
| 181 | |
| 182 | ; ANDI instruction generation (i32 data type): |
| 183 | define <4 x i32> @andi_v4i32_1(<4 x i32> %in) { |
| 184 | %tmp2 = and <4 x i32> %in, < i32 511, i32 511, i32 511, i32 511 > |
| 185 | ret <4 x i32> %tmp2 |
| 186 | } |
| 187 | |
| 188 | define <4 x i32> @andi_v4i32_2(<4 x i32> %in) { |
| 189 | %tmp2 = and <4 x i32> %in, < i32 510, i32 510, i32 510, i32 510 > |
| 190 | ret <4 x i32> %tmp2 |
| 191 | } |
| 192 | |
| 193 | define <4 x i32> @andi_v4i32_3(<4 x i32> %in) { |
| 194 | %tmp2 = and <4 x i32> %in, < i32 -1, i32 -1, i32 -1, i32 -1 > |
| 195 | ret <4 x i32> %tmp2 |
| 196 | } |
| 197 | |
| 198 | define <4 x i32> @andi_v4i32_4(<4 x i32> %in) { |
| 199 | %tmp2 = and <4 x i32> %in, < i32 -512, i32 -512, i32 -512, i32 -512 > |
| 200 | ret <4 x i32> %tmp2 |
| 201 | } |
| 202 | |
| 203 | define i32 @andi_u32(i32 zeroext %in) zeroext { |
| 204 | %tmp37 = and i32 %in, 37 |
| 205 | ret i32 %tmp37 |
| 206 | } |
| 207 | |
| 208 | define i32 @andi_i32(i32 signext %in) signext { |
| 209 | %tmp38 = and i32 %in, 37 |
| 210 | ret i32 %tmp38 |
| 211 | } |
| 212 | |
| 213 | define i32 @andi_i32_1(i32 %in) { |
| 214 | %tmp37 = and i32 %in, 37 |
| 215 | ret i32 %tmp37 |
| 216 | } |
| 217 | |
| 218 | ; ANDHI instruction generation (i16 data type): |
| 219 | define <8 x i16> @andhi_v8i16_1(<8 x i16> %in) { |
| 220 | %tmp2 = and <8 x i16> %in, < i16 511, i16 511, i16 511, i16 511, |
| 221 | i16 511, i16 511, i16 511, i16 511 > |
| 222 | ret <8 x i16> %tmp2 |
| 223 | } |
| 224 | |
| 225 | define <8 x i16> @andhi_v8i16_2(<8 x i16> %in) { |
| 226 | %tmp2 = and <8 x i16> %in, < i16 510, i16 510, i16 510, i16 510, |
| 227 | i16 510, i16 510, i16 510, i16 510 > |
| 228 | ret <8 x i16> %tmp2 |
| 229 | } |
| 230 | |
| 231 | define <8 x i16> @andhi_v8i16_3(<8 x i16> %in) { |
| 232 | %tmp2 = and <8 x i16> %in, < i16 -1, i16 -1, i16 -1, i16 -1, i16 -1, |
| 233 | i16 -1, i16 -1, i16 -1 > |
| 234 | ret <8 x i16> %tmp2 |
| 235 | } |
| 236 | |
| 237 | define <8 x i16> @andhi_v8i16_4(<8 x i16> %in) { |
| 238 | %tmp2 = and <8 x i16> %in, < i16 -512, i16 -512, i16 -512, i16 -512, |
| 239 | i16 -512, i16 -512, i16 -512, i16 -512 > |
| 240 | ret <8 x i16> %tmp2 |
| 241 | } |
| 242 | |
| 243 | define i16 @andhi_u16(i16 zeroext %in) zeroext { |
| 244 | %tmp37 = and i16 %in, 37 ; <i16> [#uses=1] |
| 245 | ret i16 %tmp37 |
| 246 | } |
| 247 | |
| 248 | define i16 @andhi_i16(i16 signext %in) signext { |
| 249 | %tmp38 = and i16 %in, 37 ; <i16> [#uses=1] |
| 250 | ret i16 %tmp38 |
| 251 | } |
| 252 | |
| 253 | ; i8 data type (s/b ANDBI if 8-bit registers were supported): |
| 254 | define <16 x i8> @and_v16i8(<16 x i8> %in) { |
| 255 | ; ANDBI generated for vector types |
| 256 | %tmp2 = and <16 x i8> %in, < i8 42, i8 42, i8 42, i8 42, i8 42, i8 42, |
| 257 | i8 42, i8 42, i8 42, i8 42, i8 42, i8 42, |
| 258 | i8 42, i8 42, i8 42, i8 42 > |
| 259 | ret <16 x i8> %tmp2 |
| 260 | } |
| 261 | |
| 262 | define i8 @and_u8(i8 zeroext %in) zeroext { |
Scott Michel | 438be25 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 263 | ; ANDBI generated: |
| 264 | %tmp37 = and i8 %in, 37 |
Scott Michel | 7b5f7ed | 2007-12-15 00:38:50 +0000 | [diff] [blame] | 265 | ret i8 %tmp37 |
| 266 | } |
| 267 | |
Scott Michel | 438be25 | 2007-12-17 22:32:34 +0000 | [diff] [blame] | 268 | define i8 @and_sext8(i8 signext %in) signext { |
| 269 | ; ANDBI generated |
| 270 | %tmp38 = and i8 %in, 37 |
| 271 | ret i8 %tmp38 |
| 272 | } |
| 273 | |
| 274 | define i8 @and_i8(i8 %in) { |
| 275 | ; ANDBI generated |
| 276 | %tmp38 = and i8 %in, 205 |
Scott Michel | 7b5f7ed | 2007-12-15 00:38:50 +0000 | [diff] [blame] | 277 | ret i8 %tmp38 |
| 278 | } |