Anton Korobeynikov | dd52819 | 2009-09-08 15:22:32 +0000 | [diff] [blame^] | 1 | ; RUN: llc -mattr=+neon < %s | FileCheck %s |
| 2 | target datalayout = "e-p:32:32:32-i1:8:32-i8:8:32-i16:16:32-i32:32:32-i64:32:32-f32:32:32-f64:32:32-v64:64:64-v128:128:128-a0:0:32" |
| 3 | target triple = "thumbv7-elf" |
| 4 | |
| 5 | define arm_aapcs_vfpcc <4 x i32> @test_vmlsl_lanes16(<4 x i32> %arg0_int32x4_t, <4 x i16> %arg1_int16x4_t, <4 x i16> %arg2_int16x4_t) nounwind readnone { |
| 6 | entry: |
| 7 | ; CHECK: test_vmlsl_lanes16 |
| 8 | ; CHECK: vmlsl.s16 q0, d2, d3[1] |
| 9 | %0 = shufflevector <4 x i16> %arg2_int16x4_t, <4 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1> ; <<4 x i16>> [#uses=1] |
| 10 | %1 = tail call <4 x i32> @llvm.arm.neon.vmlsls.v4i32(<4 x i32> %arg0_int32x4_t, <4 x i16> %arg1_int16x4_t, <4 x i16> %0) ; <<4 x i32>> [#uses=1] |
| 11 | ret <4 x i32> %1 |
| 12 | } |
| 13 | |
| 14 | declare <4 x i32> @llvm.arm.neon.vmlsls.v4i32(<4 x i32>, <4 x i16>, <4 x i16>) nounwind readnone |
| 15 | |
| 16 | define arm_aapcs_vfpcc <2 x i64> @test_vmlsl_lanes32(<2 x i64> %arg0_int64x2_t, <2 x i32> %arg1_int32x2_t, <2 x i32> %arg2_int32x2_t) nounwind readnone { |
| 17 | entry: |
| 18 | ; CHECK: test_vmlsl_lanes32 |
| 19 | ; CHECK: vmlsl.s32 q0, d2, d3[1] |
| 20 | %0 = shufflevector <2 x i32> %arg2_int32x2_t, <2 x i32> undef, <2 x i32> <i32 1, i32 1> ; <<2 x i32>> [#uses=1] |
| 21 | %1 = tail call <2 x i64> @llvm.arm.neon.vmlsls.v2i64(<2 x i64> %arg0_int64x2_t, <2 x i32> %arg1_int32x2_t, <2 x i32> %0) ; <<2 x i64>> [#uses=1] |
| 22 | ret <2 x i64> %1 |
| 23 | } |
| 24 | |
| 25 | declare <2 x i64> @llvm.arm.neon.vmlsls.v2i64(<2 x i64>, <2 x i32>, <2 x i32>) nounwind readnone |
| 26 | |
| 27 | define arm_aapcs_vfpcc <4 x i32> @test_vmlsl_laneu16(<4 x i32> %arg0_uint32x4_t, <4 x i16> %arg1_uint16x4_t, <4 x i16> %arg2_uint16x4_t) nounwind readnone { |
| 28 | entry: |
| 29 | ; CHECK: test_vmlsl_laneu16 |
| 30 | ; CHECK: vmlsl.u16 q0, d2, d3[1] |
| 31 | %0 = shufflevector <4 x i16> %arg2_uint16x4_t, <4 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1> ; <<4 x i16>> [#uses=1] |
| 32 | %1 = tail call <4 x i32> @llvm.arm.neon.vmlslu.v4i32(<4 x i32> %arg0_uint32x4_t, <4 x i16> %arg1_uint16x4_t, <4 x i16> %0) ; <<4 x i32>> [#uses=1] |
| 33 | ret <4 x i32> %1 |
| 34 | } |
| 35 | |
| 36 | declare <4 x i32> @llvm.arm.neon.vmlslu.v4i32(<4 x i32>, <4 x i16>, <4 x i16>) nounwind readnone |
| 37 | |
| 38 | define arm_aapcs_vfpcc <2 x i64> @test_vmlsl_laneu32(<2 x i64> %arg0_uint64x2_t, <2 x i32> %arg1_uint32x2_t, <2 x i32> %arg2_uint32x2_t) nounwind readnone { |
| 39 | entry: |
| 40 | ; CHECK: test_vmlsl_laneu32 |
| 41 | ; CHECK: vmlsl.u32 q0, d2, d3[1] |
| 42 | %0 = shufflevector <2 x i32> %arg2_uint32x2_t, <2 x i32> undef, <2 x i32> <i32 1, i32 1> ; <<2 x i32>> [#uses=1] |
| 43 | %1 = tail call <2 x i64> @llvm.arm.neon.vmlslu.v2i64(<2 x i64> %arg0_uint64x2_t, <2 x i32> %arg1_uint32x2_t, <2 x i32> %0) ; <<2 x i64>> [#uses=1] |
| 44 | ret <2 x i64> %1 |
| 45 | } |
| 46 | |
| 47 | declare <2 x i64> @llvm.arm.neon.vmlslu.v2i64(<2 x i64>, <2 x i32>, <2 x i32>) nounwind readnone |