blob: cd012d2974891dff32cc01aa84a5dbeb8becb181 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000019#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen1ead68d2012-11-28 19:13:06 +000020#include "llvm/CodeGen/VirtRegMap.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000021#include "LiveDebugVariables.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/STLExtras.h"
23#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000024#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Evan Chengbb36a432012-09-21 20:04:28 +000025#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000030#include "llvm/CodeGen/Passes.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000032#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner27f29162004-10-26 15:35:58 +000038#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000039using namespace llvm;
40
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000041STATISTIC(NumSpillSlots, "Number of spill slots allocated");
42STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohman844731a2008-05-13 00:00:25 +000043
Chris Lattner8c4d88d2004-09-30 01:54:45 +000044//===----------------------------------------------------------------------===//
45// VirtRegMap implementation
46//===----------------------------------------------------------------------===//
47
Owen Anderson49c8aa02009-03-13 05:55:11 +000048char VirtRegMap::ID = 0;
49
Owen Andersonce665bd2010-10-07 22:25:06 +000050INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000051
52bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000053 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000054 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000055 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000056 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000057
Owen Anderson49c8aa02009-03-13 05:55:11 +000058 Virt2PhysMap.clear();
59 Virt2StackSlotMap.clear();
Owen Anderson49c8aa02009-03-13 05:55:11 +000060 Virt2SplitMap.clear();
Mike Stumpfe095f32009-05-04 18:40:41 +000061
Chris Lattner29268692006-09-05 02:12:02 +000062 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000063 return false;
Chris Lattner29268692006-09-05 02:12:02 +000064}
65
Chris Lattner8c4d88d2004-09-30 01:54:45 +000066void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000067 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
68 Virt2PhysMap.resize(NumRegs);
69 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000070 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000071}
72
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000073unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
74 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
75 RC->getAlignment());
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000076 ++NumSpillSlots;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000077 return SS;
78}
79
Jakob Stoklund Olesen980bddf2012-12-04 00:30:22 +000080bool VirtRegMap::hasPreferredPhys(unsigned VirtReg) {
81 unsigned Hint = MRI->getSimpleHint(VirtReg);
82 if (!Hint)
83 return 0;
84 if (TargetRegisterInfo::isVirtualRegister(Hint))
85 Hint = getPhys(Hint);
86 return getPhys(VirtReg) == Hint;
87}
88
Jakob Stoklund Olesenfc637442012-12-03 23:23:50 +000089bool VirtRegMap::hasKnownPreference(unsigned VirtReg) {
90 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(VirtReg);
91 if (TargetRegisterInfo::isPhysicalRegister(Hint.second))
92 return true;
93 if (TargetRegisterInfo::isVirtualRegister(Hint.second))
94 return hasPhys(Hint.second);
95 return false;
96}
97
Chris Lattner8c4d88d2004-09-30 01:54:45 +000098int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000099 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000100 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000101 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +0000102 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000103 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000104}
105
Evan Chengd3653122008-02-27 03:04:06 +0000106void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000107 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000108 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000109 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000110 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000111 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000112 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000113 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000114}
115
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000116void VirtRegMap::print(raw_ostream &OS, const Module*) const {
117 OS << "********** REGISTER MAP **********\n";
118 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
119 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
120 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
121 OS << '[' << PrintReg(Reg, TRI) << " -> "
122 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
123 << MRI->getRegClass(Reg)->getName() << "\n";
124 }
125 }
126
127 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
128 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
129 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
130 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
131 << "] " << MRI->getRegClass(Reg)->getName() << "\n";
132 }
133 }
134 OS << '\n';
135}
136
Manman Renb720be62012-09-11 22:23:19 +0000137#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000138void VirtRegMap::dump() const {
139 print(dbgs());
140}
Manman Ren77e300e2012-09-06 19:06:06 +0000141#endif
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000142
143//===----------------------------------------------------------------------===//
144// VirtRegRewriter
145//===----------------------------------------------------------------------===//
146//
147// The VirtRegRewriter is the last of the register allocator passes.
148// It rewrites virtual registers to physical registers as specified in the
149// VirtRegMap analysis. It also updates live-in information on basic blocks
150// according to LiveIntervals.
151//
152namespace {
153class VirtRegRewriter : public MachineFunctionPass {
154 MachineFunction *MF;
155 const TargetMachine *TM;
156 const TargetRegisterInfo *TRI;
157 const TargetInstrInfo *TII;
158 MachineRegisterInfo *MRI;
159 SlotIndexes *Indexes;
160 LiveIntervals *LIS;
161 VirtRegMap *VRM;
162
163 void rewrite();
164 void addMBBLiveIns();
165public:
166 static char ID;
167 VirtRegRewriter() : MachineFunctionPass(ID) {}
168
169 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
170
171 virtual bool runOnMachineFunction(MachineFunction&);
172};
173} // end anonymous namespace
174
175char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
176
177INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
178 "Virtual Register Rewriter", false, false)
179INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
180INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
181INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
Evan Chengbb36a432012-09-21 20:04:28 +0000182INITIALIZE_PASS_DEPENDENCY(LiveStacks)
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000183INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
184INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
185 "Virtual Register Rewriter", false, false)
186
187char VirtRegRewriter::ID = 0;
188
189void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
190 AU.setPreservesCFG();
191 AU.addRequired<LiveIntervals>();
192 AU.addRequired<SlotIndexes>();
193 AU.addPreserved<SlotIndexes>();
194 AU.addRequired<LiveDebugVariables>();
Evan Chengbb36a432012-09-21 20:04:28 +0000195 AU.addRequired<LiveStacks>();
196 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000197 AU.addRequired<VirtRegMap>();
198 MachineFunctionPass::getAnalysisUsage(AU);
199}
200
201bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
202 MF = &fn;
203 TM = &MF->getTarget();
204 TRI = TM->getRegisterInfo();
205 TII = TM->getInstrInfo();
206 MRI = &MF->getRegInfo();
207 Indexes = &getAnalysis<SlotIndexes>();
208 LIS = &getAnalysis<LiveIntervals>();
209 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000210 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
211 << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +0000212 << MF->getName() << '\n');
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000213 DEBUG(VRM->dump());
214
215 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000216 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000217
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000218 // Live-in lists on basic blocks are required for physregs.
219 addMBBLiveIns();
220
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000221 // Rewrite virtual registers.
222 rewrite();
223
224 // Write out new DBG_VALUE instructions.
225 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
226
227 // All machine operands and other references to virtual registers have been
228 // replaced. Remove the virtual registers and release all the transient data.
229 VRM->clearAllVirt();
230 MRI->clearVirtRegs();
231 return true;
232}
233
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000234// Compute MBB live-in lists from virtual register live ranges and their
235// assignments.
236void VirtRegRewriter::addMBBLiveIns() {
237 SmallVector<MachineBasicBlock*, 16> LiveIn;
238 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
239 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
240 if (MRI->reg_nodbg_empty(VirtReg))
241 continue;
242 LiveInterval &LI = LIS->getInterval(VirtReg);
243 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
244 continue;
245 // This is a virtual register that is live across basic blocks. Its
246 // assigned PhysReg must be marked as live-in to those blocks.
247 unsigned PhysReg = VRM->getPhys(VirtReg);
248 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
249
250 // Scan the segments of LI.
251 for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I != E;
252 ++I) {
253 if (!Indexes->findLiveInMBBs(I->start, I->end, LiveIn))
254 continue;
255 for (unsigned i = 0, e = LiveIn.size(); i != e; ++i)
256 if (!LiveIn[i]->isLiveIn(PhysReg))
257 LiveIn[i]->addLiveIn(PhysReg);
258 LiveIn.clear();
259 }
260 }
261}
262
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000263void VirtRegRewriter::rewrite() {
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000264 SmallVector<unsigned, 8> SuperDeads;
265 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000266 SmallVector<unsigned, 8> SuperKills;
267
268 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
269 MBBI != MBBE; ++MBBI) {
270 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Cheng3f9c2512012-01-19 07:46:36 +0000271 for (MachineBasicBlock::instr_iterator
272 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000273 MachineInstr *MI = MII;
274 ++MII;
275
276 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
277 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
278 MachineOperand &MO = *MOI;
Jakob Stoklund Olesend9f0ff52012-02-17 19:07:56 +0000279
280 // Make sure MRI knows about registers clobbered by regmasks.
281 if (MO.isRegMask())
282 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
283
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000284 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
285 continue;
286 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000287 unsigned PhysReg = VRM->getPhys(VirtReg);
288 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
289 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000290 assert(!MRI->isReserved(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000291
292 // Preserve semantics of sub-register operands.
293 if (MO.getSubReg()) {
294 // A virtual register kill refers to the whole register, so we may
Jakob Stoklund Olesen200a8ce2011-10-05 00:01:48 +0000295 // have to add <imp-use,kill> operands for the super-register. A
296 // partial redef always kills and redefines the super-register.
297 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
298 SuperKills.push_back(PhysReg);
299
300 if (MO.isDef()) {
301 // The <def,undef> flag only makes sense for sub-register defs, and
302 // we are substituting a full physreg. An <imp-use,kill> operand
303 // from the SuperKills list will represent the partial read of the
304 // super-register.
305 MO.setIsUndef(false);
306
307 // Also add implicit defs for the super-register.
308 if (MO.isDead())
309 SuperDeads.push_back(PhysReg);
310 else
311 SuperDefs.push_back(PhysReg);
312 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000313
314 // PhysReg operands cannot have subregister indexes.
315 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
316 assert(PhysReg && "Invalid SubReg for physical register");
317 MO.setSubReg(0);
318 }
319 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
320 // we need the inlining here.
321 MO.setReg(PhysReg);
322 }
323
324 // Add any missing super-register kills after rewriting the whole
325 // instruction.
326 while (!SuperKills.empty())
327 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
328
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000329 while (!SuperDeads.empty())
330 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
331
332 while (!SuperDefs.empty())
333 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
334
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000335 DEBUG(dbgs() << "> " << *MI);
336
337 // Finally, remove any identity copies.
338 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +0000339 ++NumIdCopies;
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000340 if (MI->getNumOperands() == 2) {
341 DEBUG(dbgs() << "Deleting identity copy.\n");
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000342 if (Indexes)
343 Indexes->removeMachineInstrFromMaps(MI);
344 // It's safe to erase MI because MII has already been incremented.
345 MI->eraseFromParent();
346 } else {
347 // Transform identity copy to a KILL to deal with subregisters.
348 MI->setDesc(TII->get(TargetOpcode::KILL));
349 DEBUG(dbgs() << "Identity copy: " << *MI);
350 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000351 }
352 }
353 }
354
355 // Tell MRI about physical registers in use.
356 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
357 if (!MRI->reg_nodbg_empty(Reg))
358 MRI->setPhysRegUsed(Reg);
359}