blob: 684ecb4ce793a4bb6c95b0d504e3fb152b243e7d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/MachineBasicBlock.h"
21#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000025#include "llvm/CodeGen/RegisterScavenging.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000026#include "llvm/Target/TargetRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/Target/TargetInstrInfo.h"
28#include "llvm/Target/TargetMachine.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000029#include "llvm/Support/Compiler.h"
30#include "llvm/ADT/DenseMap.h"
31#include "llvm/ADT/STLExtras.h"
32#include "llvm/ADT/SmallPtrSet.h"
33#include "llvm/ADT/SmallVector.h"
34#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035using namespace llvm;
36
37STATISTIC(NumLDMGened , "Number of ldm instructions generated");
38STATISTIC(NumSTMGened , "Number of stm instructions generated");
39STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
40STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000041STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
42
43/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
44/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000045
46namespace {
47 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000048 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000049 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000050
Evan Chenga8e29892007-01-19 07:51:42 +000051 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000052 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000053 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000054 RegScavenger *RS;
Evan Chenga8e29892007-01-19 07:51:42 +000055
56 virtual bool runOnMachineFunction(MachineFunction &Fn);
57
58 virtual const char *getPassName() const {
59 return "ARM load / store optimization pass";
60 }
61
62 private:
63 struct MemOpQueueEntry {
64 int Offset;
65 unsigned Position;
66 MachineBasicBlock::iterator MBBI;
67 bool Merged;
68 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
69 : Offset(o), Position(p), MBBI(i), Merged(false) {};
70 };
71 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
72 typedef MemOpQueue::iterator MemOpQueueIter;
73
Evan Cheng92549222009-06-05 19:08:58 +000074 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000075 int Offset, unsigned Base, bool BaseKill, int Opcode,
76 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
77 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5ba71882009-06-05 17:56:14 +000078 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
79 int Opcode, unsigned Size,
80 ARMCC::CondCodes Pred, unsigned PredReg,
81 unsigned Scratch, MemOpQueue &MemOps,
82 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +000083
Evan Cheng11788fd2007-03-08 02:55:08 +000084 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Chenga8e29892007-01-19 07:51:42 +000085 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
86 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
87 };
Devang Patel19974732007-05-03 01:11:54 +000088 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +000089}
90
Evan Chenga8e29892007-01-19 07:51:42 +000091static int getLoadStoreMultipleOpcode(int Opcode) {
92 switch (Opcode) {
93 case ARM::LDR:
94 NumLDMGened++;
95 return ARM::LDM;
96 case ARM::STR:
97 NumSTMGened++;
98 return ARM::STM;
99 case ARM::FLDS:
100 NumFLDMGened++;
101 return ARM::FLDMS;
102 case ARM::FSTS:
103 NumFSTMGened++;
104 return ARM::FSTMS;
105 case ARM::FLDD:
106 NumFLDMGened++;
107 return ARM::FLDMD;
108 case ARM::FSTD:
109 NumFSTMGened++;
110 return ARM::FSTMD;
111 default: abort();
112 }
113 return 0;
114}
115
Evan Cheng92549222009-06-05 19:08:58 +0000116/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000117/// registers in Regs as the register operands that would be loaded / stored.
118/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000119bool
Evan Cheng92549222009-06-05 19:08:58 +0000120ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000121 MachineBasicBlock::iterator MBBI,
122 int Offset, unsigned Base, bool BaseKill,
123 int Opcode, ARMCC::CondCodes Pred,
124 unsigned PredReg, unsigned Scratch, DebugLoc dl,
125 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 // Only a single register to load / store. Don't bother.
127 unsigned NumRegs = Regs.size();
128 if (NumRegs <= 1)
129 return false;
130
131 ARM_AM::AMSubMode Mode = ARM_AM::ia;
132 bool isAM4 = Opcode == ARM::LDR || Opcode == ARM::STR;
133 if (isAM4 && Offset == 4)
134 Mode = ARM_AM::ib;
135 else if (isAM4 && Offset == -4 * (int)NumRegs + 4)
136 Mode = ARM_AM::da;
137 else if (isAM4 && Offset == -4 * (int)NumRegs)
138 Mode = ARM_AM::db;
139 else if (Offset != 0) {
140 // If starting offset isn't zero, insert a MI to materialize a new base.
141 // But only do so if it is cost effective, i.e. merging more than two
142 // loads / stores.
143 if (NumRegs <= 2)
144 return false;
145
146 unsigned NewBase;
147 if (Opcode == ARM::LDR)
148 // If it is a load, then just use one of the destination register to
149 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000150 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000151 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000152 // Use the scratch register to use as a new base.
153 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000154 if (NewBase == 0)
155 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000156 }
157 int BaseOpc = ARM::ADDri;
158 if (Offset < 0) {
159 BaseOpc = ARM::SUBri;
160 Offset = - Offset;
161 }
162 int ImmedOffset = ARM_AM::getSOImmVal(Offset);
163 if (ImmedOffset == -1)
164 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000165
Dale Johannesenb6728402009-02-13 02:25:56 +0000166 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Bill Wendling587daed2009-05-13 21:33:08 +0000167 .addReg(Base, getKillRegState(BaseKill)).addImm(ImmedOffset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000168 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000169 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000170 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000171 }
172
173 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
174 bool isDef = Opcode == ARM::LDR || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
175 Opcode = getLoadStoreMultipleOpcode(Opcode);
176 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000177 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000178 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000179 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000180 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000181 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000182 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000183 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000184 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000185 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
186 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000187
188 return true;
189}
190
Evan Chenga90f3402007-03-06 21:59:20 +0000191/// MergeLDR_STR - Merge a number of load / store instructions into one or more
192/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000193void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000194ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000195 unsigned Base, int Opcode, unsigned Size,
196 ARMCC::CondCodes Pred, unsigned PredReg,
197 unsigned Scratch, MemOpQueue &MemOps,
198 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Chenga90f3402007-03-06 21:59:20 +0000199 bool isAM4 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Chenga8e29892007-01-19 07:51:42 +0000200 int Offset = MemOps[SIndex].Offset;
201 int SOffset = Offset;
202 unsigned Pos = MemOps[SIndex].Position;
203 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000204 DebugLoc dl = Loc->getDebugLoc();
205 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000206 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng87d59e42009-06-05 18:19:23 +0000207 bool isKill = Loc->getOperand(0).isKill();
Evan Cheng44bec522007-05-15 01:29:07 +0000208
209 SmallVector<std::pair<unsigned,bool>, 8> Regs;
Evan Chenga90f3402007-03-06 21:59:20 +0000210 Regs.push_back(std::make_pair(PReg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000211 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
212 int NewOffset = MemOps[i].Offset;
213 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
214 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga90f3402007-03-06 21:59:20 +0000215 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000216 // AM4 - register numbers in ascending order.
217 // AM5 - consecutive register numbers in ascending order.
218 if (NewOffset == Offset + (int)Size &&
219 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
220 Offset += Size;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 Regs.push_back(std::make_pair(Reg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000222 PRegNum = RegNum;
223 } else {
224 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng92549222009-06-05 19:08:58 +0000225 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000226 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000227 Merges.push_back(prior(Loc));
228 for (unsigned j = SIndex; j < i; ++j) {
229 MBB.erase(MemOps[j].MBBI);
230 MemOps[j].Merged = true;
231 }
232 }
Evan Cheng5ba71882009-06-05 17:56:14 +0000233 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
234 MemOps, Merges);
235 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000236 }
237
238 if (MemOps[i].Position > Pos) {
239 Pos = MemOps[i].Position;
240 Loc = MemOps[i].MBBI;
241 }
242 }
243
Evan Chengfaa51072007-04-26 19:00:32 +0000244 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng92549222009-06-05 19:08:58 +0000245 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000246 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000247 Merges.push_back(prior(Loc));
248 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
249 MBB.erase(MemOps[i].MBBI);
250 MemOps[i].Merged = true;
251 }
252 }
253
Evan Cheng5ba71882009-06-05 17:56:14 +0000254 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000255}
256
Evan Cheng44bec522007-05-15 01:29:07 +0000257/// getInstrPredicate - If instruction is predicated, returns its predicate
Evan Cheng0e1d3792007-07-05 07:18:20 +0000258/// condition, otherwise returns AL. It also returns the condition code
259/// register by reference.
260static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000261 int PIdx = MI->findFirstPredOperandIdx();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000262 if (PIdx == -1) {
263 PredReg = 0;
264 return ARMCC::AL;
265 }
266
267 PredReg = MI->getOperand(PIdx+1).getReg();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000268 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000269}
270
Evan Chenga8e29892007-01-19 07:51:42 +0000271static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng0e1d3792007-07-05 07:18:20 +0000272 unsigned Bytes, ARMCC::CondCodes Pred,
273 unsigned PredReg) {
274 unsigned MyPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000275 return (MI && MI->getOpcode() == ARM::SUBri &&
276 MI->getOperand(0).getReg() == Base &&
277 MI->getOperand(1).getReg() == Base &&
Evan Cheng44bec522007-05-15 01:29:07 +0000278 ARM_AM::getAM2Offset(MI->getOperand(2).getImm()) == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000279 getInstrPredicate(MI, MyPredReg) == Pred &&
280 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000281}
282
283static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng0e1d3792007-07-05 07:18:20 +0000284 unsigned Bytes, ARMCC::CondCodes Pred,
285 unsigned PredReg) {
286 unsigned MyPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000287 return (MI && MI->getOpcode() == ARM::ADDri &&
288 MI->getOperand(0).getReg() == Base &&
289 MI->getOperand(1).getReg() == Base &&
Evan Cheng44bec522007-05-15 01:29:07 +0000290 ARM_AM::getAM2Offset(MI->getOperand(2).getImm()) == Bytes &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000291 getInstrPredicate(MI, MyPredReg) == Pred &&
292 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000293}
294
295static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
296 switch (MI->getOpcode()) {
297 default: return 0;
298 case ARM::LDR:
299 case ARM::STR:
300 case ARM::FLDS:
301 case ARM::FSTS:
302 return 4;
303 case ARM::FLDD:
304 case ARM::FSTD:
305 return 8;
306 case ARM::LDM:
307 case ARM::STM:
Evan Cheng0e1d3792007-07-05 07:18:20 +0000308 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000309 case ARM::FLDMS:
310 case ARM::FSTMS:
311 case ARM::FLDMD:
312 case ARM::FSTMD:
313 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
314 }
315}
316
317/// mergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
318/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
319///
320/// stmia rn, <ra, rb, rc>
321/// rn := rn + 4 * 3;
322/// =>
323/// stmia rn!, <ra, rb, rc>
324///
325/// rn := rn - 4 * 3;
326/// ldmia rn, <ra, rb, rc>
327/// =>
328/// ldmdb rn!, <ra, rb, rc>
329static bool mergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
Evan Chenge71bff72007-09-19 21:48:07 +0000330 MachineBasicBlock::iterator MBBI,
331 bool &Advance,
332 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000333 MachineInstr *MI = MBBI;
334 unsigned Base = MI->getOperand(0).getReg();
335 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000336 unsigned PredReg = 0;
337 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 int Opcode = MI->getOpcode();
339 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::STM;
340
341 if (isAM4) {
342 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
343 return false;
344
345 // Can't use the updating AM4 sub-mode if the base register is also a dest
346 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000347 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000348 if (MI->getOperand(i).getReg() == Base)
349 return false;
350 }
351
352 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
353 if (MBBI != MBB.begin()) {
354 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
355 if (Mode == ARM_AM::ia &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000356 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000357 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
358 MBB.erase(PrevMBBI);
359 return true;
360 } else if (Mode == ARM_AM::ib &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000361 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000362 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
363 MBB.erase(PrevMBBI);
364 return true;
365 }
366 }
367
368 if (MBBI != MBB.end()) {
369 MachineBasicBlock::iterator NextMBBI = next(MBBI);
370 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000371 isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000372 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000373 if (NextMBBI == I) {
374 Advance = true;
375 ++I;
376 }
Evan Chenga8e29892007-01-19 07:51:42 +0000377 MBB.erase(NextMBBI);
378 return true;
379 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000380 isMatchingDecrement(NextMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000381 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chenge71bff72007-09-19 21:48:07 +0000382 if (NextMBBI == I) {
383 Advance = true;
384 ++I;
385 }
Evan Chenga8e29892007-01-19 07:51:42 +0000386 MBB.erase(NextMBBI);
387 return true;
388 }
389 }
390 } else {
391 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
392 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
393 return false;
394
395 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
396 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
397 if (MBBI != MBB.begin()) {
398 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
399 if (Mode == ARM_AM::ia &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000400 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
402 MBB.erase(PrevMBBI);
403 return true;
404 }
405 }
406
407 if (MBBI != MBB.end()) {
408 MachineBasicBlock::iterator NextMBBI = next(MBBI);
409 if (Mode == ARM_AM::ia &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000410 isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000411 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chenge71bff72007-09-19 21:48:07 +0000412 if (NextMBBI == I) {
413 Advance = true;
414 ++I;
415 }
Evan Chenga8e29892007-01-19 07:51:42 +0000416 MBB.erase(NextMBBI);
417 }
418 return true;
419 }
420 }
421
422 return false;
423}
424
425static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
426 switch (Opc) {
427 case ARM::LDR: return ARM::LDR_PRE;
428 case ARM::STR: return ARM::STR_PRE;
429 case ARM::FLDS: return ARM::FLDMS;
430 case ARM::FLDD: return ARM::FLDMD;
431 case ARM::FSTS: return ARM::FSTMS;
432 case ARM::FSTD: return ARM::FSTMD;
433 default: abort();
434 }
435 return 0;
436}
437
438static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
439 switch (Opc) {
440 case ARM::LDR: return ARM::LDR_POST;
441 case ARM::STR: return ARM::STR_POST;
442 case ARM::FLDS: return ARM::FLDMS;
443 case ARM::FLDD: return ARM::FLDMD;
444 case ARM::FSTS: return ARM::FSTMS;
445 case ARM::FSTD: return ARM::FSTMD;
446 default: abort();
447 }
448 return 0;
449}
450
451/// mergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
452/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
453static bool mergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
454 MachineBasicBlock::iterator MBBI,
Evan Chenge71bff72007-09-19 21:48:07 +0000455 const TargetInstrInfo *TII,
456 bool &Advance,
457 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000458 MachineInstr *MI = MBBI;
459 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000460 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000461 unsigned Bytes = getLSMultipleTransferSize(MI);
462 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000463 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000464 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
465 if ((isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0) ||
466 (!isAM2 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0))
467 return false;
468
469 bool isLd = Opcode == ARM::LDR || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
470 // Can't do the merge if the destination register is the same as the would-be
471 // writeback register.
472 if (isLd && MI->getOperand(0).getReg() == Base)
473 return false;
474
Evan Cheng0e1d3792007-07-05 07:18:20 +0000475 unsigned PredReg = 0;
476 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000477 bool DoMerge = false;
478 ARM_AM::AddrOpc AddSub = ARM_AM::add;
479 unsigned NewOpc = 0;
480 if (MBBI != MBB.begin()) {
481 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000482 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000483 DoMerge = true;
484 AddSub = ARM_AM::sub;
485 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000486 } else if (isAM2 && isMatchingIncrement(PrevMBBI, Base, Bytes,
487 Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000488 DoMerge = true;
489 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
490 }
491 if (DoMerge)
492 MBB.erase(PrevMBBI);
493 }
494
495 if (!DoMerge && MBBI != MBB.end()) {
496 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000497 if (isAM2 && isMatchingDecrement(NextMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000498 DoMerge = true;
499 AddSub = ARM_AM::sub;
500 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000501 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000502 DoMerge = true;
503 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
504 }
Evan Chenge71bff72007-09-19 21:48:07 +0000505 if (DoMerge) {
506 if (NextMBBI == I) {
507 Advance = true;
508 ++I;
509 }
Evan Chenga8e29892007-01-19 07:51:42 +0000510 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000511 }
Evan Chenga8e29892007-01-19 07:51:42 +0000512 }
513
514 if (!DoMerge)
515 return false;
516
517 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
518 unsigned Offset = isAM2 ? ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift)
519 : ARM_AM::getAM5Opc((AddSub == ARM_AM::sub) ? ARM_AM::db : ARM_AM::ia,
520 true, isDPR ? 2 : 1);
521 if (isLd) {
522 if (isAM2)
Evan Chenga90f3402007-03-06 21:59:20 +0000523 // LDR_PRE, LDR_POST;
Dale Johannesenb6728402009-02-13 02:25:56 +0000524 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
Bill Wendling587daed2009-05-13 21:33:08 +0000525 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000526 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000527 else
Evan Cheng44bec522007-05-15 01:29:07 +0000528 // FLDMS, FLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000529 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000530 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000531 .addImm(Offset).addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000532 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Chenga8e29892007-01-19 07:51:42 +0000533 } else {
Evan Chenga90f3402007-03-06 21:59:20 +0000534 MachineOperand &MO = MI->getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000535 if (isAM2)
Evan Chenga90f3402007-03-06 21:59:20 +0000536 // STR_PRE, STR_POST;
Dale Johannesenb6728402009-02-13 02:25:56 +0000537 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
Evan Cheng14883262009-06-04 01:15:28 +0000538 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000539 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000540 else
Evan Cheng44bec522007-05-15 01:29:07 +0000541 // FSTMS, FSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000542 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000543 .addImm(Pred).addReg(PredReg)
Bill Wendling587daed2009-05-13 21:33:08 +0000544 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Chenga8e29892007-01-19 07:51:42 +0000545 }
546 MBB.erase(MBBI);
547
548 return true;
549}
550
Evan Chengcc1c4272007-03-06 18:02:41 +0000551/// isMemoryOp - Returns true if instruction is a memory operations (that this
552/// pass is capable of operating on).
553static bool isMemoryOp(MachineInstr *MI) {
554 int Opcode = MI->getOpcode();
555 switch (Opcode) {
556 default: break;
557 case ARM::LDR:
558 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000559 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Evan Chengcc1c4272007-03-06 18:02:41 +0000560 case ARM::FLDS:
561 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000562 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000563 case ARM::FLDD:
564 case ARM::FSTD:
Dan Gohmand735b802008-10-03 15:45:36 +0000565 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000566 }
567 return false;
568}
569
Evan Cheng11788fd2007-03-08 02:55:08 +0000570/// AdvanceRS - Advance register scavenger to just before the earliest memory
571/// op that is being merged.
572void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
573 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
574 unsigned Position = MemOps[0].Position;
575 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
576 if (MemOps[i].Position < Position) {
577 Position = MemOps[i].Position;
578 Loc = MemOps[i].MBBI;
579 }
580 }
581
582 if (Loc != MBB.begin())
583 RS->forward(prior(Loc));
584}
585
Evan Chenge7d6df72009-06-13 09:12:55 +0000586static int getMemoryOpOffset(const MachineInstr *MI) {
587 int Opcode = MI->getOpcode();
588 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
589 unsigned NumOperands = MI->getDesc().getNumOperands();
590 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
591 int Offset = isAM2
592 ? ARM_AM::getAM2Offset(OffField) : ARM_AM::getAM5Offset(OffField) * 4;
593 if (isAM2) {
594 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
595 Offset = -Offset;
596 } else {
597 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
598 Offset = -Offset;
599 }
600 return Offset;
601}
602
Evan Chenga8e29892007-01-19 07:51:42 +0000603/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
604/// ops of the same base and incrementing offset into LDM / STM ops.
605bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
606 unsigned NumMerges = 0;
607 unsigned NumMemOps = 0;
608 MemOpQueue MemOps;
609 unsigned CurrBase = 0;
610 int CurrOpc = -1;
611 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000612 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000613 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000614 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000615 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000616
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000617 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000618 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
619 while (MBBI != E) {
620 bool Advance = false;
621 bool TryMerge = false;
622 bool Clobber = false;
623
Evan Chengcc1c4272007-03-06 18:02:41 +0000624 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000625 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000626 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000627 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000628 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000629 unsigned PredReg = 0;
630 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000631 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000632 // Watch out for:
633 // r4 := ldr [r5]
634 // r5 := ldr [r5, #4]
635 // r6 := ldr [r5, #8]
636 //
637 // The second ldr has effectively broken the chain even though it
638 // looks like the later ldr(s) use the same base register. Try to
639 // merge the ldr's so far, including this one. But don't try to
640 // combine the following ldr(s).
641 Clobber = (Opcode == ARM::LDR && Base == MBBI->getOperand(0).getReg());
642 if (CurrBase == 0 && !Clobber) {
643 // Start of a new chain.
644 CurrBase = Base;
645 CurrOpc = Opcode;
646 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000647 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000648 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000649 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
650 NumMemOps++;
651 Advance = true;
652 } else {
653 if (Clobber) {
654 TryMerge = true;
655 Advance = true;
656 }
657
Evan Cheng44bec522007-05-15 01:29:07 +0000658 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000659 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000660 // Continue adding to the queue.
661 if (Offset > MemOps.back().Offset) {
662 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
663 NumMemOps++;
664 Advance = true;
665 } else {
666 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
667 I != E; ++I) {
668 if (Offset < I->Offset) {
669 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
670 NumMemOps++;
671 Advance = true;
672 break;
673 } else if (Offset == I->Offset) {
674 // Collision! This can't be merged!
675 break;
676 }
677 }
678 }
679 }
680 }
681 }
682
683 if (Advance) {
684 ++Position;
685 ++MBBI;
686 } else
687 TryMerge = true;
688
689 if (TryMerge) {
690 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000691 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000692 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +0000693 AdvanceRS(MBB, MemOps);
Evan Cheng603b83e2007-03-07 20:30:36 +0000694 // Find a scratch register. Make sure it's a call clobbered register or
695 // a spilled callee-saved register.
Evan Cheng11788fd2007-03-08 02:55:08 +0000696 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true);
Evan Cheng603b83e2007-03-07 20:30:36 +0000697 if (!Scratch)
Evan Cheng11788fd2007-03-08 02:55:08 +0000698 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass,
699 AFI->getSpilledCSRegisters());
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000700 // Process the load / store instructions.
701 RS->forward(prior(MBBI));
702
703 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000704 Merges.clear();
705 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
706 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000707
Evan Chenga8e29892007-01-19 07:51:42 +0000708 // Try folding preceeding/trailing base inc/dec into the generated
709 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000710 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
711 if (mergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000712 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +0000713 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +0000714
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000715 // Try folding preceeding/trailing base inc/dec into those load/store
716 // that were not merged to form LDM/STM ops.
717 for (unsigned i = 0; i != NumMemOps; ++i)
718 if (!MemOps[i].Merged)
Evan Chenge71bff72007-09-19 21:48:07 +0000719 if (mergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +0000720 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000721
722 // RS may be pointing to an instruction that's deleted.
723 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +0000724 } else if (NumMemOps == 1) {
725 // Try folding preceeding/trailing base inc/dec into the single
726 // load/store.
727 if (mergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
728 ++NumMerges;
729 RS->forward(prior(MBBI));
730 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000731 }
Evan Chenga8e29892007-01-19 07:51:42 +0000732
733 CurrBase = 0;
734 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +0000735 CurrSize = 0;
736 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000737 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000738 if (NumMemOps) {
739 MemOps.clear();
740 NumMemOps = 0;
741 }
742
743 // If iterator hasn't been advanced and this is not a memory op, skip it.
744 // It can't start a new chain anyway.
745 if (!Advance && !isMemOp && MBBI != E) {
746 ++Position;
747 ++MBBI;
748 }
749 }
750 }
751 return NumMerges > 0;
752}
753
Evan Chenge7d6df72009-06-13 09:12:55 +0000754namespace {
755 struct OffsetCompare {
756 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
757 int LOffset = getMemoryOpOffset(LHS);
758 int ROffset = getMemoryOpOffset(RHS);
759 assert(LHS == RHS || LOffset != ROffset);
760 return LOffset > ROffset;
761 }
762 };
763}
764
Evan Chenga8e29892007-01-19 07:51:42 +0000765/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
766/// (bx lr) into the preceeding stack restore so it directly restore the value
767/// of LR into pc.
768/// ldmfd sp!, {r7, lr}
769/// bx lr
770/// =>
771/// ldmfd sp!, {r7, pc}
772bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
773 if (MBB.empty()) return false;
774
775 MachineBasicBlock::iterator MBBI = prior(MBB.end());
776 if (MBBI->getOpcode() == ARM::BX_RET && MBBI != MBB.begin()) {
777 MachineInstr *PrevMI = prior(MBBI);
778 if (PrevMI->getOpcode() == ARM::LDM) {
779 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
780 if (MO.getReg() == ARM::LR) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000781 PrevMI->setDesc(TII->get(ARM::LDM_RET));
Evan Chenga8e29892007-01-19 07:51:42 +0000782 MO.setReg(ARM::PC);
783 MBB.erase(MBBI);
784 return true;
785 }
786 }
787 }
788 return false;
789}
790
791bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000792 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +0000793 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +0000794 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000795 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000796 RS = new RegScavenger();
Evan Chengcc1c4272007-03-06 18:02:41 +0000797
Evan Chenga8e29892007-01-19 07:51:42 +0000798 bool Modified = false;
799 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
800 ++MFI) {
801 MachineBasicBlock &MBB = *MFI;
802 Modified |= LoadStoreMultipleOpti(MBB);
803 Modified |= MergeReturnIntoLDM(MBB);
804 }
Evan Chengcc1c4272007-03-06 18:02:41 +0000805
806 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +0000807 return Modified;
808}
Evan Chenge7d6df72009-06-13 09:12:55 +0000809
810
811/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
812/// load / stores from consecutive locations close to make it more
813/// likely they will be combined later.
814
815namespace {
816 struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
817 static char ID;
818 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
819
820 const TargetInstrInfo *TII;
821 const TargetRegisterInfo *TRI;
822 MachineRegisterInfo *MRI;
823
824 virtual bool runOnMachineFunction(MachineFunction &Fn);
825
826 virtual const char *getPassName() const {
827 return "ARM pre- register allocation load / store optimization pass";
828 }
829
830 private:
831 bool RescheduleOps(MachineBasicBlock *MBB,
832 SmallVector<MachineInstr*, 4> &Ops,
833 unsigned Base, bool isLd,
834 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
835 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
836 };
837 char ARMPreAllocLoadStoreOpt::ID = 0;
838}
839
840bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
841 TII = Fn.getTarget().getInstrInfo();
842 TRI = Fn.getTarget().getRegisterInfo();
843 MRI = &Fn.getRegInfo();
844
845 bool Modified = false;
846 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
847 ++MFI)
848 Modified |= RescheduleLoadStoreInstrs(MFI);
849
850 return Modified;
851}
852
853static bool IsSafeToMove(bool isLd, unsigned Base,
854 MachineBasicBlock::iterator I,
855 MachineBasicBlock::iterator E,
856 SmallPtrSet<MachineInstr*, 4> MoveOps,
857 const TargetRegisterInfo *TRI) {
858 // Are there stores / loads / calls between them?
859 // FIXME: This is overly conservative. We should make use of alias information
860 // some day.
861 while (++I != E) {
862 const TargetInstrDesc &TID = I->getDesc();
863 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
864 return false;
865 if (isLd && TID.mayStore())
866 return false;
867 if (!isLd) {
868 if (TID.mayLoad())
869 return false;
870 // It's not safe to move the first 'str' down.
871 // str r1, [r0]
872 // strh r5, [r0]
873 // str r4, [r0, #+4]
874 if (TID.mayStore() && !MoveOps.count(&*I))
875 return false;
876 }
877 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
878 MachineOperand &MO = I->getOperand(j);
879 if (MO.isReg() && MO.isDef() && TRI->regsOverlap(MO.getReg(), Base))
880 return false;
881 }
882 }
883 return true;
884}
885
886bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
887 SmallVector<MachineInstr*, 4> &Ops,
888 unsigned Base, bool isLd,
889 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
890 bool RetVal = false;
891
892 // Sort by offset (in reverse order).
893 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
894
895 // The loads / stores of the same base are in order. Scan them from first to
896 // last and check for the followins:
897 // 1. Any def of base.
898 // 2. Any gaps.
899 while (Ops.size() > 1) {
900 unsigned FirstLoc = ~0U;
901 unsigned LastLoc = 0;
902 MachineInstr *FirstOp = 0;
903 MachineInstr *LastOp = 0;
904 int LastOffset = 0;
905 unsigned LastBytes = 0;
906 unsigned NumMove = 0;
907 for (int i = Ops.size() - 1; i >= 0; --i) {
908 MachineInstr *Op = Ops[i];
909 unsigned Loc = MI2LocMap[Op];
910 if (Loc <= FirstLoc) {
911 FirstLoc = Loc;
912 FirstOp = Op;
913 }
914 if (Loc >= LastLoc) {
915 LastLoc = Loc;
916 LastOp = Op;
917 }
918
919 int Offset = getMemoryOpOffset(Op);
920 unsigned Bytes = getLSMultipleTransferSize(Op);
921 if (LastBytes) {
922 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
923 break;
924 }
925 LastOffset = Offset;
926 LastBytes = Bytes;
927 if (++NumMove == 4)
928 break;
929 }
930
931 if (NumMove <= 1)
932 Ops.pop_back();
933 else {
934 SmallPtrSet<MachineInstr*, 4> MoveOps;
935 for (int i = NumMove-1; i >= 0; --i)
936 MoveOps.insert(Ops[i]);
937
938 // Be conservative, if the instructions are too far apart, don't
939 // move them. We want to limit the increase of register pressure.
940 bool DoMove = (LastLoc - FirstLoc) < NumMove*4;
941 if (DoMove)
942 DoMove = IsSafeToMove(isLd, Base, FirstOp, LastOp, MoveOps, TRI);
943 if (!DoMove) {
944 for (unsigned i = 0; i != NumMove; ++i)
945 Ops.pop_back();
946 } else {
947 // This is the new location for the loads / stores.
948 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
949 while (InsertPos != MBB->end() && MoveOps.count(InsertPos))
950 ++InsertPos;
951 for (unsigned i = 0; i != NumMove; ++i) {
952 MachineInstr *Op = Ops.back();
953 Ops.pop_back();
954 MBB->splice(InsertPos, MBB, Op);
955 }
956
957 NumLdStMoved += NumMove;
958 RetVal = true;
959 }
960 }
961 }
962
963 return RetVal;
964}
965
966bool
967ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
968 bool RetVal = false;
969
970 DenseMap<MachineInstr*, unsigned> MI2LocMap;
971 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
972 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
973 SmallVector<unsigned, 4> LdBases;
974 SmallVector<unsigned, 4> StBases;
975
976 unsigned Loc = 0;
977 MachineBasicBlock::iterator MBBI = MBB->begin();
978 MachineBasicBlock::iterator E = MBB->end();
979 while (MBBI != E) {
980 for (; MBBI != E; ++MBBI) {
981 MachineInstr *MI = MBBI;
982 const TargetInstrDesc &TID = MI->getDesc();
983 if (TID.isCall() || TID.isTerminator()) {
984 // Stop at barriers.
985 ++MBBI;
986 break;
987 }
988
989 MI2LocMap[MI] = Loc++;
990 if (!isMemoryOp(MI))
991 continue;
992 unsigned PredReg = 0;
993 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
994 continue;
995
996 int Opcode = MI->getOpcode();
997 bool isLd = Opcode == ARM::LDR ||
998 Opcode == ARM::FLDS || Opcode == ARM::FLDD;
999 unsigned Base = MI->getOperand(1).getReg();
1000 int Offset = getMemoryOpOffset(MI);
1001
1002 bool StopHere = false;
1003 if (isLd) {
1004 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1005 Base2LdsMap.find(Base);
1006 if (BI != Base2LdsMap.end()) {
1007 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1008 if (Offset == getMemoryOpOffset(BI->second[i])) {
1009 StopHere = true;
1010 break;
1011 }
1012 }
1013 if (!StopHere)
1014 BI->second.push_back(MI);
1015 } else {
1016 SmallVector<MachineInstr*, 4> MIs;
1017 MIs.push_back(MI);
1018 Base2LdsMap[Base] = MIs;
1019 LdBases.push_back(Base);
1020 }
1021 } else {
1022 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1023 Base2StsMap.find(Base);
1024 if (BI != Base2StsMap.end()) {
1025 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1026 if (Offset == getMemoryOpOffset(BI->second[i])) {
1027 StopHere = true;
1028 break;
1029 }
1030 }
1031 if (!StopHere)
1032 BI->second.push_back(MI);
1033 } else {
1034 SmallVector<MachineInstr*, 4> MIs;
1035 MIs.push_back(MI);
1036 Base2StsMap[Base] = MIs;
1037 StBases.push_back(Base);
1038 }
1039 }
1040
1041 if (StopHere) {
1042 // Found a duplicate (a base+offset combination that's seen earlier). Backtrack.
1043 --Loc;
1044 break;
1045 }
1046 }
1047
1048 // Re-schedule loads.
1049 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1050 unsigned Base = LdBases[i];
1051 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1052 if (Lds.size() > 1)
1053 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1054 }
1055
1056 // Re-schedule stores.
1057 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1058 unsigned Base = StBases[i];
1059 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1060 if (Sts.size() > 1)
1061 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1062 }
1063
1064 if (MBBI != E) {
1065 Base2LdsMap.clear();
1066 Base2StsMap.clear();
1067 LdBases.clear();
1068 StBases.clear();
1069 }
1070 }
1071
1072 return RetVal;
1073}
1074
1075
1076/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1077/// optimization pass.
1078FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1079 if (PreAlloc)
1080 return new ARMPreAllocLoadStoreOpt();
1081 return new ARMLoadStoreOpt();
1082}