blob: 6a303f6124baff2359db07ba22470c362f9633c7 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "VirtRegMap.h"
Lang Hames7cf0bfd2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hames8d4e3032009-05-18 19:03:16 +000017#include "Spiller.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018#include "llvm/Function.h"
Lang Hames4f49e0f2009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendling7a353b22009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbar005975c2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include <algorithm>
41#include <set>
42#include <queue>
43#include <memory>
44#include <cmath>
Lang Hames86f6afb2009-06-02 16:53:25 +000045
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046using namespace llvm;
47
48STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng29b4cf62009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Evan Chengc5952452008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Cheng99dcc172008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070 createLinearScanRegisterAllocator);
71
72namespace {
David Greenec71d1f02009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christopher1e8deaf2010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greenec71d1f02009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
90
Nick Lewycky492d06e2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092 static char ID;
Owen Anderson75693222010-08-06 18:33:48 +000093 RALinScan() : MachineFunctionPass(ID) {
David Greenec71d1f02009-11-19 15:55:49 +000094 // Initialize the queue to record recently-used registers.
95 if (NumRecentlyUsedRegs > 0)
96 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greene197e2fc2009-11-20 21:13:27 +000097 RecentNext = RecentRegs.begin();
David Greenec71d1f02009-11-19 15:55:49 +000098 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099
100 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +0000101 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 private:
103 /// RelatedRegClasses - This structure is built the first time a function is
104 /// compiled, and keeps track of which register classes have registers that
105 /// belong to multiple classes or have aliases that are in other classes.
106 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +0000107 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
Evan Cheng29b4cf62009-04-20 08:01:12 +0000109 // NextReloadMap - For each register in the map, it maps to the another
110 // register which is defined by a reload from the same stack slot and
111 // both reloads are in the same basic block.
112 DenseMap<unsigned, unsigned> NextReloadMap;
113
114 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
115 // un-favored for allocation.
116 SmallSet<unsigned, 8> DowngradedRegs;
117
118 // DowngradeMap - A map from virtual registers to physical registers being
119 // downgraded for the virtual registers.
120 DenseMap<unsigned, unsigned> DowngradeMap;
121
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +0000123 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +0000125 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000126 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +0000127 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +0000129 LiveStacks* ls_;
Jakob Stoklund Olesene8e44e72010-07-19 18:41:20 +0000130 MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
132 /// handled_ - Intervals are added to the handled_ set in the order of their
133 /// start value. This is uses for backtracking.
134 std::vector<LiveInterval*> handled_;
135
136 /// fixed_ - Intervals that correspond to machine registers.
137 ///
138 IntervalPtrs fixed_;
139
140 /// active_ - Intervals that are currently being processed, and which have a
141 /// live range active for the current point.
142 IntervalPtrs active_;
143
144 /// inactive_ - Intervals that are currently being processed, but which have
145 /// a hold at the current point.
146 IntervalPtrs inactive_;
147
148 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000149 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 greater_ptr<LiveInterval> > IntervalHeap;
151 IntervalHeap unhandled_;
Evan Cheng99aece72009-05-01 01:03:49 +0000152
153 /// regUse_ - Tracks register usage.
154 SmallVector<unsigned, 32> regUse_;
155 SmallVector<unsigned, 32> regUseBackUp_;
156
157 /// vrm_ - Tracks register assignments.
Owen Andersondd56ab72009-03-13 05:55:11 +0000158 VirtRegMap* vrm_;
Evan Cheng99aece72009-05-01 01:03:49 +0000159
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000160 std::auto_ptr<VirtRegRewriter> rewriter_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
Lang Hames8d4e3032009-05-18 19:03:16 +0000162 std::auto_ptr<Spiller> spiller_;
163
David Greenec71d1f02009-11-19 15:55:49 +0000164 // The queue of recently-used registers.
David Greene197e2fc2009-11-20 21:13:27 +0000165 SmallVector<unsigned, 4> RecentRegs;
166 SmallVector<unsigned, 4>::iterator RecentNext;
David Greenec71d1f02009-11-19 15:55:49 +0000167
168 // Record that we just picked this register.
169 void recordRecentlyUsed(unsigned reg) {
170 assert(reg != 0 && "Recently used register is NOREG!");
171 if (!RecentRegs.empty()) {
David Greene197e2fc2009-11-20 21:13:27 +0000172 *RecentNext++ = reg;
173 if (RecentNext == RecentRegs.end())
174 RecentNext = RecentRegs.begin();
David Greenec71d1f02009-11-19 15:55:49 +0000175 }
176 }
177
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 public:
179 virtual const char* getPassName() const {
180 return "Linear Scan Register Allocator";
181 }
182
183 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +0000184 AU.setPreservesCFG();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 AU.addRequired<LiveIntervals>();
Lang Hamesd6a717c2009-11-03 23:52:08 +0000186 AU.addPreserved<SlotIndexes>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000187 if (StrongPHIElim)
188 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000189 // Make sure PassManager knows which analyses to make available
190 // to coalescing and which analyses coalescing invalidates.
191 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hames4f49e0f2009-12-14 06:49:42 +0000192 AU.addRequired<CalculateSpillWeights>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000193 if (PreSplitIntervals)
194 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000195 AU.addRequired<LiveStacks>();
196 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000197 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000198 AU.addPreserved<MachineLoopInfo>();
Owen Andersondd56ab72009-03-13 05:55:11 +0000199 AU.addRequired<VirtRegMap>();
200 AU.addPreserved<VirtRegMap>();
Bill Wendling62264362008-01-04 20:54:55 +0000201 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 MachineFunctionPass::getAnalysisUsage(AU);
203 }
204
205 /// runOnMachineFunction - register allocate the whole function
206 bool runOnMachineFunction(MachineFunction&);
207
David Greenec71d1f02009-11-19 15:55:49 +0000208 // Determine if we skip this register due to its being recently used.
209 bool isRecentlyUsed(unsigned reg) const {
210 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
211 RecentRegs.end();
212 }
213
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 private:
215 /// linearScan - the linear scan algorithm
216 void linearScan();
217
218 /// initIntervalSets - initialize the interval sets.
219 ///
220 void initIntervalSets();
221
222 /// processActiveIntervals - expire old intervals and move non-overlapping
223 /// ones to the inactive list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000224 void processActiveIntervals(SlotIndex CurPoint);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225
226 /// processInactiveIntervals - expire old intervals and move overlapping
227 /// ones to the active list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000228 void processInactiveIntervals(SlotIndex CurPoint);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229
Evan Cheng29b4cf62009-04-20 08:01:12 +0000230 /// hasNextReloadInterval - Return the next liveinterval that's being
231 /// defined by a reload from the same SS as the specified one.
232 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
233
234 /// DowngradeRegister - Downgrade a register for allocation.
235 void DowngradeRegister(LiveInterval *li, unsigned Reg);
236
237 /// UpgradeRegister - Upgrade a register for allocation.
238 void UpgradeRegister(unsigned Reg);
239
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 /// assignRegOrStackSlotAtInterval - assign a register if one
241 /// is available, or spill.
242 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
243
Evan Chengc8a4a882009-03-23 22:57:19 +0000244 void updateSpillWeights(std::vector<float> &Weights,
245 unsigned reg, float weight,
246 const TargetRegisterClass *RC);
247
Evan Chengc5952452008-06-20 21:45:16 +0000248 /// findIntervalsToSpill - Determine the intervals to spill for the
249 /// specified interval. It's passed the physical registers whose spill
250 /// weight is the lowest among all the registers whose live intervals
251 /// conflict with the interval.
252 void findIntervalsToSpill(LiveInterval *cur,
253 std::vector<std::pair<unsigned,float> > &Candidates,
254 unsigned NumCands,
255 SmallVector<LiveInterval*, 8> &SpillIntervals);
256
Evan Chengc4c75f52007-11-03 07:20:12 +0000257 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach144a9ad2010-07-27 18:36:27 +0000258 /// try to allocate the definition to the same register as the source,
259 /// if the register is not defined during the life time of the interval.
260 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc4c75f52007-11-03 07:20:12 +0000261 /// coalesced away before allocation either due to dest and src being in
262 /// different register classes or because the coalescer was overly
263 /// conservative.
264 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
265
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 ///
Evan Cheng99aece72009-05-01 01:03:49 +0000267 /// Register usage / availability tracking helpers.
268 ///
269
270 void initRegUses() {
271 regUse_.resize(tri_->getNumRegs(), 0);
272 regUseBackUp_.resize(tri_->getNumRegs(), 0);
273 }
274
275 void finalizeRegUses() {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000276#ifndef NDEBUG
277 // Verify all the registers are "freed".
278 bool Error = false;
279 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
280 if (regUse_[i] != 0) {
David Greene5544fcf2010-01-05 01:25:20 +0000281 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000282 Error = true;
283 }
284 }
285 if (Error)
Edwin Törökbd448e32009-07-14 16:55:14 +0000286 llvm_unreachable(0);
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000287#endif
Evan Cheng99aece72009-05-01 01:03:49 +0000288 regUse_.clear();
289 regUseBackUp_.clear();
290 }
291
292 void addRegUse(unsigned physReg) {
293 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
294 "should be physical register!");
295 ++regUse_[physReg];
296 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
297 ++regUse_[*as];
298 }
299
300 void delRegUse(unsigned physReg) {
301 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
302 "should be physical register!");
303 assert(regUse_[physReg] != 0);
304 --regUse_[physReg];
305 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
306 assert(regUse_[*as] != 0);
307 --regUse_[*as];
308 }
309 }
310
311 bool isRegAvail(unsigned physReg) const {
312 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
313 "should be physical register!");
314 return regUse_[physReg] == 0;
315 }
316
317 void backUpRegUses() {
318 regUseBackUp_ = regUse_;
319 }
320
321 void restoreRegUses() {
322 regUse_ = regUseBackUp_;
323 }
324
325 ///
326 /// Register handling helpers.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 ///
328
329 /// getFreePhysReg - return a free physical register for this virtual
330 /// register interval if we have one, otherwise return 0.
331 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng41169552009-06-15 08:28:29 +0000332 unsigned getFreePhysReg(LiveInterval* cur,
333 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +0000334 unsigned MaxInactiveCount,
335 SmallVector<unsigned, 256> &inactiveCounts,
336 bool SkipDGRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 void ComputeRelatedRegClasses();
339
340 template <typename ItTy>
341 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling7a353b22009-08-22 20:30:53 +0000342 DEBUG({
343 if (str)
David Greene5544fcf2010-01-05 01:25:20 +0000344 dbgs() << str << " intervals:\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000345
346 for (; i != e; ++i) {
David Greene5544fcf2010-01-05 01:25:20 +0000347 dbgs() << "\t" << *i->first << " -> ";
Bill Wendling7a353b22009-08-22 20:30:53 +0000348
349 unsigned reg = i->first->reg;
350 if (TargetRegisterInfo::isVirtualRegister(reg))
351 reg = vrm_->getPhys(reg);
352
David Greene5544fcf2010-01-05 01:25:20 +0000353 dbgs() << tri_->getName(reg) << '\n';
Bill Wendling7a353b22009-08-22 20:30:53 +0000354 }
355 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 }
357 };
358 char RALinScan::ID = 0;
359}
360
Owen Anderson6374c3d2010-07-21 22:09:45 +0000361INITIALIZE_PASS(RALinScan, "linearscan-regalloc",
362 "Linear Scan Register Allocator", false, false);
Evan Cheng14f8a502008-06-04 09:18:41 +0000363
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364void RALinScan::ComputeRelatedRegClasses() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 // First pass, add all reg classes to the union, and determine at least one
366 // reg class that each register is in.
367 bool HasAliases = false;
Evan Cheng29b4cf62009-04-20 08:01:12 +0000368 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
369 E = tri_->regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 RelatedRegClasses.insert(*RCI);
371 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
372 I != E; ++I) {
Evan Cheng29b4cf62009-04-20 08:01:12 +0000373 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374
375 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
376 if (PRC) {
377 // Already processed this register. Just make sure we know that
378 // multiple register classes share a register.
379 RelatedRegClasses.unionSets(PRC, *RCI);
380 } else {
381 PRC = *RCI;
382 }
383 }
384 }
385
386 // Second pass, now that we know conservatively what register classes each reg
387 // belongs to, add info about aliases. We don't need to do this for targets
388 // without register aliases.
389 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000390 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
392 I != E; ++I)
Evan Cheng29b4cf62009-04-20 08:01:12 +0000393 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
395}
396
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000397/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
398/// allocate the definition the same register as the source register if the
399/// register is not defined during live time of the interval. If the interval is
400/// killed by a copy, try to use the destination register. This eliminates a
401/// copy. This is used to coalesce copies which were not coalesced away before
402/// allocation either due to dest and src being in different register classes or
403/// because the coalescer was overly conservative.
Evan Chengc4c75f52007-11-03 07:20:12 +0000404unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengd78907d2009-06-14 20:22:55 +0000405 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
406 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000407 return Reg;
408
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000409 // We cannot handle complicated live ranges. Simple linear stuff only.
410 if (cur.ranges.size() != 1)
Evan Chengc4c75f52007-11-03 07:20:12 +0000411 return Reg;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000412
413 const LiveRange &range = cur.ranges.front();
414
415 VNInfo *vni = range.valno;
416 if (vni->isUnused())
Bill Wendling27cae322009-12-05 07:30:23 +0000417 return Reg;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000418
419 unsigned CandReg;
420 {
421 MachineInstr *CopyMI;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000422 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000423 (CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000424 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000425 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000426 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000427 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
428 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000429 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000430 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000431 else
Evan Chengc4c75f52007-11-03 07:20:12 +0000432 return Reg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000433 }
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000434
435 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
436 if (!vrm_->isAssignedReg(CandReg))
437 return Reg;
438 CandReg = vrm_->getPhys(CandReg);
439 }
440 if (Reg == CandReg)
Evan Chengc4c75f52007-11-03 07:20:12 +0000441 return Reg;
442
Evan Cheng06b74c52008-09-18 22:38:47 +0000443 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000444 if (!RC->contains(CandReg))
445 return Reg;
446
447 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000448 return Reg;
449
Bill Wendling27cae322009-12-05 07:30:23 +0000450 // Try to coalesce.
David Greene5544fcf2010-01-05 01:25:20 +0000451 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000452 << '\n');
453 vrm_->clearVirt(cur.reg);
454 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendling27cae322009-12-05 07:30:23 +0000455
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000456 ++NumCoalesce;
457 return CandReg;
Evan Chengc4c75f52007-11-03 07:20:12 +0000458}
459
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
461 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000462 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000464 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000465 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000466 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000468 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000469 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000470
David Greene1d80f1b2007-09-06 16:18:45 +0000471 // We don't run the coalescer here because we have no reason to
472 // interact with it. If the coalescer requires interaction, it
473 // won't do anything. If it doesn't require interaction, we assume
474 // it was run as a separate pass.
475
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 // If this is the first function compiled, compute the related reg classes.
477 if (RelatedRegClasses.empty())
478 ComputeRelatedRegClasses();
Evan Cheng99aece72009-05-01 01:03:49 +0000479
480 // Also resize register usage trackers.
481 initRegUses();
482
Owen Andersondd56ab72009-03-13 05:55:11 +0000483 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000484 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hames8d4e3032009-05-18 19:03:16 +0000485
Jakob Stoklund Olesen1c2a7302010-07-20 23:50:15 +0000486 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Lang Hames86f6afb2009-06-02 16:53:25 +0000487
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 initIntervalSets();
489
490 linearScan();
491
492 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames7cf0bfd2009-05-06 02:36:21 +0000493 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494
Dan Gohman79a9f152008-06-23 23:51:16 +0000495 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng99aece72009-05-01 01:03:49 +0000496
497 finalizeRegUses();
498
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 fixed_.clear();
500 active_.clear();
501 inactive_.clear();
502 handled_.clear();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000503 NextReloadMap.clear();
504 DowngradedRegs.clear();
505 DowngradeMap.clear();
Lang Hames86f6afb2009-06-02 16:53:25 +0000506 spiller_.reset(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
508 return true;
509}
510
511/// initIntervalSets - initialize the interval sets.
512///
513void RALinScan::initIntervalSets()
514{
515 assert(unhandled_.empty() && fixed_.empty() &&
516 active_.empty() && inactive_.empty() &&
517 "interval sets should be empty on initialization");
518
Owen Andersonba926a32008-08-15 18:49:41 +0000519 handled_.reserve(li_->getNumIntervals());
520
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000522 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000523 if (!i->second->empty()) {
524 mri_->setPhysRegUsed(i->second->reg);
525 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
526 }
527 } else {
528 if (i->second->empty()) {
529 assignRegOrStackSlotAtInterval(i->second);
530 }
531 else
532 unhandled_.push(i->second);
533 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 }
535}
536
Bill Wendling7a353b22009-08-22 20:30:53 +0000537void RALinScan::linearScan() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 // linear scan algorithm
Bill Wendling7a353b22009-08-22 20:30:53 +0000539 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +0000540 dbgs() << "********** LINEAR SCAN **********\n"
Bill Wendling7a353b22009-08-22 20:30:53 +0000541 << "********** Function: "
542 << mf_->getFunction()->getName() << '\n';
543 printIntervals("fixed", fixed_.begin(), fixed_.end());
544 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000545
546 while (!unhandled_.empty()) {
547 // pick the interval with the earliest start point
548 LiveInterval* cur = unhandled_.top();
549 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000550 ++NumIters;
David Greene5544fcf2010-01-05 01:25:20 +0000551 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552
Lang Hamesd6a717c2009-11-03 23:52:08 +0000553 assert(!cur->empty() && "Empty interval in unhandled set.");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554
Lang Hamesd6a717c2009-11-03 23:52:08 +0000555 processActiveIntervals(cur->beginIndex());
556 processInactiveIntervals(cur->beginIndex());
557
558 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
559 "Can only allocate virtual registers!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560
561 // Allocating a virtual register. try to find a free
562 // physical register or spill an interval (possibly this one) in order to
563 // assign it one.
564 assignRegOrStackSlotAtInterval(cur);
565
Bill Wendling7a353b22009-08-22 20:30:53 +0000566 DEBUG({
567 printIntervals("active", active_.begin(), active_.end());
568 printIntervals("inactive", inactive_.begin(), inactive_.end());
569 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571
Evan Cheng99aece72009-05-01 01:03:49 +0000572 // Expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000573 while (!active_.empty()) {
574 IntervalPtr &IP = active_.back();
575 unsigned reg = IP.first->reg;
David Greene5544fcf2010-01-05 01:25:20 +0000576 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000577 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 "Can only allocate virtual registers!");
579 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000580 delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000581 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 }
583
Evan Cheng99aece72009-05-01 01:03:49 +0000584 // Expire any remaining inactive intervals
Bill Wendling7a353b22009-08-22 20:30:53 +0000585 DEBUG({
586 for (IntervalPtrs::reverse_iterator
587 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene5544fcf2010-01-05 01:25:20 +0000588 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000589 });
Evan Chengd48f2bc2007-10-16 21:09:14 +0000590 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591
Evan Chengcecc8222007-11-17 00:40:40 +0000592 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000593 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000594 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000595 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000596 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000597 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000598 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000599 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000600 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000601 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000602 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000603 if (!Reg)
604 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000605 // Ignore splited live intervals.
606 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
607 continue;
Evan Cheng9be391d2009-06-04 20:28:22 +0000608
Evan Chengf5cdf122007-10-17 02:12:22 +0000609 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
610 I != E; ++I) {
611 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000612 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000613 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng785d81e2009-06-04 20:53:36 +0000614 if (LiveInMBBs[i] != EntryMBB) {
615 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
616 "Adding a virtual register to livein set?");
Evan Chengf5cdf122007-10-17 02:12:22 +0000617 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng785d81e2009-06-04 20:53:36 +0000618 }
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000619 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 }
621 }
622 }
623
David Greene5544fcf2010-01-05 01:25:20 +0000624 DEBUG(dbgs() << *vrm_);
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000625
626 // Look for physical registers that end up not being allocated even though
627 // register allocator had to spill other registers in its register class.
628 if (ls_->getNumIntervals() == 0)
629 return;
Evan Chengd78907d2009-06-14 20:22:55 +0000630 if (!vrm_->FindUnusedRegisters(li_))
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000631 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632}
633
634/// processActiveIntervals - expire old intervals and move non-overlapping ones
635/// to the inactive list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000636void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637{
David Greene5544fcf2010-01-05 01:25:20 +0000638 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639
640 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
641 LiveInterval *Interval = active_[i].first;
642 LiveInterval::iterator IntervalPos = active_[i].second;
643 unsigned reg = Interval->reg;
644
645 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
646
647 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene5544fcf2010-01-05 01:25:20 +0000648 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000649 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 "Can only allocate virtual registers!");
651 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000652 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653
654 // Pop off the end of the list.
655 active_[i] = active_.back();
656 active_.pop_back();
657 --i; --e;
658
659 } else if (IntervalPos->start > CurPoint) {
660 // Move inactive intervals to inactive list.
David Greene5544fcf2010-01-05 01:25:20 +0000661 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000662 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "Can only allocate virtual registers!");
664 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000665 delRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 // add to inactive.
667 inactive_.push_back(std::make_pair(Interval, IntervalPos));
668
669 // Pop off the end of the list.
670 active_[i] = active_.back();
671 active_.pop_back();
672 --i; --e;
673 } else {
674 // Otherwise, just update the iterator position.
675 active_[i].second = IntervalPos;
676 }
677 }
678}
679
680/// processInactiveIntervals - expire old intervals and move overlapping
681/// ones to the active list.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000682void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683{
David Greene5544fcf2010-01-05 01:25:20 +0000684 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685
686 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
687 LiveInterval *Interval = inactive_[i].first;
688 LiveInterval::iterator IntervalPos = inactive_[i].second;
689 unsigned reg = Interval->reg;
690
691 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
692
693 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene5544fcf2010-01-05 01:25:20 +0000694 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695
696 // Pop off the end of the list.
697 inactive_[i] = inactive_.back();
698 inactive_.pop_back();
699 --i; --e;
700 } else if (IntervalPos->start <= CurPoint) {
701 // move re-activated intervals in active list
David Greene5544fcf2010-01-05 01:25:20 +0000702 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman1e57df32008-02-10 18:45:23 +0000703 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 "Can only allocate virtual registers!");
705 reg = vrm_->getPhys(reg);
Evan Cheng99aece72009-05-01 01:03:49 +0000706 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 // add to active
708 active_.push_back(std::make_pair(Interval, IntervalPos));
709
710 // Pop off the end of the list.
711 inactive_[i] = inactive_.back();
712 inactive_.pop_back();
713 --i; --e;
714 } else {
715 // Otherwise, just update the iterator position.
716 inactive_[i].second = IntervalPos;
717 }
718 }
719}
720
721/// updateSpillWeights - updates the spill weights of the specifed physical
722/// register and its weight.
Evan Chengc8a4a882009-03-23 22:57:19 +0000723void RALinScan::updateSpillWeights(std::vector<float> &Weights,
724 unsigned reg, float weight,
725 const TargetRegisterClass *RC) {
726 SmallSet<unsigned, 4> Processed;
727 SmallSet<unsigned, 4> SuperAdded;
728 SmallVector<unsigned, 4> Supers;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 Weights[reg] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000730 Processed.insert(reg);
731 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 Weights[*as] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000733 Processed.insert(*as);
734 if (tri_->isSubRegister(*as, reg) &&
735 SuperAdded.insert(*as) &&
736 RC->contains(*as)) {
737 Supers.push_back(*as);
738 }
739 }
740
741 // If the alias is a super-register, and the super-register is in the
742 // register class we are trying to allocate. Then add the weight to all
743 // sub-registers of the super-register even if they are not aliases.
744 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
745 // bl should get the same spill weight otherwise it will be choosen
746 // as a spill candidate since spilling bh doesn't make ebx available.
747 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000748 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
749 if (!Processed.count(*sr))
750 Weights[*sr] += weight;
Evan Chengc8a4a882009-03-23 22:57:19 +0000751 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752}
753
754static
755RALinScan::IntervalPtrs::iterator
756FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
757 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
758 I != E; ++I)
759 if (I->first == LI) return I;
760 return IP.end();
761}
762
Lang Hamesd6a717c2009-11-03 23:52:08 +0000763static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 for (unsigned i = 0, e = V.size(); i != e; ++i) {
765 RALinScan::IntervalPtr &IP = V[i];
766 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
767 IP.second, Point);
768 if (I != IP.first->begin()) --I;
769 IP.second = I;
770 }
771}
772
Evan Cheng14f8a502008-06-04 09:18:41 +0000773/// addStackInterval - Create a LiveInterval for stack if the specified live
774/// interval has been spilled.
775static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000776 LiveIntervals *li_,
777 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000778 int SS = vrm_.getStackSlot(cur->reg);
779 if (SS == VirtRegMap::NO_STACK_SLOT)
780 return;
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000781
782 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
783 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Chengba221ca2008-06-06 07:54:39 +0000784
Evan Cheng14f8a502008-06-04 09:18:41 +0000785 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000786 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000787 VNI = SI.getValNumInfo(0);
788 else
Lang Hamesd6a717c2009-11-03 23:52:08 +0000789 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hamesd8f30992009-09-04 20:41:11 +0000790 ls_->getVNInfoAllocator());
Evan Cheng14f8a502008-06-04 09:18:41 +0000791
792 LiveInterval &RI = li_->getInterval(cur->reg);
793 // FIXME: This may be overly conservative.
794 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000795}
796
Evan Chengc5952452008-06-20 21:45:16 +0000797/// getConflictWeight - Return the number of conflicts between cur
798/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Cheng97c5f1f2009-05-03 18:32:42 +0000799static
800float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
801 MachineRegisterInfo *mri_,
Jakob Stoklund Olesene8e44e72010-07-19 18:41:20 +0000802 MachineLoopInfo *loopInfo) {
Evan Chengc5952452008-06-20 21:45:16 +0000803 float Conflicts = 0;
804 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
805 E = mri_->reg_end(); I != E; ++I) {
806 MachineInstr *MI = &*I;
807 if (cur->liveAt(li_->getInstructionIndex(MI))) {
808 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner90131ba2010-05-15 17:10:24 +0000809 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Chengc5952452008-06-20 21:45:16 +0000810 }
811 }
812 return Conflicts;
813}
814
815/// findIntervalsToSpill - Determine the intervals to spill for the
816/// specified interval. It's passed the physical registers whose spill
817/// weight is the lowest among all the registers whose live intervals
818/// conflict with the interval.
819void RALinScan::findIntervalsToSpill(LiveInterval *cur,
820 std::vector<std::pair<unsigned,float> > &Candidates,
821 unsigned NumCands,
822 SmallVector<LiveInterval*, 8> &SpillIntervals) {
823 // We have figured out the *best* register to spill. But there are other
824 // registers that are pretty good as well (spill weight within 3%). Spill
825 // the one that has fewest defs and uses that conflict with cur.
826 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
827 SmallVector<LiveInterval*, 8> SLIs[3];
828
Bill Wendling7a353b22009-08-22 20:30:53 +0000829 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +0000830 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendling7a353b22009-08-22 20:30:53 +0000831 for (unsigned i = 0; i != NumCands; ++i)
David Greene5544fcf2010-01-05 01:25:20 +0000832 dbgs() << tri_->getName(Candidates[i].first) << " ";
833 dbgs() << "\n";
Bill Wendling7a353b22009-08-22 20:30:53 +0000834 });
Evan Chengc5952452008-06-20 21:45:16 +0000835
836 // Calculate the number of conflicts of each candidate.
837 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
838 unsigned Reg = i->first->reg;
839 unsigned PhysReg = vrm_->getPhys(Reg);
840 if (!cur->overlapsFrom(*i->first, i->second))
841 continue;
842 for (unsigned j = 0; j < NumCands; ++j) {
843 unsigned Candidate = Candidates[j].first;
844 if (tri_->regsOverlap(PhysReg, Candidate)) {
845 if (NumCands > 1)
846 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
847 SLIs[j].push_back(i->first);
848 }
849 }
850 }
851
852 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
853 unsigned Reg = i->first->reg;
854 unsigned PhysReg = vrm_->getPhys(Reg);
855 if (!cur->overlapsFrom(*i->first, i->second-1))
856 continue;
857 for (unsigned j = 0; j < NumCands; ++j) {
858 unsigned Candidate = Candidates[j].first;
859 if (tri_->regsOverlap(PhysReg, Candidate)) {
860 if (NumCands > 1)
861 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
862 SLIs[j].push_back(i->first);
863 }
864 }
865 }
866
867 // Which is the best candidate?
868 unsigned BestCandidate = 0;
869 float MinConflicts = Conflicts[0];
870 for (unsigned i = 1; i != NumCands; ++i) {
871 if (Conflicts[i] < MinConflicts) {
872 BestCandidate = i;
873 MinConflicts = Conflicts[i];
874 }
875 }
876
877 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
878 std::back_inserter(SpillIntervals));
879}
880
881namespace {
882 struct WeightCompare {
David Greenec71d1f02009-11-19 15:55:49 +0000883 private:
884 const RALinScan &Allocator;
885
886 public:
Douglas Gregor8cb41382009-12-19 07:05:23 +0000887 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greenec71d1f02009-11-19 15:55:49 +0000888
Evan Chengc5952452008-06-20 21:45:16 +0000889 typedef std::pair<unsigned, float> RegWeightPair;
890 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greenec71d1f02009-11-19 15:55:49 +0000891 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Chengc5952452008-06-20 21:45:16 +0000892 }
893 };
894}
895
896static bool weightsAreClose(float w1, float w2) {
897 if (!NewHeuristic)
898 return false;
899
900 float diff = w1 - w2;
901 if (diff <= 0.02f) // Within 0.02f
902 return true;
903 return (diff / w2) <= 0.05f; // Within 5%.
904}
905
Evan Cheng29b4cf62009-04-20 08:01:12 +0000906LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
907 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
908 if (I == NextReloadMap.end())
909 return 0;
910 return &li_->getInterval(I->second);
911}
912
913void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
914 bool isNew = DowngradedRegs.insert(Reg);
915 isNew = isNew; // Silence compiler warning.
916 assert(isNew && "Multiple reloads holding the same register?");
917 DowngradeMap.insert(std::make_pair(li->reg, Reg));
918 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
919 isNew = DowngradedRegs.insert(*AS);
920 isNew = isNew; // Silence compiler warning.
921 assert(isNew && "Multiple reloads holding the same register?");
922 DowngradeMap.insert(std::make_pair(li->reg, *AS));
923 }
924 ++NumDowngrade;
925}
926
927void RALinScan::UpgradeRegister(unsigned Reg) {
928 if (Reg) {
929 DowngradedRegs.erase(Reg);
930 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
931 DowngradedRegs.erase(*AS);
932 }
933}
934
935namespace {
936 struct LISorter {
937 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hamesd8f30992009-09-04 20:41:11 +0000938 return A->beginIndex() < B->beginIndex();
Evan Cheng29b4cf62009-04-20 08:01:12 +0000939 }
940 };
941}
942
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
944/// spill.
Bill Wendling7a353b22009-08-22 20:30:53 +0000945void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene5544fcf2010-01-05 01:25:20 +0000946 DEBUG(dbgs() << "\tallocating current interval: ");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947
Evan Chenga3186992008-04-03 16:40:27 +0000948 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000949 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000950 if (cur->empty()) {
Evan Chengd78907d2009-06-14 20:22:55 +0000951 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000952 if (!physReg)
953 physReg = *RC->allocation_order_begin(*mf_);
David Greene5544fcf2010-01-05 01:25:20 +0000954 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chenga3186992008-04-03 16:40:27 +0000955 // Note the register is not really in use.
956 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000957 return;
958 }
959
Evan Cheng99aece72009-05-01 01:03:49 +0000960 backUpRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961
962 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000963 SlotIndex StartPosition = cur->beginIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000965
Evan Chengdb4b2602009-01-20 00:16:18 +0000966 // If start of this live interval is defined by a move instruction and its
967 // source is assigned a physical register that is compatible with the target
968 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000969 // This can happen when the move is from a larger register class to a smaller
970 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengd78907d2009-06-14 20:22:55 +0000971 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengdb4b2602009-01-20 00:16:18 +0000972 VNInfo *vni = cur->begin()->valno;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000973 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hamesd8f30992009-09-04 20:41:11 +0000974 vni->isDefAccurate()) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000975 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesendef3acb2010-07-16 04:45:42 +0000976 if (CopyMI && CopyMI->isCopy()) {
977 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
978 unsigned SrcReg = CopyMI->getOperand(1).getReg();
979 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen4dc8a1e2010-07-08 16:40:22 +0000980 unsigned Reg = 0;
981 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
982 Reg = SrcReg;
983 else if (vrm_->isAssignedReg(SrcReg))
984 Reg = vrm_->getPhys(SrcReg);
985 if (Reg) {
986 if (SrcSubReg)
987 Reg = tri_->getSubReg(Reg, SrcSubReg);
988 if (DstSubReg)
989 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
990 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
991 mri_->setRegAllocationHint(cur->reg, 0, Reg);
992 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000993 }
994 }
995 }
996
Evan Cheng99aece72009-05-01 01:03:49 +0000997 // For every interval in inactive we overlap with, mark the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 // register as not free and update spill weights.
999 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1000 e = inactive_.end(); i != e; ++i) {
1001 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001002 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +00001004 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005 // If this is not in a related reg class to the register we're allocating,
1006 // don't check it.
1007 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1008 cur->overlapsFrom(*i->first, i->second-1)) {
1009 Reg = vrm_->getPhys(Reg);
Evan Cheng99aece72009-05-01 01:03:49 +00001010 addRegUse(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
1012 }
1013 }
1014
1015 // Speculatively check to see if we can get a register right now. If not,
1016 // we know we won't be able to by adding more constraints. If so, we can
1017 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1018 // is very bad (it contains all callee clobbered registers for any functions
1019 // with a call), so we want to avoid doing that if possible.
1020 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +00001021 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 if (physReg) {
1023 // We got a register. However, if it's in the fixed_ list, we might
1024 // conflict with it. Check to see if we conflict with it or any of its
1025 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +00001026 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +00001027 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 RegAliases.insert(*AS);
1029
1030 bool ConflictsWithFixed = false;
1031 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1032 IntervalPtr &IP = fixed_[i];
1033 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
1034 // Okay, this reg is on the fixed list. Check to see if we actually
1035 // conflict.
1036 LiveInterval *I = IP.first;
Lang Hamesd8f30992009-09-04 20:41:11 +00001037 if (I->endIndex() > StartPosition) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1039 IP.second = II;
1040 if (II != I->begin() && II->start > StartPosition)
1041 --II;
1042 if (cur->overlapsFrom(*I, II)) {
1043 ConflictsWithFixed = true;
1044 break;
1045 }
1046 }
1047 }
1048 }
1049
1050 // Okay, the register picked by our speculative getFreePhysReg call turned
1051 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng99aece72009-05-01 01:03:49 +00001052 // regUse_ so we can do an accurate query.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053 if (ConflictsWithFixed) {
1054 // For every interval in fixed we overlap with, mark the register as not
1055 // free and update spill weights.
1056 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1057 IntervalPtr &IP = fixed_[i];
1058 LiveInterval *I = IP.first;
1059
1060 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1061 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001062 I->endIndex() > StartPosition) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1064 IP.second = II;
1065 if (II != I->begin() && II->start > StartPosition)
1066 --II;
1067 if (cur->overlapsFrom(*I, II)) {
1068 unsigned reg = I->reg;
Evan Cheng99aece72009-05-01 01:03:49 +00001069 addRegUse(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1071 }
1072 }
1073 }
1074
Evan Cheng99aece72009-05-01 01:03:49 +00001075 // Using the newly updated regUse_ object, which includes conflicts in the
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 // future, see if there are any registers available.
1077 physReg = getFreePhysReg(cur);
1078 }
1079 }
1080
1081 // Restore the physical register tracker, removing information about the
1082 // future.
Evan Cheng99aece72009-05-01 01:03:49 +00001083 restoreRegUses();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084
Evan Cheng99aece72009-05-01 01:03:49 +00001085 // If we find a free register, we are done: assign this virtual to
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 // the free physical register and add this interval to the active
1087 // list.
1088 if (physReg) {
David Greene5544fcf2010-01-05 01:25:20 +00001089 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng99aece72009-05-01 01:03:49 +00001091 addRegUse(physReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 active_.push_back(std::make_pair(cur, cur->begin()));
1093 handled_.push_back(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001094
1095 // "Upgrade" the physical register since it has been allocated.
1096 UpgradeRegister(physReg);
1097 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1098 // "Downgrade" physReg to try to keep physReg from being allocated until
1099 // the next reload from the same SS is allocated.
Evan Cheng41169552009-06-15 08:28:29 +00001100 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001101 DowngradeRegister(cur, physReg);
1102 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 return;
1104 }
David Greene5544fcf2010-01-05 01:25:20 +00001105 DEBUG(dbgs() << "no free registers\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106
1107 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +00001108 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 for (std::vector<std::pair<unsigned, float> >::iterator
1110 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Chengc8a4a882009-03-23 22:57:19 +00001111 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112
1113 // for each interval in active, update spill weights.
1114 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1115 i != e; ++i) {
1116 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001117 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 "Can only allocate virtual registers!");
1119 reg = vrm_->getPhys(reg);
Evan Chengc8a4a882009-03-23 22:57:19 +00001120 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 }
1122
David Greene5544fcf2010-01-05 01:25:20 +00001123 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124
1125 // Find a register to spill.
1126 float minWeight = HUGE_VALF;
Evan Chengd78907d2009-06-14 20:22:55 +00001127 unsigned minReg = 0;
Evan Chengc5952452008-06-20 21:45:16 +00001128
1129 bool Found = false;
1130 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1132 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1133 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1134 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +00001135 float regWeight = SpillWeights[reg];
David Greenec71d1f02009-11-19 15:55:49 +00001136 // Skip recently allocated registers.
1137 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Chengc5952452008-06-20 21:45:16 +00001138 Found = true;
1139 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 }
1141
1142 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +00001143 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1145 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1146 unsigned reg = *i;
1147 // No need to worry about if the alias register size < regsize of RC.
1148 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +00001149 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1150 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +00001151 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 }
Evan Chengc5952452008-06-20 21:45:16 +00001153
1154 // Sort all potential spill candidates by weight.
David Greenec71d1f02009-11-19 15:55:49 +00001155 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Chengc5952452008-06-20 21:45:16 +00001156 minReg = RegsWeights[0].first;
1157 minWeight = RegsWeights[0].second;
1158 if (minWeight == HUGE_VALF) {
1159 // All registers must have inf weight. Just grab one!
1160 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +00001161 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +00001162 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +00001163 // Spill a physical register around defs and uses.
Evan Cheng29b4cf62009-04-20 08:01:12 +00001164 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng70c67fd2009-04-29 07:16:34 +00001165 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1166 // in fixed_. Reset them.
1167 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1168 IntervalPtr &IP = fixed_[i];
1169 LiveInterval *I = IP.first;
1170 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1171 IP.second = I->advanceTo(I->begin(), StartPosition);
1172 }
1173
Evan Cheng29b4cf62009-04-20 08:01:12 +00001174 DowngradedRegs.clear();
Evan Cheng973473b2009-03-23 18:24:37 +00001175 assignRegOrStackSlotAtInterval(cur);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001176 } else {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001177 assert(false && "Ran out of registers during register allocation!");
Chris Lattner8316f2d2010-04-07 22:58:41 +00001178 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng973473b2009-03-23 18:24:37 +00001179 }
Evan Chengaf3c4e32008-09-20 01:28:05 +00001180 return;
1181 }
Evan Chengc5952452008-06-20 21:45:16 +00001182 }
1183
1184 // Find up to 3 registers to consider as spill candidates.
1185 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1186 while (LastCandidate > 1) {
1187 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1188 break;
1189 --LastCandidate;
1190 }
1191
Bill Wendling7a353b22009-08-22 20:30:53 +00001192 DEBUG({
David Greene5544fcf2010-01-05 01:25:20 +00001193 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendling7a353b22009-08-22 20:30:53 +00001194
1195 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene5544fcf2010-01-05 01:25:20 +00001196 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendling7a353b22009-08-22 20:30:53 +00001197 << " (" << RegsWeights[i].second << ")\n";
1198 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199
Evan Cheng29b4cf62009-04-20 08:01:12 +00001200 // If the current has the minimum weight, we need to spill it and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 // add any added intervals back to unhandled, and restart
1202 // linearscan.
1203 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene5544fcf2010-01-05 01:25:20 +00001204 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001205 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen68c08662010-06-24 20:54:29 +00001206 spiller_->spill(cur, added, spillIs);
Lang Hames8d4e3032009-05-18 19:03:16 +00001207
Evan Cheng29b4cf62009-04-20 08:01:12 +00001208 std::sort(added.begin(), added.end(), LISorter());
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001209 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 if (added.empty())
1211 return; // Early exit if all spills were folded.
1212
Evan Cheng29b4cf62009-04-20 08:01:12 +00001213 // Merge added with unhandled. Note that we have already sorted
1214 // intervals returned by addIntervalsForSpills by their starting
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001215 // point.
Evan Cheng355ac072009-04-20 17:23:48 +00001216 // This also update the NextReloadMap. That is, it adds mapping from a
1217 // register defined by a reload from SS to the next reload from SS in the
1218 // same basic block.
1219 MachineBasicBlock *LastReloadMBB = 0;
1220 LiveInterval *LastReload = 0;
1221 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1222 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1223 LiveInterval *ReloadLi = added[i];
1224 if (ReloadLi->weight == HUGE_VALF &&
1225 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001226 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng355ac072009-04-20 17:23:48 +00001227 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1228 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1229 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1230 // Last reload of same SS is in the same MBB. We want to try to
1231 // allocate both reloads the same register and make sure the reg
1232 // isn't clobbered in between if at all possible.
Lang Hamesd8f30992009-09-04 20:41:11 +00001233 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng355ac072009-04-20 17:23:48 +00001234 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1235 }
1236 LastReloadMBB = ReloadMBB;
1237 LastReload = ReloadLi;
1238 LastReloadSS = ReloadSS;
1239 }
1240 unhandled_.push(ReloadLi);
1241 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 return;
1243 }
1244
1245 ++NumBacktracks;
1246
Evan Cheng29b4cf62009-04-20 08:01:12 +00001247 // Push the current interval back to unhandled since we are going
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 // to re-run at least this iteration. Since we didn't modify it it
1249 // should go back right in the front of the list
1250 unhandled_.push(cur);
1251
Dan Gohman1e57df32008-02-10 18:45:23 +00001252 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254
Evan Chengc5952452008-06-20 21:45:16 +00001255 // We spill all intervals aliasing the register with
1256 // minimum weight, rollback to the interval with the earliest
1257 // start point and let the linear scan algorithm run again
1258 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259
Evan Chengc5952452008-06-20 21:45:16 +00001260 // Determine which intervals have to be spilled.
1261 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1262
1263 // Set of spilled vregs (used later to rollback properly)
1264 SmallSet<unsigned, 8> spilled;
1265
1266 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 // in handled we need to roll back
Lang Hames75730ab2009-12-09 05:39:12 +00001268 assert(!spillIs.empty() && "No spill intervals?");
1269 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001270
Evan Chengc5952452008-06-20 21:45:16 +00001271 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 // want to clear (and its aliases). We only spill those that overlap with the
1273 // current interval as the rest do not affect its allocation. we also keep
1274 // track of the earliest start of all spilled live intervals since this will
1275 // mark our rollback point.
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001276 SmallVector<LiveInterval*, 8> added;
Evan Chengc5952452008-06-20 21:45:16 +00001277 while (!spillIs.empty()) {
1278 LiveInterval *sli = spillIs.back();
1279 spillIs.pop_back();
David Greene5544fcf2010-01-05 01:25:20 +00001280 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames75730ab2009-12-09 05:39:12 +00001281 if (sli->beginIndex() < earliestStart)
1282 earliestStart = sli->beginIndex();
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001283 spiller_->spill(sli, added, spillIs);
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001284 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Chengc5952452008-06-20 21:45:16 +00001285 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 }
1287
Jakob Stoklund Olesenf44e6af2010-08-13 22:56:53 +00001288 // Include any added intervals in earliestStart.
1289 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1290 SlotIndex SI = added[i]->beginIndex();
1291 if (SI < earliestStart)
1292 earliestStart = SI;
1293 }
1294
David Greene5544fcf2010-01-05 01:25:20 +00001295 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296
1297 // Scan handled in reverse order up to the earliest start of a
1298 // spilled live interval and undo each one, restoring the state of
1299 // unhandled.
1300 while (!handled_.empty()) {
1301 LiveInterval* i = handled_.back();
1302 // If this interval starts before t we are done.
Lang Hames75730ab2009-12-09 05:39:12 +00001303 if (!i->empty() && i->beginIndex() < earliestStart)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001304 break;
David Greene5544fcf2010-01-05 01:25:20 +00001305 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306 handled_.pop_back();
1307
1308 // When undoing a live interval allocation we must know if it is active or
Evan Cheng99aece72009-05-01 01:03:49 +00001309 // inactive to properly update regUse_ and the VirtRegMap.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310 IntervalPtrs::iterator it;
1311 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
1312 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001313 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 if (!spilled.count(i->reg))
1315 unhandled_.push(i);
Evan Cheng99aece72009-05-01 01:03:49 +00001316 delRegUse(vrm_->getPhys(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 vrm_->clearVirt(i->reg);
1318 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
1319 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +00001320 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 if (!spilled.count(i->reg))
1322 unhandled_.push(i);
1323 vrm_->clearVirt(i->reg);
1324 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +00001325 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 "Can only allocate virtual registers!");
1327 vrm_->clearVirt(i->reg);
1328 unhandled_.push(i);
1329 }
Evan Chengb6aa6712007-11-04 08:32:21 +00001330
Evan Cheng29b4cf62009-04-20 08:01:12 +00001331 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1332 if (ii == DowngradeMap.end())
1333 // It interval has a preference, it must be defined by a copy. Clear the
1334 // preference now since the source interval allocation may have been
1335 // undone as well.
Evan Cheng41169552009-06-15 08:28:29 +00001336 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001337 else {
1338 UpgradeRegister(ii->second);
1339 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340 }
1341
1342 // Rewind the iterators in the active, inactive, and fixed lists back to the
1343 // point we reverted to.
1344 RevertVectorIteratorsTo(active_, earliestStart);
1345 RevertVectorIteratorsTo(inactive_, earliestStart);
1346 RevertVectorIteratorsTo(fixed_, earliestStart);
1347
Evan Cheng29b4cf62009-04-20 08:01:12 +00001348 // Scan the rest and undo each interval that expired after t and
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001349 // insert it in active (the next iteration of the algorithm will
1350 // put it in inactive if required)
1351 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1352 LiveInterval *HI = handled_[i];
1353 if (!HI->expiredAt(earliestStart) &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001354 HI->expiredAt(cur->beginIndex())) {
David Greene5544fcf2010-01-05 01:25:20 +00001355 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001357 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng99aece72009-05-01 01:03:49 +00001358 addRegUse(vrm_->getPhys(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 }
1360 }
1361
Evan Cheng29b4cf62009-04-20 08:01:12 +00001362 // Merge added with unhandled.
1363 // This also update the NextReloadMap. That is, it adds mapping from a
1364 // register defined by a reload from SS to the next reload from SS in the
1365 // same basic block.
1366 MachineBasicBlock *LastReloadMBB = 0;
1367 LiveInterval *LastReload = 0;
1368 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1369 std::sort(added.begin(), added.end(), LISorter());
1370 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1371 LiveInterval *ReloadLi = added[i];
1372 if (ReloadLi->weight == HUGE_VALF &&
1373 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001374 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng29b4cf62009-04-20 08:01:12 +00001375 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1376 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1377 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1378 // Last reload of same SS is in the same MBB. We want to try to
1379 // allocate both reloads the same register and make sure the reg
1380 // isn't clobbered in between if at all possible.
Lang Hamesd8f30992009-09-04 20:41:11 +00001381 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001382 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1383 }
1384 LastReloadMBB = ReloadMBB;
1385 LastReload = ReloadLi;
1386 LastReloadSS = ReloadSS;
1387 }
1388 unhandled_.push(ReloadLi);
1389 }
1390}
1391
Evan Cheng41169552009-06-15 08:28:29 +00001392unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1393 const TargetRegisterClass *RC,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001394 unsigned MaxInactiveCount,
1395 SmallVector<unsigned, 256> &inactiveCounts,
1396 bool SkipDGRegs) {
1397 unsigned FreeReg = 0;
1398 unsigned FreeRegInactiveCount = 0;
1399
Evan Chenga3cc1a02009-06-18 02:04:01 +00001400 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1401 // Resolve second part of the hint (if possible) given the current allocation.
1402 unsigned physReg = Hint.second;
1403 if (physReg &&
1404 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1405 physReg = vrm_->getPhys(physReg);
1406
Evan Cheng41169552009-06-15 08:28:29 +00001407 TargetRegisterClass::iterator I, E;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001408 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001409 assert(I != E && "No allocatable register in this register class!");
1410
1411 // Scan for the first available register.
1412 for (; I != E; ++I) {
1413 unsigned Reg = *I;
1414 // Ignore "downgraded" registers.
1415 if (SkipDGRegs && DowngradedRegs.count(Reg))
1416 continue;
David Greenec71d1f02009-11-19 15:55:49 +00001417 // Skip recently allocated registers.
1418 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001419 FreeReg = Reg;
1420 if (FreeReg < inactiveCounts.size())
1421 FreeRegInactiveCount = inactiveCounts[FreeReg];
1422 else
1423 FreeRegInactiveCount = 0;
1424 break;
1425 }
1426 }
1427
1428 // If there are no free regs, or if this reg has the max inactive count,
1429 // return this register.
David Greenec71d1f02009-11-19 15:55:49 +00001430 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1431 // Remember what register we picked so we can skip it next time.
1432 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng29b4cf62009-04-20 08:01:12 +00001433 return FreeReg;
David Greenec71d1f02009-11-19 15:55:49 +00001434 }
1435
Evan Cheng29b4cf62009-04-20 08:01:12 +00001436 // Continue scanning the registers, looking for the one with the highest
1437 // inactive count. Alkis found that this reduced register pressure very
1438 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1439 // reevaluated now.
1440 for (; I != E; ++I) {
1441 unsigned Reg = *I;
1442 // Ignore "downgraded" registers.
1443 if (SkipDGRegs && DowngradedRegs.count(Reg))
1444 continue;
Evan Cheng99aece72009-05-01 01:03:49 +00001445 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greeneaf9a21d2009-11-19 19:09:39 +00001446 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng29b4cf62009-04-20 08:01:12 +00001447 FreeReg = Reg;
1448 FreeRegInactiveCount = inactiveCounts[Reg];
1449 if (FreeRegInactiveCount == MaxInactiveCount)
1450 break; // We found the one with the max inactive count.
1451 }
1452 }
1453
David Greenec71d1f02009-11-19 15:55:49 +00001454 // Remember what register we picked so we can skip it next time.
1455 recordRecentlyUsed(FreeReg);
1456
Evan Cheng29b4cf62009-04-20 08:01:12 +00001457 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458}
1459
1460/// getFreePhysReg - return a free physical register for this virtual register
1461/// interval if we have one, otherwise return 0.
1462unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001463 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464 unsigned MaxInactiveCount = 0;
1465
Evan Cheng06b74c52008-09-18 22:38:47 +00001466 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1468
1469 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1470 i != e; ++i) {
1471 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001472 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 "Can only allocate virtual registers!");
1474
1475 // If this is not in a related reg class to the register we're allocating,
1476 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001477 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001478 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1479 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001480 if (inactiveCounts.size() <= reg)
1481 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 ++inactiveCounts[reg];
1483 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1484 }
1485 }
1486
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001488 // available first.
Evan Chengd78907d2009-06-14 20:22:55 +00001489 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1490 if (Preference) {
David Greene5544fcf2010-01-05 01:25:20 +00001491 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Chengd78907d2009-06-14 20:22:55 +00001492 if (isRegAvail(Preference) &&
1493 RC->contains(Preference))
1494 return Preference;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001495 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496
Evan Cheng29b4cf62009-04-20 08:01:12 +00001497 if (!DowngradedRegs.empty()) {
Evan Cheng41169552009-06-15 08:28:29 +00001498 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng29b4cf62009-04-20 08:01:12 +00001499 true);
1500 if (FreeReg)
1501 return FreeReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502 }
Evan Cheng41169552009-06-15 08:28:29 +00001503 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504}
1505
1506FunctionPass* llvm::createLinearScanRegisterAllocator() {
1507 return new RALinScan();
1508}