blob: 88dddf2289e1beb01ce98b650b45019867c871c3 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindoladd867c72007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsonfd451172009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbachd4895b62009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
35 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbachd4895b62009-05-13 22:32:43 +000036
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 CALL, // Function call.
38 CALL_PRED, // Function call that's predicable.
39 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng1b2b3e22009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwin8bdcbb32009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbachd4895b62009-05-13 22:32:43 +000055
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056 FTOSI, // FP to sint within a FP register.
57 FTOUI, // FP to uint within a FP register.
58 SITOF, // sint to FP within a FP register.
59 UITOF, // uint to FP within a FP register.
60
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
62 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
63 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbachd4895b62009-05-13 22:32:43 +000064
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065 FMRRD, // double to two gprs.
Bob Wilson896bfc32009-05-20 16:30:25 +000066 FMDRR, // Two gprs to double.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067
Evan Cheng815c23a2009-08-07 00:34:42 +000068 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
69 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachc10915b2009-05-12 23:59:14 +000070
Bob Wilsone60fee02009-06-22 23:27:02 +000071 THREAD_POINTER,
72
Evan Cheng815c23a2009-08-07 00:34:42 +000073 DYN_ALLOC, // Dynamic allocation on the stack.
74
Bob Wilsone60fee02009-06-22 23:27:02 +000075 VCEQ, // Vector compare equal.
76 VCGE, // Vector compare greater than or equal.
77 VCGEU, // Vector compare unsigned greater than or equal.
78 VCGT, // Vector compare greater than.
79 VCGTU, // Vector compare unsigned greater than.
80 VTST, // Vector test bits.
81
82 // Vector shift by immediate:
83 VSHL, // ...left
84 VSHRs, // ...right (signed)
85 VSHRu, // ...right (unsigned)
86 VSHLLs, // ...left long (signed)
87 VSHLLu, // ...left long (unsigned)
88 VSHLLi, // ...left long (with maximum shift count)
89 VSHRN, // ...right narrow
90
91 // Vector rounding shift by immediate:
92 VRSHRs, // ...right (signed)
93 VRSHRu, // ...right (unsigned)
94 VRSHRN, // ...right narrow
95
96 // Vector saturating shift by immediate:
97 VQSHLs, // ...left (signed)
98 VQSHLu, // ...left (unsigned)
99 VQSHLsu, // ...left (signed to unsigned)
100 VQSHRNs, // ...right narrow (signed)
101 VQSHRNu, // ...right narrow (unsigned)
102 VQSHRNsu, // ...right narrow (signed to unsigned)
103
104 // Vector saturating rounding shift by immediate:
105 VQRSHRNs, // ...right narrow (signed)
106 VQRSHRNu, // ...right narrow (unsigned)
107 VQRSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector shift and insert:
110 VSLI, // ...left
111 VSRI, // ...right
112
113 // Vector get lane (VMOV scalar to ARM core register)
114 // (These are used for 8- and 16-bit element types only.)
115 VGETLANEu, // zero-extend vector extract element
116 VGETLANEs, // sign-extend vector extract element
117
Bob Wilsonf4f1a272009-08-14 05:13:08 +0000118 // Vector duplicate:
119 VDUP,
Bob Wilson206f6c42009-08-14 05:08:32 +0000120 VDUPLANE,
Bob Wilsond2a2e002009-08-04 00:36:16 +0000121
122 // Vector load/store with (de)interleaving
123 VLD2D,
124 VLD3D,
Bob Wilson6a209cd2009-08-06 18:47:44 +0000125 VLD4D,
126 VST2D,
127 VST3D,
Bob Wilson08479272009-08-12 22:31:50 +0000128 VST4D,
129
130 // Vector shuffles:
131 VREV64, // reverse elements within 64-bit doublewords
132 VREV32, // reverse elements within 32-bit words
Bob Wilson62255b52009-08-13 05:58:56 +0000133 VREV16 // reverse elements within 16-bit halfwords
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 };
135 }
136
Bob Wilsone60fee02009-06-22 23:27:02 +0000137 /// Define some predicates that are used for node matching.
138 namespace ARM {
139 /// getVMOVImm - If this is a build_vector of constants which can be
140 /// formed by using a VMOV instruction of the specified element size,
141 /// return the constant being splatted. The ByteSize field indicates the
142 /// number of bytes of each element [1248].
143 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
144 }
145
Bob Wilson896bfc32009-05-20 16:30:25 +0000146 //===--------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbachd4895b62009-05-13 22:32:43 +0000148
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 class ARMTargetLowering : public TargetLowering {
150 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
151 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000152 explicit ARMTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
Dan Gohman8181bd12008-07-27 21:46:04 +0000154 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000155
156 /// ReplaceNodeResults - Replace the results of node with an illegal result
157 /// type with new values built out of custom code.
158 ///
159 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
160 SelectionDAG &DAG);
161
Dan Gohman8181bd12008-07-27 21:46:04 +0000162 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 virtual const char *getTargetNodeName(unsigned Opcode) const;
165
Evan Chenge637db12008-01-30 18:18:23 +0000166 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000167 MachineBasicBlock *MBB) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168
169 /// isLegalAddressingMode - Return true if the addressing mode represented
170 /// by AM is legal for this target, for a load/store of the specified type.
171 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000172
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 /// getPreIndexedAddressParts - returns true by value, base pointer and
174 /// offset pointer and addressing mode by reference if the node's address
175 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000176 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
177 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000179 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
181 /// getPostIndexedAddressParts - returns true by value, base pointer and
182 /// offset pointer and addressing mode by reference if this node can be
183 /// combined with a load / store to form a post-indexed load / store.
184 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman8181bd12008-07-27 21:46:04 +0000185 SDValue &Base, SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000187 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188
Dan Gohman8181bd12008-07-27 21:46:04 +0000189 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000190 const APInt &Mask,
Jim Grosbachd4895b62009-05-13 22:32:43 +0000191 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +0000192 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 const SelectionDAG &DAG,
194 unsigned Depth) const;
195 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000196 std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000198 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 std::vector<unsigned>
200 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000201 EVT VT) const;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000202
Bob Wilson221511d2009-04-01 17:58:54 +0000203 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
204 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
205 /// true it means one of the asm constraint of the inline asm instruction
206 /// being processed is 'm'.
207 virtual void LowerAsmOperandForConstraint(SDValue Op,
208 char ConstraintLetter,
209 bool hasMemory,
210 std::vector<SDValue> &Ops,
211 SelectionDAG &DAG) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000212
Dan Gohmane8b391e2008-04-12 04:36:06 +0000213 virtual const ARMSubtarget* getSubtarget() {
214 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000215 }
216
Bill Wendling045f2632009-07-01 18:50:55 +0000217 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000218 virtual unsigned getFunctionAlignment(const Function *F) const;
219
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 private:
221 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
222 /// make the right decision when generating code for different targets.
223 const ARMSubtarget *Subtarget;
224
Bob Wilson0c5f44e2009-07-13 18:11:36 +0000225 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 ///
227 unsigned ARMPCLabelIndex;
228
Owen Andersonac9de032009-08-10 22:56:29 +0000229 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
230 void addDRTypeForNEON(EVT VT);
231 void addQRTypeForNEON(EVT VT);
Bob Wilsone60fee02009-06-22 23:27:02 +0000232
233 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman9178de12009-08-05 01:29:28 +0000234 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilsone60fee02009-06-22 23:27:02 +0000235 SDValue Chain, SDValue &Arg,
236 RegsToPassVector &RegsToPass,
237 CCValAssign &VA, CCValAssign &NextVA,
238 SDValue &StackPtr,
239 SmallVector<SDValue, 8> &MemOpChains,
240 ISD::ArgFlagsTy Flags);
241 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
242 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
243
Anton Korobeynikov02e15b82009-08-05 19:04:42 +0000244 CCAssignFn *CCAssignFnForNode(unsigned CC, bool Return, bool isVarArg) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000245 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
246 DebugLoc dl, SelectionDAG &DAG,
247 const CCValAssign &VA,
248 ISD::ArgFlagsTy Flags);
Bob Wilsond2a2e002009-08-04 00:36:16 +0000249 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000250 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000251 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
252 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
253 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
254 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000256 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng857b89e2007-10-22 22:11:27 +0000257 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000258 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000259 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000260 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Evan Cheng815c23a2009-08-07 00:34:42 +0000261 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Rafael Espindola0ec733a2007-10-19 14:35:17 +0000262
Dale Johannesen7f2abf42009-02-03 22:26:09 +0000263 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman8181bd12008-07-27 21:46:04 +0000264 SDValue Chain,
265 SDValue Dst, SDValue Src,
266 SDValue Size, unsigned Align,
Dan Gohmane8b391e2008-04-12 04:36:06 +0000267 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +0000268 const Value *DstSV, uint64_t DstSVOff,
269 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman9178de12009-08-05 01:29:28 +0000270 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
271 unsigned CallConv, bool isVarArg,
272 const SmallVectorImpl<ISD::InputArg> &Ins,
273 DebugLoc dl, SelectionDAG &DAG,
274 SmallVectorImpl<SDValue> &InVals);
275
276 virtual SDValue
277 LowerFormalArguments(SDValue Chain,
278 unsigned CallConv, bool isVarArg,
279 const SmallVectorImpl<ISD::InputArg> &Ins,
280 DebugLoc dl, SelectionDAG &DAG,
281 SmallVectorImpl<SDValue> &InVals);
282
283 virtual SDValue
284 LowerCall(SDValue Chain, SDValue Callee,
285 unsigned CallConv, bool isVarArg,
286 bool isTailCall,
287 const SmallVectorImpl<ISD::OutputArg> &Outs,
288 const SmallVectorImpl<ISD::InputArg> &Ins,
289 DebugLoc dl, SelectionDAG &DAG,
290 SmallVectorImpl<SDValue> &InVals);
291
292 virtual SDValue
293 LowerReturn(SDValue Chain,
294 unsigned CallConv, bool isVarArg,
295 const SmallVectorImpl<ISD::OutputArg> &Outs,
296 DebugLoc dl, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 };
298}
299
300#endif // ARMISELLOWERING_H