blob: 462844bdca8ea5393acf3a3ea3a8e1d2c1c2d2be [file] [log] [blame]
Evan Cheng06e16582009-07-10 01:54:42 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb IT blocks -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "thumb2-it"
11#include "ARM.h"
Evan Cheng06e16582009-07-10 01:54:42 +000012#include "ARMMachineFunctionInfo.h"
Evan Chenged338e82009-07-11 07:26:20 +000013#include "Thumb2InstrInfo.h"
Evan Cheng06e16582009-07-10 01:54:42 +000014#include "llvm/CodeGen/MachineInstr.h"
15#include "llvm/CodeGen/MachineInstrBuilder.h"
16#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng06e16582009-07-10 01:54:42 +000017#include "llvm/ADT/Statistic.h"
18using namespace llvm;
19
20STATISTIC(NumITs, "Number of IT blocks inserted");
21
22namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000023 struct Thumb2ITBlockPass : public MachineFunctionPass {
Evan Cheng06e16582009-07-10 01:54:42 +000024 static char ID;
25 Thumb2ITBlockPass() : MachineFunctionPass(&ID) {}
26
Evan Chenged338e82009-07-11 07:26:20 +000027 const Thumb2InstrInfo *TII;
Evan Cheng06e16582009-07-10 01:54:42 +000028 ARMFunctionInfo *AFI;
29
30 virtual bool runOnMachineFunction(MachineFunction &Fn);
31
32 virtual const char *getPassName() const {
33 return "Thumb IT blocks insertion pass";
34 }
35
36 private:
Evan Chengfd847112009-09-28 20:47:15 +000037 MachineBasicBlock::iterator
38 SplitT2MOV32imm(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
39 MachineInstr *MI, DebugLoc dl,
40 unsigned PredReg, ARMCC::CondCodes CC);
Evan Cheng06e16582009-07-10 01:54:42 +000041 bool InsertITBlocks(MachineBasicBlock &MBB);
42 };
43 char Thumb2ITBlockPass::ID = 0;
44}
45
Evan Cheng5adb66a2009-09-28 09:14:39 +000046static ARMCC::CondCodes getPredicate(const MachineInstr *MI, unsigned &PredReg){
Evan Chenged338e82009-07-11 07:26:20 +000047 unsigned Opc = MI->getOpcode();
48 if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
49 return ARMCC::AL;
Evan Cheng5adb66a2009-09-28 09:14:39 +000050 return llvm::getInstrPredicate(MI, PredReg);
Evan Chenged338e82009-07-11 07:26:20 +000051}
52
Evan Chengfd847112009-09-28 20:47:15 +000053MachineBasicBlock::iterator
54Thumb2ITBlockPass::SplitT2MOV32imm(MachineBasicBlock &MBB,
55 MachineBasicBlock::iterator MBBI,
56 MachineInstr *MI,
57 DebugLoc dl, unsigned PredReg,
58 ARMCC::CondCodes CC) {
59 // Splitting t2MOVi32imm into a pair of t2MOVi16 + t2MOVTi16 here.
60 // The only reason it was a single instruction was so it could be
61 // re-materialized. We want to split it before this and the thumb2
62 // size reduction pass to make sure the IT mask is correct and expose
63 // width reduction opportunities. It doesn't make sense to do this in a
64 // separate pass so here it is.
65 unsigned DstReg = MI->getOperand(0).getReg();
66 bool DstDead = MI->getOperand(0).isDead(); // Is this possible?
67 unsigned Imm = MI->getOperand(1).getImm();
68 unsigned Lo16 = Imm & 0xffff;
69 unsigned Hi16 = (Imm >> 16) & 0xffff;
70 BuildMI(MBB, MBBI, dl, TII->get(ARM::t2MOVi16), DstReg)
71 .addImm(Lo16).addImm(CC).addReg(PredReg);
72 BuildMI(MBB, MBBI, dl, TII->get(ARM::t2MOVTi16))
73 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstDead))
74 .addReg(DstReg).addImm(Hi16).addImm(CC).addReg(PredReg);
75 --MBBI;
76 --MBBI;
77 MI->eraseFromParent();
78 return MBBI;
79}
80
Evan Cheng06e16582009-07-10 01:54:42 +000081bool Thumb2ITBlockPass::InsertITBlocks(MachineBasicBlock &MBB) {
82 bool Modified = false;
83
84 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
85 while (MBBI != E) {
86 MachineInstr *MI = &*MBBI;
Evan Cheng5adb66a2009-09-28 09:14:39 +000087 DebugLoc dl = MI->getDebugLoc();
88 unsigned PredReg = 0;
89 ARMCC::CondCodes CC = getPredicate(MI, PredReg);
90
Evan Cheng5adb66a2009-09-28 09:14:39 +000091 if (MI->getOpcode() == ARM::t2MOVi32imm) {
Evan Chengfd847112009-09-28 20:47:15 +000092 MBBI = SplitT2MOV32imm(MBB, MBBI, MI, dl, PredReg, CC);
Evan Cheng5adb66a2009-09-28 09:14:39 +000093 continue;
94 }
95
Evan Cheng06e16582009-07-10 01:54:42 +000096 if (CC == ARMCC::AL) {
97 ++MBBI;
98 continue;
99 }
100
101 // Insert an IT instruction.
Evan Cheng06e16582009-07-10 01:54:42 +0000102 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
103 .addImm(CC);
104 ++MBBI;
105
Evan Chengbc9b7542009-08-15 07:59:10 +0000106 // Finalize IT mask.
Evan Cheng06e16582009-07-10 01:54:42 +0000107 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Chengbc9b7542009-08-15 07:59:10 +0000108 unsigned Mask = 0, Pos = 3;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000109 // Branches, including tricky ones like LDM_RET, need to end an IT
110 // block so check the instruction we just put in the block.
111 while (MBBI != E && Pos &&
112 (!MI->getDesc().isBranch() && !MI->getDesc().isReturn())) {
Evan Chengfd847112009-09-28 20:47:15 +0000113 MachineInstr *NMI = &*MBBI;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000114 MI = NMI;
Evan Chengfd847112009-09-28 20:47:15 +0000115 DebugLoc ndl = NMI->getDebugLoc();
116 unsigned NPredReg = 0;
117 ARMCC::CondCodes NCC = getPredicate(NMI, NPredReg);
118 if (NMI->getOpcode() == ARM::t2MOVi32imm) {
119 MBBI = SplitT2MOV32imm(MBB, MBBI, NMI, ndl, NPredReg, NCC);
120 continue;
121 }
122
Evan Chengbc9b7542009-08-15 07:59:10 +0000123 if (NCC == OCC) {
124 Mask |= (1 << Pos);
125 } else if (NCC != CC)
Evan Cheng06e16582009-07-10 01:54:42 +0000126 break;
Evan Chengbc9b7542009-08-15 07:59:10 +0000127 --Pos;
Evan Cheng06e16582009-07-10 01:54:42 +0000128 ++MBBI;
129 }
Evan Chengbc9b7542009-08-15 07:59:10 +0000130 Mask |= (1 << Pos);
Evan Cheng06e16582009-07-10 01:54:42 +0000131 MIB.addImm(Mask);
132 Modified = true;
133 ++NumITs;
134 }
135
136 return Modified;
137}
138
139bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
140 const TargetMachine &TM = Fn.getTarget();
141 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chenged338e82009-07-11 07:26:20 +0000142 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Evan Cheng06e16582009-07-10 01:54:42 +0000143
144 if (!AFI->isThumbFunction())
145 return false;
146
147 bool Modified = false;
148 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
149 ++MFI) {
150 MachineBasicBlock &MBB = *MFI;
151 Modified |= InsertITBlocks(MBB);
152 }
153
154 return Modified;
155}
156
Evan Cheng34f8a022009-08-08 02:54:37 +0000157/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng06e16582009-07-10 01:54:42 +0000158/// insertion pass.
159FunctionPass *llvm::createThumb2ITBlockPass() {
160 return new Thumb2ITBlockPass();
161}