blob: bb6fc2f2dfae8f63f7eabc615680be2e55dd9783 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/ADT/Statistic.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000047#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000048#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include "llvm/Support/MathExtras.h"
53#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner95b2c7d2006-12-19 22:59:26 +000056STATISTIC(EmittedInsts, "Number of machine instrs printed");
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057
Chris Lattner97f06932009-10-19 20:20:46 +000058static cl::opt<bool>
59EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
60 cl::desc("enable experimental asmprinter gunk in the arm backend"));
61
Chris Lattner95b2c7d2006-12-19 22:59:26 +000062namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000063 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000064
65 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when printing asm code for different targets.
67 const ARMSubtarget *Subtarget;
68
69 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000071 ARMFunctionInfo *AFI;
72
Evan Cheng6d63a722008-09-18 07:27:23 +000073 /// MCP - Keep a pointer to constantpool entries of the current
74 /// MachineFunction.
75 const MachineConstantPool *MCP;
76
Bill Wendling57f0db82009-02-24 08:30:20 +000077 public:
David Greene71847812009-07-14 20:18:05 +000078 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattneraf76e592009-08-22 20:48:53 +000079 const MCAsmInfo *T, bool V)
Chris Lattnera10343f2009-10-19 18:08:02 +000080 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000081 Subtarget = &TM.getSubtarget<ARMSubtarget>();
82 }
83
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084 virtual const char *getPassName() const {
85 return "ARM Assembly Printer";
86 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000087
88 void printMCInst(const MCInst *MI) {
Chris Lattner61d35c22009-10-19 21:21:39 +000089 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattner97f06932009-10-19 20:20:46 +000090 }
91
92 void printInstructionThroughMCStreamer(const MachineInstr *MI);
93
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
Evan Cheng055b0312009-06-29 07:51:04 +000095 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000096 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000097 void printSOImmOperand(const MachineInstr *MI, int OpNum);
98 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
99 void printSORegOperand(const MachineInstr *MI, int OpNum);
100 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
101 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
102 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
104 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000107 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000108 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000110 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000111 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000112
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000113 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000114 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
119 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
120 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
121 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000122
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
125 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000126 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000127 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000128 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130 void printPredicateOperand(const MachineInstr *MI, int OpNum);
131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000135 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000142
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Chris Lattner41aefdc2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000164
Evan Chenga8e29892007-01-19 07:51:42 +0000165 void printMachineInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166 bool runOnMachineFunction(MachineFunction &F);
Bob Wilson812209a2009-09-30 22:06:26 +0000167 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000168 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Chris Lattner0890cf12010-01-25 19:51:38 +0000170 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
171 const MachineBasicBlock *MBB) const;
172 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000173
Evan Cheng711b6dc2008-08-08 06:56:16 +0000174 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
175 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000176 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000177 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
178 case 1: O << MAI->getData8bitsDirective(0); break;
179 case 2: O << MAI->getData16bitsDirective(0); break;
180 case 4: O << MAI->getData32bitsDirective(0); break;
181 default: assert(0 && "Unknown CPV size");
182 }
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Cheng711b6dc2008-08-08 06:56:16 +0000184 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000185 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000186
187 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000188 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000189 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000190 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000191 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000192 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000193 } else if (ACPV->isGlobalValue()) {
194 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000195 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000196 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000197 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000198 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000199 else {
200 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000201 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000202 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000203
204 MachineModuleInfoMachO &MMIMachO =
205 MMI->getObjFileInfo<MachineModuleInfoMachO>();
206 const MCSymbol *&StubSym =
207 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
208 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000209 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000210 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000211 }
Bob Wilson28989a82009-11-02 16:59:06 +0000212 } else {
213 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000214 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000215 }
Jim Grosbache9952212009-09-04 01:38:51 +0000216
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000217 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000218 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000219 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000220 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000221 << "+" << (unsigned)ACPV->getPCAdjustment();
222 if (ACPV->mustAddCurrentAddress())
223 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000224 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000225 }
Chris Lattner8b378752010-01-15 23:26:49 +0000226 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000227 }
Jim Grosbache9952212009-09-04 01:38:51 +0000228
Evan Chenga8e29892007-01-19 07:51:42 +0000229 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000230 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000232 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000233 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000234 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000235 };
236} // end of anonymous namespace
237
238#include "ARMGenAsmWriter.inc"
239
Evan Chenga8e29892007-01-19 07:51:42 +0000240/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000241/// method to print assembly for each instruction.
242///
243bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000244 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000245 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000246
Evan Chenga8e29892007-01-19 07:51:42 +0000247 SetupMachineFunction(MF);
248 O << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000249
Evan Chenga8e29892007-01-19 07:51:42 +0000250 // NOTE: we don't print out constant pools here, they are handled as
251 // instructions.
252
Chris Lattner5e44e472009-08-03 22:32:50 +0000253 O << '\n';
Jim Grosbache9952212009-09-04 01:38:51 +0000254
Rafael Espindola4b442b52006-05-23 02:48:20 +0000255 // Print out labels for the function.
256 const Function *F = MF.getFunction();
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000257 OutStreamer.SwitchSection(getObjFileLowering().SectionForGlobal(F, Mang, TM));
Chris Lattner5e44e472009-08-03 22:32:50 +0000258
Rafael Espindola4b442b52006-05-23 02:48:20 +0000259 switch (F->getLinkage()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000260 default: llvm_unreachable("Unknown linkage type!");
Rafael Espindolabb46f522009-01-15 20:18:42 +0000261 case Function::PrivateLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000262 case Function::InternalLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000263 break;
264 case Function::ExternalLinkage:
Chris Lattner10b318b2010-01-17 21:43:43 +0000265 O << "\t.globl\t" << *CurrentFnSym << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000266 break;
Dale Johannesena60e51f2009-08-24 01:03:42 +0000267 case Function::LinkerPrivateLinkage:
Duncan Sands667d4b82009-03-07 15:45:40 +0000268 case Function::WeakAnyLinkage:
269 case Function::WeakODRLinkage:
270 case Function::LinkOnceAnyLinkage:
271 case Function::LinkOnceODRLinkage:
Evan Cheng5be54b02007-01-19 19:25:36 +0000272 if (Subtarget->isTargetDarwin()) {
Chris Lattner10b318b2010-01-17 21:43:43 +0000273 O << "\t.globl\t" << *CurrentFnSym << "\n";
274 O << "\t.weak_definition\t" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000275 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000276 O << MAI->getWeakRefDirective() << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000277 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000278 break;
279 }
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Chris Lattner12164412010-01-16 00:21:18 +0000281 printVisibility(CurrentFnSym, F->getVisibility());
Evan Cheng616cc662007-03-29 07:49:34 +0000282
Evan Cheng048e36f2009-10-02 06:57:25 +0000283 unsigned FnAlign = 1 << MF.getAlignment(); // MF alignment is log2.
Evan Chenga8e29892007-01-19 07:51:42 +0000284 if (AFI->isThumbFunction()) {
Evan Cheng048e36f2009-10-02 06:57:25 +0000285 EmitAlignment(FnAlign, F, AFI->getAlign());
Evan Chenga8e29892007-01-19 07:51:42 +0000286 O << "\t.code\t16\n";
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000287 O << "\t.thumb_func";
Chris Lattner10b318b2010-01-17 21:43:43 +0000288 if (Subtarget->isTargetDarwin())
289 O << "\t" << *CurrentFnSym;
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000290 O << "\n";
Bill Wendling20c568f2009-06-30 22:38:32 +0000291 } else {
Evan Cheng048e36f2009-10-02 06:57:25 +0000292 EmitAlignment(FnAlign, F);
Bill Wendling20c568f2009-06-30 22:38:32 +0000293 }
Evan Chenga8e29892007-01-19 07:51:42 +0000294
Chris Lattner10b318b2010-01-17 21:43:43 +0000295 O << *CurrentFnSym << ":\n";
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000296 // Emit pre-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000297 DW->BeginFunction(&MF);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000298
Bill Wendling200e90c2008-01-28 09:15:03 +0000299 if (Subtarget->isTargetDarwin()) {
300 // If the function is empty, then we need to emit *something*. Otherwise,
301 // the function's label might be associated with something that it wasn't
302 // meant to be associated with. We emit a noop in this situation.
303 MachineFunction::iterator I = MF.begin();
304
305 if (++I == MF.end() && MF.front().empty())
306 O << "\tnop\n";
307 }
308
Rafael Espindola4b442b52006-05-23 02:48:20 +0000309 // Print out code for the function.
310 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
311 I != E; ++I) {
312 // Print a label for the basic block.
Chris Lattner97f06932009-10-19 20:20:46 +0000313 if (I != MF.begin())
Chris Lattner70a54c02009-09-13 18:25:37 +0000314 EmitBasicBlockStart(I);
Chris Lattner97f06932009-10-19 20:20:46 +0000315
316 // Print the assembly for the instruction.
Rafael Espindola4b442b52006-05-23 02:48:20 +0000317 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
Chris Lattner97f06932009-10-19 20:20:46 +0000318 II != E; ++II)
Evan Chenga8e29892007-01-19 07:51:42 +0000319 printMachineInstruction(II);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000320 }
321
Chris Lattner10b318b2010-01-17 21:43:43 +0000322 if (MAI->hasDotTypeDotSizeDirective())
323 O << "\t.size " << *CurrentFnSym << ", .-" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000325 // Emit post-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000326 DW->EndFunction(&MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000328 return false;
329}
330
Evan Cheng055b0312009-06-29 07:51:04 +0000331void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000332 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000333 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 unsigned TF = MO.getTargetFlags();
335
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000337 default:
338 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000339 case MachineOperand::MO_Register: {
340 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000341 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
342 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
343 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
344 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
345 O << '{'
346 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
347 << '}';
348 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
349 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
350 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
351 &ARM::DPR_VFP2RegClass);
352 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
353 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000354 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000355 O << getRegisterName(Reg);
356 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000357 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000358 }
Evan Chenga8e29892007-01-19 07:51:42 +0000359 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000360 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000361 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000362 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
363 (TF & ARMII::MO_LO16))
364 O << ":lower16:";
365 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
366 (TF & ARMII::MO_HI16))
367 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000368 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000369 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000370 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000371 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerf71cb012010-01-26 04:55:51 +0000372 O << *MO.getMBB()->getSymbol(OutContext);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000373 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000374 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000375 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000376 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000377
378 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
379 (TF & ARMII::MO_LO16))
380 O << ":lower16:";
381 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
382 (TF & ARMII::MO_HI16))
383 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000384 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000385
386 printOffset(MO.getOffset());
387
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000388 if (isCallOp && Subtarget->isTargetELF() &&
389 TM.getRelocationModel() == Reloc::PIC_)
390 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000391 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000392 }
Evan Chenga8e29892007-01-19 07:51:42 +0000393 case MachineOperand::MO_ExternalSymbol: {
394 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000395 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000396
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000397 if (isCallOp && Subtarget->isTargetELF() &&
398 TM.getRelocationModel() == Reloc::PIC_)
399 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000400 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000401 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000402 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000403 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000404 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000405 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000406 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000407 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000408 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000409}
410
David Greene71847812009-07-14 20:18:05 +0000411static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000412 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000413 // Break it up into two parts that make up a shifter immediate.
414 V = ARM_AM::getSOImmVal(V);
415 assert(V != -1 && "Not a valid so_imm value!");
416
Evan Chengc70d1842007-03-20 08:11:30 +0000417 unsigned Imm = ARM_AM::getSOImmValImm(V);
418 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000419
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Print low-level immediate formation info, per
421 // A5.1.3: "Data-processing operands - Immediate".
422 if (Rot) {
423 O << "#" << Imm << ", " << Rot;
424 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000425 if (VerboseAsm) {
426 O.PadToColumn(MAI->getCommentColumn());
427 O << MAI->getCommentString() << ' ';
428 O << (int)ARM_AM::rotr32(Imm, Rot);
429 }
Evan Chenga8e29892007-01-19 07:51:42 +0000430 } else {
431 O << "#" << Imm;
432 }
433}
434
Evan Chengc70d1842007-03-20 08:11:30 +0000435/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
436/// immediate in bits 0-7.
437void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
438 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000439 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000440 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000441}
442
Evan Cheng90922132008-11-06 02:25:39 +0000443/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
444/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000445void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
446 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000447 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000448 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
449 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000450 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000451 O << "\n\torr";
452 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000453 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000454 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000455 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000456 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000457 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000458 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000459}
460
Evan Chenga8e29892007-01-19 07:51:42 +0000461// so_reg is a 4-operand unit corresponding to register forms of the A5.1
462// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000463// REG 0 0 - e.g. R5
464// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000465// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
466void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
467 const MachineOperand &MO1 = MI->getOperand(Op);
468 const MachineOperand &MO2 = MI->getOperand(Op+1);
469 const MachineOperand &MO3 = MI->getOperand(Op+2);
470
Chris Lattner762ccea2009-09-13 20:31:40 +0000471 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000472
473 // Print the shift opc.
474 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000475 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000476 << " ";
477
478 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000479 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000480 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
481 } else {
482 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
483 }
484}
485
486void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
487 const MachineOperand &MO1 = MI->getOperand(Op);
488 const MachineOperand &MO2 = MI->getOperand(Op+1);
489 const MachineOperand &MO3 = MI->getOperand(Op+2);
490
Dan Gohmand735b802008-10-03 15:45:36 +0000491 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000492 printOperand(MI, Op);
493 return;
494 }
495
Chris Lattner762ccea2009-09-13 20:31:40 +0000496 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498 if (!MO2.getReg()) {
499 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
500 O << ", #"
501 << (char)ARM_AM::getAM2Op(MO3.getImm())
502 << ARM_AM::getAM2Offset(MO3.getImm());
503 O << "]";
504 return;
505 }
506
507 O << ", "
508 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000509 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
512 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000513 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000514 << " #" << ShImm;
515 O << "]";
516}
517
518void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
519 const MachineOperand &MO1 = MI->getOperand(Op);
520 const MachineOperand &MO2 = MI->getOperand(Op+1);
521
522 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000523 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
524 assert(ImmOffs && "Malformed indexed load / store!");
525 O << "#"
526 << (char)ARM_AM::getAM2Op(MO2.getImm())
527 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 return;
529 }
530
531 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000532 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
535 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000536 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000537 << " #" << ShImm;
538}
539
540void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
541 const MachineOperand &MO1 = MI->getOperand(Op);
542 const MachineOperand &MO2 = MI->getOperand(Op+1);
543 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000544
Dan Gohman6f0d0242008-02-10 18:45:23 +0000545 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000546 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000547
548 if (MO2.getReg()) {
549 O << ", "
550 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000551 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000552 << "]";
553 return;
554 }
Jim Grosbache9952212009-09-04 01:38:51 +0000555
Evan Chenga8e29892007-01-19 07:51:42 +0000556 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
557 O << ", #"
558 << (char)ARM_AM::getAM3Op(MO3.getImm())
559 << ImmOffs;
560 O << "]";
561}
562
563void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
564 const MachineOperand &MO1 = MI->getOperand(Op);
565 const MachineOperand &MO2 = MI->getOperand(Op+1);
566
567 if (MO1.getReg()) {
568 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000569 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000570 return;
571 }
572
573 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000574 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000575 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000576 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000577 << ImmOffs;
578}
Jim Grosbache9952212009-09-04 01:38:51 +0000579
Evan Chenga8e29892007-01-19 07:51:42 +0000580void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
581 const char *Modifier) {
582 const MachineOperand &MO1 = MI->getOperand(Op);
583 const MachineOperand &MO2 = MI->getOperand(Op+1);
584 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
585 if (Modifier && strcmp(Modifier, "submode") == 0) {
586 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000587 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000588 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000589 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000590 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000591 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000592 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
593 } else
594 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000595 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
596 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
597 if (Mode == ARM_AM::ia)
598 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 } else {
600 printOperand(MI, Op);
601 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
602 O << "!";
603 }
604}
605
606void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
607 const char *Modifier) {
608 const MachineOperand &MO1 = MI->getOperand(Op);
609 const MachineOperand &MO2 = MI->getOperand(Op+1);
610
Dan Gohmand735b802008-10-03 15:45:36 +0000611 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000612 printOperand(MI, Op);
613 return;
614 }
Jim Grosbache9952212009-09-04 01:38:51 +0000615
Dan Gohman6f0d0242008-02-10 18:45:23 +0000616 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000617
618 if (Modifier && strcmp(Modifier, "submode") == 0) {
619 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000620 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000621 return;
622 } else if (Modifier && strcmp(Modifier, "base") == 0) {
623 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000624 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000625 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
626 O << "!";
627 return;
628 }
Jim Grosbache9952212009-09-04 01:38:51 +0000629
Chris Lattner762ccea2009-09-13 20:31:40 +0000630 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000631
Evan Chenga8e29892007-01-19 07:51:42 +0000632 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
633 O << ", #"
634 << (char)ARM_AM::getAM5Op(MO2.getImm())
635 << ImmOffs*4;
636 }
637 O << "]";
638}
639
Bob Wilson8b024a52009-07-01 23:16:05 +0000640void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
641 const MachineOperand &MO1 = MI->getOperand(Op);
642 const MachineOperand &MO2 = MI->getOperand(Op+1);
643 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000644 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000645
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000646 O << "[" << getRegisterName(MO1.getReg());
647 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000648 // FIXME: Both darwin as and GNU as violate ARM docs here.
649 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000650 }
651 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000652
653 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
654 if (MO2.getReg() == 0)
655 O << "!";
656 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000657 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000658 }
659}
660
Evan Chenga8e29892007-01-19 07:51:42 +0000661void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
662 const char *Modifier) {
663 if (Modifier && strcmp(Modifier, "label") == 0) {
664 printPCLabel(MI, Op+1);
665 return;
666 }
667
668 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000669 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000670 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000671}
672
673void
Evan Chengf49810c2009-06-23 17:48:47 +0000674ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
675 const MachineOperand &MO = MI->getOperand(Op);
676 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000677 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000678 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000679 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
680 O << "#" << lsb << ", #" << width;
681}
682
Evan Cheng055b0312009-06-29 07:51:04 +0000683//===--------------------------------------------------------------------===//
684
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000685void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
686 O << "#" << MI->getOperand(Op).getImm() * 4;
687}
688
Evan Chengf49810c2009-06-23 17:48:47 +0000689void
Evan Chenge5564742009-07-09 23:43:36 +0000690ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
691 // (3 - the number of trailing zeros) is the number of then / else.
692 unsigned Mask = MI->getOperand(Op).getImm();
693 unsigned NumTZ = CountTrailingZeros_32(Mask);
694 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000695 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000696 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000697 if (T)
698 O << 't';
699 else
700 O << 'e';
701 }
702}
703
704void
Evan Chenga8e29892007-01-19 07:51:42 +0000705ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
706 const MachineOperand &MO1 = MI->getOperand(Op);
707 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000708 O << "[" << getRegisterName(MO1.getReg());
709 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000710}
711
712void
713ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
714 unsigned Scale) {
715 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000716 const MachineOperand &MO2 = MI->getOperand(Op+1);
717 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000718
Dan Gohmand735b802008-10-03 15:45:36 +0000719 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000720 printOperand(MI, Op);
721 return;
722 }
723
Chris Lattner762ccea2009-09-13 20:31:40 +0000724 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000725 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000726 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000727 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000728 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000729 O << "]";
730}
731
732void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000733ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000734 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000737ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000738 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000739}
740void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000741ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000742 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000743}
744
745void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
746 const MachineOperand &MO1 = MI->getOperand(Op);
747 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000748 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000749 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000750 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000751 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000752}
753
Evan Cheng055b0312009-06-29 07:51:04 +0000754//===--------------------------------------------------------------------===//
755
Evan Cheng9cb9e672009-06-27 02:26:13 +0000756// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
757// register with shift forms.
758// REG 0 0 - e.g. R5
759// REG IMM, SH_OPC - e.g. R5, LSL #3
760void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
761 const MachineOperand &MO1 = MI->getOperand(OpNum);
762 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
763
764 unsigned Reg = MO1.getReg();
765 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000766 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000767
768 // Print the shift opc.
769 O << ", "
770 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
771 << " ";
772
773 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
774 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
775}
776
Evan Cheng055b0312009-06-29 07:51:04 +0000777void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
778 int OpNum) {
779 const MachineOperand &MO1 = MI->getOperand(OpNum);
780 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000781
Chris Lattner762ccea2009-09-13 20:31:40 +0000782 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000783
784 unsigned OffImm = MO2.getImm();
785 if (OffImm) // Don't print +0.
786 O << ", #+" << OffImm;
787 O << "]";
788}
789
790void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
791 int OpNum) {
792 const MachineOperand &MO1 = MI->getOperand(OpNum);
793 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
794
Chris Lattner762ccea2009-09-13 20:31:40 +0000795 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000796
797 int32_t OffImm = (int32_t)MO2.getImm();
798 // Don't print +0.
799 if (OffImm < 0)
800 O << ", #-" << -OffImm;
801 else if (OffImm > 0)
802 O << ", #+" << OffImm;
803 O << "]";
804}
805
Evan Cheng5c874172009-07-09 22:21:59 +0000806void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
807 int OpNum) {
808 const MachineOperand &MO1 = MI->getOperand(OpNum);
809 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
810
Chris Lattner762ccea2009-09-13 20:31:40 +0000811 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000812
813 int32_t OffImm = (int32_t)MO2.getImm() / 4;
814 // Don't print +0.
815 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000816 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000817 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000818 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000819 O << "]";
820}
821
Evan Chenge88d5ce2009-07-02 07:28:31 +0000822void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
823 int OpNum) {
824 const MachineOperand &MO1 = MI->getOperand(OpNum);
825 int32_t OffImm = (int32_t)MO1.getImm();
826 // Don't print +0.
827 if (OffImm < 0)
828 O << "#-" << -OffImm;
829 else if (OffImm > 0)
830 O << "#+" << OffImm;
831}
832
Evan Cheng055b0312009-06-29 07:51:04 +0000833void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
834 int OpNum) {
835 const MachineOperand &MO1 = MI->getOperand(OpNum);
836 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
837 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
838
Chris Lattner762ccea2009-09-13 20:31:40 +0000839 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000840
Evan Cheng3a214252009-08-11 08:52:18 +0000841 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000842 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000843
Evan Cheng3a214252009-08-11 08:52:18 +0000844 unsigned ShAmt = MO3.getImm();
845 if (ShAmt) {
846 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
847 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000848 }
849 O << "]";
850}
851
852
853//===--------------------------------------------------------------------===//
854
855void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
856 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000857 if (CC != ARMCC::AL)
858 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000859}
860
Evan Cheng055b0312009-06-29 07:51:04 +0000861void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
862 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000863 if (Reg) {
864 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
865 O << 's';
866 }
867}
868
Evan Cheng055b0312009-06-29 07:51:04 +0000869void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
870 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000871 O << MAI->getPrivateGlobalPrefix()
872 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000873}
874
Evan Cheng055b0312009-06-29 07:51:04 +0000875void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000876 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000877 // Always skip the first operand, it's the optional (and implicit writeback).
878 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000879 if (MI->getOperand(i).isImplicit())
880 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000881 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000882 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
884 O << "}";
885}
886
Evan Cheng055b0312009-06-29 07:51:04 +0000887void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000888 const char *Modifier) {
889 assert(Modifier && "This operand only works with a modifier!");
890 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
891 // data itself.
892 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000893 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner1b46f432010-01-23 07:00:21 +0000894 O << *GetCPISymbol(ID) << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000895 } else {
896 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000897 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000898
Evan Cheng6d63a722008-09-18 07:27:23 +0000899 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000900
Evan Cheng711b6dc2008-08-08 06:56:16 +0000901 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000902 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000903 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000904 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000905 }
Evan Chenga8e29892007-01-19 07:51:42 +0000906 }
907}
908
Chris Lattner0890cf12010-01-25 19:51:38 +0000909MCSymbol *ARMAsmPrinter::
910GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
911 const MachineBasicBlock *MBB) const {
912 SmallString<60> Name;
913 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000914 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000915 << "_set_" << MBB->getNumber();
916 return OutContext.GetOrCreateSymbol(Name.str());
917}
918
919MCSymbol *ARMAsmPrinter::
920GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
921 SmallString<60> Name;
922 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000923 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner0890cf12010-01-25 19:51:38 +0000924 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000925}
926
Evan Cheng055b0312009-06-29 07:51:04 +0000927void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000928 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
929
Evan Cheng055b0312009-06-29 07:51:04 +0000930 const MachineOperand &MO1 = MI->getOperand(OpNum);
931 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000932
Chris Lattner8aa797a2007-12-30 23:10:15 +0000933 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000934 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
935 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Chris Lattner33adcfb2009-08-22 21:43:10 +0000937 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000938
Dan Gohman45426112008-07-07 20:06:06 +0000939 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000940 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
941 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattner33adcfb2009-08-22 21:43:10 +0000942 bool UseSet= MAI->getSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000943 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000944 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
945 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000946 bool isNew = JTSets.insert(MBB);
947
Chris Lattner0890cf12010-01-25 19:51:38 +0000948 if (UseSet && isNew) {
949 O << MAI->getSetDirective() << ' '
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000950 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerf71cb012010-01-26 04:55:51 +0000951 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000952 }
Evan Chenga8e29892007-01-19 07:51:42 +0000953
954 O << JTEntryDirective << ' ';
955 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000956 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
957 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000958 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000959 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000960 O << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000961
Evan Chengd85ac4d2007-01-27 02:29:45 +0000962 if (i != e-1)
963 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000964 }
965}
966
Evan Cheng66ac5312009-07-25 00:33:29 +0000967void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
968 const MachineOperand &MO1 = MI->getOperand(OpNum);
969 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
970 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000971
972 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
973 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000974
Evan Cheng66ac5312009-07-25 00:33:29 +0000975 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
976 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
977 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000978 bool ByteOffset = false, HalfWordOffset = false;
979 if (MI->getOpcode() == ARM::t2TBB)
980 ByteOffset = true;
981 else if (MI->getOpcode() == ARM::t2TBH)
982 HalfWordOffset = true;
983
Evan Cheng66ac5312009-07-25 00:33:29 +0000984 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
985 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000986 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000987 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000988 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000989 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000990
991 if (ByteOffset || HalfWordOffset)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000992 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000993 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000994 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000995
Evan Cheng66ac5312009-07-25 00:33:29 +0000996 if (i != e-1)
997 O << '\n';
998 }
Evan Chengff6ab172009-07-31 18:35:56 +0000999
1000 // Make sure the instruction that follows TBB is 2-byte aligned.
1001 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1002 if (ByteOffset && (JTBBs.size() & 1)) {
1003 O << '\n';
1004 EmitAlignment(1);
1005 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001006}
1007
Evan Cheng5657c012009-07-29 02:18:14 +00001008void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001009 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001010 if (MI->getOpcode() == ARM::t2TBH)
1011 O << ", lsl #1";
1012 O << ']';
1013}
1014
Bob Wilson4f38b382009-08-21 21:58:55 +00001015void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001016 O << MI->getOperand(OpNum).getImm();
1017}
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Evan Cheng39382422009-10-28 01:44:26 +00001019void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
1020 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001021 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +00001022 if (VerboseAsm) {
1023 O.PadToColumn(MAI->getCommentColumn());
1024 O << MAI->getCommentString() << ' ';
1025 WriteAsOperand(O, FP, /*PrintType=*/false);
1026 }
1027}
1028
1029void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
1030 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001031 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001032 if (VerboseAsm) {
1033 O.PadToColumn(MAI->getCommentColumn());
1034 O << MAI->getCommentString() << ' ';
1035 WriteAsOperand(O, FP, /*PrintType=*/false);
1036 }
1037}
1038
Evan Cheng055b0312009-06-29 07:51:04 +00001039bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +00001040 unsigned AsmVariant, const char *ExtraCode){
1041 // Does this asm operand have a single letter operand modifier?
1042 if (ExtraCode && ExtraCode[0]) {
1043 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001044
Evan Chenga8e29892007-01-19 07:51:42 +00001045 switch (ExtraCode[0]) {
1046 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001047 case 'a': // Print as a memory address.
1048 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001049 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001050 return false;
1051 }
1052 // Fallthrough
1053 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001054 if (!MI->getOperand(OpNum).isImm())
1055 return true;
1056 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +00001057 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001058 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001059 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +00001060 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +00001061 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001062 case 'Q':
1063 if (TM.getTargetData()->isLittleEndian())
1064 break;
1065 // Fallthrough
1066 case 'R':
1067 if (TM.getTargetData()->isBigEndian())
1068 break;
1069 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001070 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001071 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001072 if (!MI->getOperand(OpNum).isReg() ||
1073 OpNum+1 == MI->getNumOperands() ||
1074 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001075 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001076 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001077 }
1078 }
Jim Grosbache9952212009-09-04 01:38:51 +00001079
Evan Cheng055b0312009-06-29 07:51:04 +00001080 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001081 return false;
1082}
1083
Bob Wilson224c2442009-05-19 05:53:42 +00001084bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001085 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001086 const char *ExtraCode) {
1087 if (ExtraCode && ExtraCode[0])
1088 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001089
1090 const MachineOperand &MO = MI->getOperand(OpNum);
1091 assert(MO.isReg() && "unexpected inline asm memory operand");
1092 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001093 return false;
1094}
1095
Evan Chenga8e29892007-01-19 07:51:42 +00001096void ARMAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
1097 ++EmittedInsts;
1098
Evan Chenga8e29892007-01-19 07:51:42 +00001099 // Call the autogenerated instruction printer routines.
Devang Patelaf0e2722009-10-06 02:19:11 +00001100 processDebugLoc(MI, true);
Chris Lattner97f06932009-10-19 20:20:46 +00001101
1102 if (EnableMCInst) {
1103 printInstructionThroughMCStreamer(MI);
1104 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001105 int Opc = MI->getOpcode();
1106 if (Opc == ARM::CONSTPOOL_ENTRY)
1107 EmitAlignment(2);
1108
Chris Lattner97f06932009-10-19 20:20:46 +00001109 printInstruction(MI);
1110 }
1111
David Greene1924aab2009-11-13 21:34:57 +00001112 if (VerboseAsm)
Chris Lattnerc5ea2632009-09-09 23:14:36 +00001113 EmitComments(*MI);
1114 O << '\n';
Devang Patelaf0e2722009-10-06 02:19:11 +00001115 processDebugLoc(MI, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001116}
1117
Bob Wilson812209a2009-09-30 22:06:26 +00001118void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001119 if (Subtarget->isTargetDarwin()) {
1120 Reloc::Model RelocM = TM.getRelocationModel();
1121 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1122 // Declare all the text sections up front (before the DWARF sections
1123 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1124 // them together at the beginning of the object file. This helps
1125 // avoid out-of-range branches that are due a fundamental limitation of
1126 // the way symbol offsets are encoded with the current Darwin ARM
1127 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001128 TargetLoweringObjectFileMachO &TLOFMacho =
1129 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1130 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1131 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1132 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1133 if (RelocM == Reloc::DynamicNoPIC) {
1134 const MCSection *sect =
1135 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1136 MCSectionMachO::S_SYMBOL_STUBS,
1137 12, SectionKind::getText());
1138 OutStreamer.SwitchSection(sect);
1139 } else {
1140 const MCSection *sect =
1141 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1142 MCSectionMachO::S_SYMBOL_STUBS,
1143 16, SectionKind::getText());
1144 OutStreamer.SwitchSection(sect);
1145 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001146 }
1147 }
1148
Jim Grosbache5165492009-11-09 00:11:35 +00001149 // Use unified assembler syntax.
1150 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001151
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001152 // Emit ARM Build Attributes
1153 if (Subtarget->isTargetELF()) {
1154 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001155 std::string CPUString = Subtarget->getCPUString();
1156 if (CPUString != "generic")
1157 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001158
1159 // FIXME: Emit FPU type
1160 if (Subtarget->hasVFP2())
1161 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1162
1163 // Signal various FP modes.
1164 if (!UnsafeFPMath)
1165 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1166 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1167
1168 if (FiniteOnlyFPMath())
1169 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1170 else
1171 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1172
1173 // 8-bytes alignment stuff.
1174 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1175 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1176
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001177 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1178 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1179 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1180 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1181
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001182 // FIXME: Should we signal R9 usage?
1183 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001184}
1185
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001186
Chris Lattner4a071d62009-10-19 17:59:19 +00001187void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001188 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001189 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001190 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001191 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001192 MachineModuleInfoMachO &MMIMacho =
1193 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001194
Chris Lattner4fb63d02009-07-15 04:12:33 +00001195 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Evan Chenga8e29892007-01-19 07:51:42 +00001197 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001198 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1199
1200 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001201 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001202 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001203 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001204 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001205 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1206 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001207 }
Evan Chenga8e29892007-01-19 07:51:42 +00001208 }
1209
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001210 Stubs = MMIMacho.GetHiddenGVStubList();
1211 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001212 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001213 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001214 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1215 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001216 }
1217
Evan Chenga8e29892007-01-19 07:51:42 +00001218 // Funny Darwin hack: This flag tells the linker that no global symbols
1219 // contain code that falls through to other global symbols (e.g. the obvious
1220 // implementation of multiple entry points). If this doesn't occur, the
1221 // linker can safely perform dead code stripping. Since LLVM never
1222 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001223 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001224 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001225}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001226
Chris Lattner97f06932009-10-19 20:20:46 +00001227//===----------------------------------------------------------------------===//
1228
1229void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001230 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001231 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001232 case ARM::t2MOVi32imm:
1233 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001234 default: break;
Chris Lattner97f06932009-10-19 20:20:46 +00001235 case TargetInstrInfo::DBG_LABEL:
1236 case TargetInstrInfo::EH_LABEL:
1237 case TargetInstrInfo::GC_LABEL:
1238 printLabel(MI);
1239 return;
1240 case TargetInstrInfo::KILL:
Jakob Stoklund Olesenad682642009-11-04 19:24:37 +00001241 printKill(MI);
Chris Lattner97f06932009-10-19 20:20:46 +00001242 return;
1243 case TargetInstrInfo::INLINEASM:
Chris Lattner97f06932009-10-19 20:20:46 +00001244 printInlineAsm(MI);
1245 return;
1246 case TargetInstrInfo::IMPLICIT_DEF:
1247 printImplicitDef(MI);
1248 return;
Chris Lattner4d152222009-10-19 22:23:04 +00001249 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1250 // This is a pseudo op for a label + instruction sequence, which looks like:
1251 // LPC0:
1252 // add r0, pc, r0
1253 // This adds the address of LPC0 to r0.
1254
1255 // Emit the label.
1256 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001257 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001258 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1260 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001261 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001262
1263
1264 // Form and emit tha dd.
1265 MCInst AddInst;
1266 AddInst.setOpcode(ARM::ADDrr);
1267 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1268 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1269 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1270 printMCInst(&AddInst);
1271 return;
1272 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001273 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1274 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1275 /// in the function. The first operand is the ID# for this instruction, the
1276 /// second is the index into the MachineConstantPool that this is, the third
1277 /// is the size in bytes of this constant pool entry.
1278 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1279 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1280
1281 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001282 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001283
1284 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1285 if (MCPE.isMachineConstantPoolEntry())
1286 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1287 else
1288 EmitGlobalConstant(MCPE.Val.ConstVal);
1289
1290 return;
1291 }
Chris Lattner017d9472009-10-20 00:40:56 +00001292 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1293 // This is a hack that lowers as a two instruction sequence.
1294 unsigned DstReg = MI->getOperand(0).getReg();
1295 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1296
1297 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1298 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1299
1300 {
1301 MCInst TmpInst;
1302 TmpInst.setOpcode(ARM::MOVi);
1303 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1304 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1305
1306 // Predicate.
1307 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1308 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001309
1310 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner017d9472009-10-20 00:40:56 +00001311 printMCInst(&TmpInst);
1312 O << '\n';
1313 }
1314
1315 {
1316 MCInst TmpInst;
1317 TmpInst.setOpcode(ARM::ORRri);
1318 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1319 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1320 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1321 // Predicate.
1322 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1323 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1324
1325 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1326 printMCInst(&TmpInst);
1327 }
1328 return;
1329 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001330 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1331 // This is a hack that lowers as a two instruction sequence.
1332 unsigned DstReg = MI->getOperand(0).getReg();
1333 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1334
1335 {
1336 MCInst TmpInst;
1337 TmpInst.setOpcode(ARM::MOVi16);
1338 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1339 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001340
Chris Lattner161dcbf2009-10-20 01:11:37 +00001341 // Predicate.
1342 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1343 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1344
1345 printMCInst(&TmpInst);
1346 O << '\n';
1347 }
1348
1349 {
1350 MCInst TmpInst;
1351 TmpInst.setOpcode(ARM::MOVTi16);
1352 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1353 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1354 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1355
1356 // Predicate.
1357 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1358 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1359
1360 printMCInst(&TmpInst);
1361 }
1362
1363 return;
1364 }
Chris Lattner97f06932009-10-19 20:20:46 +00001365 }
1366
1367 MCInst TmpInst;
1368 MCInstLowering.Lower(MI, TmpInst);
1369
1370 printMCInst(&TmpInst);
1371}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001372
1373//===----------------------------------------------------------------------===//
1374// Target Registry Stuff
1375//===----------------------------------------------------------------------===//
1376
1377static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1378 unsigned SyntaxVariant,
1379 const MCAsmInfo &MAI,
1380 raw_ostream &O) {
1381 if (SyntaxVariant == 0)
1382 return new ARMInstPrinter(O, MAI, false);
1383 return 0;
1384}
1385
1386// Force static initialization.
1387extern "C" void LLVMInitializeARMAsmPrinter() {
1388 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1389 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1390
1391 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1392 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1393}
1394