blob: 9052b33e6e7e937b78b6a461836c6286bf72dac1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5211b422009-01-03 04:04:46 +000014#define DEBUG_TYPE "subtarget"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "X86Subtarget.h"
Chris Lattner505aa6c2009-07-10 07:20:05 +000016#include "X86InstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "X86GenSubtarget.inc"
Daniel Dunbarb711cf02009-08-02 22:11:08 +000018#include "llvm/GlobalValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Support/CommandLine.h"
Evan Cheng5211b422009-01-03 04:04:46 +000020#include "llvm/Support/Debug.h"
Bill Wendlingbdfa3be2009-08-03 00:11:34 +000021#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Target/TargetMachine.h"
Anton Korobeynikovb214a522008-04-23 18:18:10 +000023#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024using namespace llvm;
25
Chris Lattner1d8091f2009-04-25 18:27:23 +000026#if defined(_MSC_VER)
Bill Wendlingbdfa3be2009-08-03 00:11:34 +000027#include <intrin.h>
Chris Lattner1d8091f2009-04-25 18:27:23 +000028#endif
29
Dan Gohman089efff2008-05-13 00:00:25 +000030static cl::opt<X86Subtarget::AsmWriterFlavorTy>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::Unset),
32 cl::desc("Choose style of code to emit from X86 backend:"),
33 cl::values(
Dan Gohman669b9bf2008-10-14 20:25:08 +000034 clEnumValN(X86Subtarget::ATT, "att", "Emit AT&T-style assembly"),
35 clEnumValN(X86Subtarget::Intel, "intel", "Emit Intel-style assembly"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036 clEnumValEnd));
37
Chris Lattner505aa6c2009-07-10 07:20:05 +000038/// ClassifyGlobalReference - Classify a global variable reference for the
39/// current subtarget according to how we should reference it in a non-pcrel
40/// context.
41unsigned char X86Subtarget::
42ClassifyGlobalReference(const GlobalValue *GV, const TargetMachine &TM) const {
43 // DLLImport only exists on windows, it is implemented as a load from a
44 // DLLIMPORT stub.
45 if (GV->hasDLLImportLinkage())
46 return X86II::MO_DLLIMPORT;
47
Evan Chengf20a33d2009-07-16 22:53:10 +000048 // GV with ghost linkage (in JIT lazy compilation mode) do not require an
49 // extra load from stub.
50 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
51
Chris Lattner505aa6c2009-07-10 07:20:05 +000052 // X86-64 in PIC mode.
53 if (isPICStyleRIPRel()) {
54 // Large model never uses stubs.
55 if (TM.getCodeModel() == CodeModel::Large)
56 return X86II::MO_NO_FLAG;
57
Chris Lattner66c50b32009-07-10 21:01:59 +000058 if (isTargetDarwin()) {
59 // If symbol visibility is hidden, the extra load is not needed if
60 // target is x86-64 or the symbol is definitely defined in the current
61 // translation unit.
62 if (GV->hasDefaultVisibility() &&
Evan Chengf20a33d2009-07-16 22:53:10 +000063 (isDecl || GV->isWeakForLinker()))
Chris Lattner66c50b32009-07-10 21:01:59 +000064 return X86II::MO_GOTPCREL;
65 } else {
66 assert(isTargetELF() && "Unknown rip-relative target");
Chris Lattner505aa6c2009-07-10 07:20:05 +000067
Chris Lattner66c50b32009-07-10 21:01:59 +000068 // Extra load is needed for all externally visible.
69 if (!GV->hasLocalLinkage() && GV->hasDefaultVisibility())
70 return X86II::MO_GOTPCREL;
71 }
Chris Lattner505aa6c2009-07-10 07:20:05 +000072
73 return X86II::MO_NO_FLAG;
74 }
75
76 if (isPICStyleGOT()) { // 32-bit ELF targets.
77 // Extra load is needed for all externally visible.
78 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
79 return X86II::MO_GOTOFF;
80 return X86II::MO_GOT;
81 }
82
Chris Lattner2e9393c2009-07-10 21:00:45 +000083 if (isPICStyleStubPIC()) { // Darwin/32 in PIC mode.
Chris Lattner144e3482009-07-10 20:53:38 +000084 // Determine whether we have a stub reference and/or whether the reference
85 // is relative to the PIC base or not.
Chris Lattner505aa6c2009-07-10 07:20:05 +000086
87 // If this is a strong reference to a definition, it is definitely not
88 // through a stub.
Evan Chengf20a33d2009-07-16 22:53:10 +000089 if (!isDecl && !GV->isWeakForLinker())
Chris Lattner144e3482009-07-10 20:53:38 +000090 return X86II::MO_PIC_BASE_OFFSET;
Chris Lattner505aa6c2009-07-10 07:20:05 +000091
92 // Unless we have a symbol with hidden visibility, we have to go through a
93 // normal $non_lazy_ptr stub because this symbol might be resolved late.
Chris Lattner144e3482009-07-10 20:53:38 +000094 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
95 return X86II::MO_DARWIN_NONLAZY_PIC_BASE;
Chris Lattner505aa6c2009-07-10 07:20:05 +000096
97 // If symbol visibility is hidden, we have a stub for common symbol
98 // references and external declarations.
Evan Chengf20a33d2009-07-16 22:53:10 +000099 if (isDecl || GV->hasCommonLinkage()) {
Chris Lattner505aa6c2009-07-10 07:20:05 +0000100 // Hidden $non_lazy_ptr reference.
Chris Lattner144e3482009-07-10 20:53:38 +0000101 return X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE;
Chris Lattner505aa6c2009-07-10 07:20:05 +0000102 }
103
104 // Otherwise, no stub.
Chris Lattner144e3482009-07-10 20:53:38 +0000105 return X86II::MO_PIC_BASE_OFFSET;
106 }
107
Chris Lattner2e9393c2009-07-10 21:00:45 +0000108 if (isPICStyleStubNoDynamic()) { // Darwin/32 in -mdynamic-no-pic mode.
Chris Lattner144e3482009-07-10 20:53:38 +0000109 // Determine whether we have a stub reference.
110
111 // If this is a strong reference to a definition, it is definitely not
112 // through a stub.
Evan Chengf20a33d2009-07-16 22:53:10 +0000113 if (!isDecl && !GV->isWeakForLinker())
Chris Lattner144e3482009-07-10 20:53:38 +0000114 return X86II::MO_NO_FLAG;
115
116 // Unless we have a symbol with hidden visibility, we have to go through a
117 // normal $non_lazy_ptr stub because this symbol might be resolved late.
118 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
119 return X86II::MO_DARWIN_NONLAZY;
120
121 // If symbol visibility is hidden, we have a stub for common symbol
122 // references and external declarations.
Evan Chengf20a33d2009-07-16 22:53:10 +0000123 if (isDecl || GV->hasCommonLinkage()) {
Chris Lattner144e3482009-07-10 20:53:38 +0000124 // Hidden $non_lazy_ptr reference.
125 return X86II::MO_DARWIN_HIDDEN_NONLAZY;
126 }
127
128 // Otherwise, no stub.
129 return X86II::MO_NO_FLAG;
Chris Lattner505aa6c2009-07-10 07:20:05 +0000130 }
131
132 // Direct static reference to global.
133 return X86II::MO_NO_FLAG;
134}
135
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136
Bill Wendling5db7ffb2008-09-30 21:22:07 +0000137/// getBZeroEntry - This function returns the name of a function which has an
138/// interface like the non-standard bzero function, if such a function exists on
139/// the current subtarget and it is considered prefereable over memset with zero
140/// passed as the second argument. Otherwise it returns null.
Bill Wendlingd3752032008-09-30 22:05:33 +0000141const char *X86Subtarget::getBZeroEntry() const {
Dan Gohmanf95c2bf2008-04-01 20:38:36 +0000142 // Darwin 10 has a __bzero entry point for this purpose.
143 if (getDarwinVers() >= 10)
Bill Wendlingd3752032008-09-30 22:05:33 +0000144 return "__bzero";
Dan Gohmanf95c2bf2008-04-01 20:38:36 +0000145
146 return 0;
147}
148
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000149/// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
150/// to immediate address.
151bool X86Subtarget::IsLegalToCallImmediateAddr(const TargetMachine &TM) const {
152 if (Is64Bit)
153 return false;
154 return isTargetELF() || TM.getRelocationModel() == Reloc::Static;
155}
156
Dan Gohman47170992008-12-16 03:35:01 +0000157/// getSpecialAddressLatency - For targets where it is beneficial to
158/// backschedule instructions that compute addresses, return a value
159/// indicating the number of scheduling cycles of backscheduling that
160/// should be attempted.
161unsigned X86Subtarget::getSpecialAddressLatency() const {
162 // For x86 out-of-order targets, back-schedule address computations so
163 // that loads and stores aren't blocked.
164 // This value was chosen arbitrarily.
165 return 200;
166}
167
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
169/// specified arguments. If we can't run cpuid on the host, return true.
170bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
171 unsigned *rECX, unsigned *rEDX) {
Chris Lattner1d8091f2009-04-25 18:27:23 +0000172#if defined(__x86_64__) || defined(_M_AMD64)
173 #if defined(__GNUC__)
174 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
175 asm ("movq\t%%rbx, %%rsi\n\t"
176 "cpuid\n\t"
177 "xchgq\t%%rbx, %%rsi\n\t"
178 : "=a" (*rEAX),
179 "=S" (*rEBX),
180 "=c" (*rECX),
181 "=d" (*rEDX)
182 : "a" (value));
183 return false;
184 #elif defined(_MSC_VER)
185 int registers[4];
186 __cpuid(registers, value);
187 *rEAX = registers[0];
188 *rEBX = registers[1];
189 *rECX = registers[2];
190 *rEDX = registers[3];
191 return false;
192 #endif
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Chris Lattner1d8091f2009-04-25 18:27:23 +0000194 #if defined(__GNUC__)
195 asm ("movl\t%%ebx, %%esi\n\t"
196 "cpuid\n\t"
197 "xchgl\t%%ebx, %%esi\n\t"
198 : "=a" (*rEAX),
199 "=S" (*rEBX),
200 "=c" (*rECX),
201 "=d" (*rEDX)
202 : "a" (value));
203 return false;
204 #elif defined(_MSC_VER)
205 __asm {
206 mov eax,value
207 cpuid
208 mov esi,rEAX
209 mov dword ptr [esi],eax
210 mov esi,rEBX
211 mov dword ptr [esi],ebx
212 mov esi,rECX
213 mov dword ptr [esi],ecx
214 mov esi,rEDX
215 mov dword ptr [esi],edx
216 }
217 return false;
218 #endif
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219#endif
220 return true;
221}
222
Evan Cheng95a77fd2009-01-02 05:35:45 +0000223static void DetectFamilyModel(unsigned EAX, unsigned &Family, unsigned &Model) {
224 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
225 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
226 if (Family == 6 || Family == 0xf) {
227 if (Family == 0xf)
228 // Examine extended family ID if family ID is F.
229 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
230 // Examine extended model ID if family ID is 6 or F.
231 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
232 }
233}
234
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235void X86Subtarget::AutoDetectSubtargetFeatures() {
236 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
237 union {
238 unsigned u[3];
239 char c[12];
240 } text;
241
242 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
243 return;
244
245 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
246
247 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
248 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
249 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
250 if (ECX & 0x1) X86SSELevel = SSE3;
251 if ((ECX >> 9) & 0x1) X86SSELevel = SSSE3;
Nate Begemanb2975562008-02-03 07:18:54 +0000252 if ((ECX >> 19) & 0x1) X86SSELevel = SSE41;
253 if ((ECX >> 20) & 0x1) X86SSELevel = SSE42;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254
Evan Cheng95a77fd2009-01-02 05:35:45 +0000255 bool IsIntel = memcmp(text.c, "GenuineIntel", 12) == 0;
256 bool IsAMD = !IsIntel && memcmp(text.c, "AuthenticAMD", 12) == 0;
David Greene8bf22bc2009-06-26 22:46:54 +0000257
258 HasFMA3 = IsIntel && ((ECX >> 12) & 0x1);
259 HasAVX = ((ECX >> 28) & 0x1);
260
Evan Cheng95a77fd2009-01-02 05:35:45 +0000261 if (IsIntel || IsAMD) {
262 // Determine if bit test memory instructions are slow.
263 unsigned Family = 0;
264 unsigned Model = 0;
265 DetectFamilyModel(EAX, Family, Model);
266 IsBTMemSlow = IsAMD || (Family == 6 && Model >= 13);
267
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
269 HasX86_64 = (EDX >> 29) & 0x1;
Stefanus Du Toitfe086e62009-05-26 21:04:35 +0000270 HasSSE4A = IsAMD && ((ECX >> 6) & 0x1);
David Greene8bf22bc2009-06-26 22:46:54 +0000271 HasFMA4 = IsAMD && ((ECX >> 16) & 0x1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 }
273}
274
275static const char *GetCurrentX86CPU() {
276 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
277 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
278 return "generic";
Evan Cheng95a77fd2009-01-02 05:35:45 +0000279 unsigned Family = 0;
280 unsigned Model = 0;
281 DetectFamilyModel(EAX, Family, Model);
Evan Chengedde6842009-01-02 05:29:20 +0000282
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
284 bool Em64T = (EDX >> 29) & 0x1;
Stefanus Du Toitfe086e62009-05-26 21:04:35 +0000285 bool HasSSE3 = (ECX & 0x1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
287 union {
288 unsigned u[3];
289 char c[12];
290 } text;
291
292 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
293 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
294 switch (Family) {
295 case 3:
296 return "i386";
297 case 4:
298 return "i486";
299 case 5:
300 switch (Model) {
301 case 4: return "pentium-mmx";
302 default: return "pentium";
303 }
304 case 6:
305 switch (Model) {
306 case 1: return "pentiumpro";
307 case 3:
308 case 5:
309 case 6: return "pentium2";
310 case 7:
311 case 8:
312 case 10:
313 case 11: return "pentium3";
314 case 9:
315 case 13: return "pentium-m";
316 case 14: return "yonah";
Evan Cheng5211b422009-01-03 04:04:46 +0000317 case 15:
318 case 22: // Celeron M 540
319 return "core2";
320 case 23: // 45nm: Penryn , Wolfdale, Yorkfield (XE)
321 return "penryn";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 default: return "i686";
323 }
324 case 15: {
325 switch (Model) {
326 case 3:
327 case 4:
Evan Cheng5211b422009-01-03 04:04:46 +0000328 case 6: // same as 4, but 65nm
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 return (Em64T) ? "nocona" : "prescott";
Evan Chengcfadd3b2009-01-05 08:45:01 +0000330 case 26:
331 return "corei7";
Evan Cheng5211b422009-01-03 04:04:46 +0000332 case 28:
Evan Chengcfadd3b2009-01-05 08:45:01 +0000333 return "atom";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 default:
335 return (Em64T) ? "x86-64" : "pentium4";
336 }
337 }
338
339 default:
340 return "generic";
341 }
342 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
343 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
344 // appears to be no way to generate the wide variety of AMD-specific targets
345 // from the information returned from CPUID.
346 switch (Family) {
347 case 4:
348 return "i486";
349 case 5:
350 switch (Model) {
351 case 6:
352 case 7: return "k6";
353 case 8: return "k6-2";
354 case 9:
355 case 13: return "k6-3";
356 default: return "pentium";
357 }
358 case 6:
359 switch (Model) {
360 case 4: return "athlon-tbird";
361 case 6:
362 case 7:
363 case 8: return "athlon-mp";
364 case 10: return "athlon-xp";
365 default: return "athlon";
366 }
367 case 15:
Stefanus Du Toitfe086e62009-05-26 21:04:35 +0000368 if (HasSSE3) {
Daniel Dunbar43e3a622009-07-19 01:38:38 +0000369 return "k8-sse3";
Stefanus Du Toitfe086e62009-05-26 21:04:35 +0000370 } else {
371 switch (Model) {
372 case 1: return "opteron";
373 case 5: return "athlon-fx"; // also opteron
374 default: return "athlon64";
375 }
376 }
377 case 16:
Daniel Dunbar43e3a622009-07-19 01:38:38 +0000378 return "amdfam10";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 default:
380 return "generic";
381 }
382 } else {
383 return "generic";
384 }
385}
386
Daniel Dunbarb711cf02009-08-02 22:11:08 +0000387X86Subtarget::X86Subtarget(const std::string &TT, const std::string &FS,
388 bool is64Bit)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389 : AsmFlavor(AsmWriterFlavor)
Duncan Sandsde5f95f2008-11-28 09:29:37 +0000390 , PICStyle(PICStyles::None)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 , X86SSELevel(NoMMXSSE)
Evan Chengb6992de2008-04-16 19:03:02 +0000392 , X863DNowLevel(NoThreeDNow)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 , HasX86_64(false)
David Greene8bf22bc2009-06-26 22:46:54 +0000394 , HasSSE4A(false)
395 , HasAVX(false)
396 , HasFMA3(false)
397 , HasFMA4(false)
Evan Cheng95a77fd2009-01-02 05:35:45 +0000398 , IsBTMemSlow(false)
Chris Lattner93a2d432008-01-02 19:44:55 +0000399 , DarwinVers(0)
Dan Gohmande22f242008-05-05 18:43:07 +0000400 , IsLinux(false)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 , stackAlignment(8)
402 // FIXME: this is a known good value for Yonah. How about others?
Rafael Espindola7afa9b12007-10-31 11:52:06 +0000403 , MaxInlineSizeThreshold(128)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 , Is64Bit(is64Bit)
405 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Anton Korobeynikov11713322009-06-08 22:53:56 +0000406
407 // default to hard float ABI
408 if (FloatABIType == FloatABI::Default)
409 FloatABIType = FloatABI::Hard;
Mon P Wang078a62d2008-05-05 19:05:59 +0000410
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 // Determine default and user specified characteristics
412 if (!FS.empty()) {
413 // If feature string is not empty, parse features string.
414 std::string CPU = GetCurrentX86CPU();
415 ParseSubtargetFeatures(FS, CPU);
Edwin Török4031b792009-02-02 21:57:34 +0000416 // All X86-64 CPUs also have SSE2, however user might request no SSE via
417 // -mattr, so don't force SSELevel here.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 } else {
419 // Otherwise, use CPUID to auto-detect feature set.
420 AutoDetectSubtargetFeatures();
Dan Gohman4092bbc2009-02-03 00:04:43 +0000421 // Make sure SSE2 is enabled; it is available on all X86-64 CPUs.
422 if (Is64Bit && X86SSELevel < SSE2)
423 X86SSELevel = SSE2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 }
Dan Gohman4092bbc2009-02-03 00:04:43 +0000425
Dan Gohmand3ef6c92009-02-03 18:53:21 +0000426 // If requesting codegen for X86-64, make sure that 64-bit features
427 // are enabled.
428 if (Is64Bit)
429 HasX86_64 = true;
430
Bill Wendlingbdfa3be2009-08-03 00:11:34 +0000431 DEBUG(errs() << "Subtarget features: SSELevel " << X86SSELevel
432 << ", 3DNowLevel " << X863DNowLevel
433 << ", 64bit " << HasX86_64 << "\n");
Dan Gohman4092bbc2009-02-03 00:04:43 +0000434 assert((!Is64Bit || HasX86_64) &&
435 "64-bit code requested on a subtarget that doesn't support it!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436
437 // Set the boolean corresponding to the current target triple, or the default
438 // if one cannot be determined, to true.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 if (TT.length() > 5) {
Duncan Sandsdfd94582008-01-08 10:06:15 +0000440 size_t Pos;
Chris Lattner93a2d432008-01-02 19:44:55 +0000441 if ((Pos = TT.find("-darwin")) != std::string::npos) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 TargetType = isDarwin;
Chris Lattner93a2d432008-01-02 19:44:55 +0000443
444 // Compute the darwin version number.
445 if (isdigit(TT[Pos+7]))
446 DarwinVers = atoi(&TT[Pos+7]);
447 else
448 DarwinVers = 8; // Minimum supported darwin is Tiger.
Dan Gohmana65530a2008-05-05 00:28:39 +0000449 } else if (TT.find("linux") != std::string::npos) {
Dan Gohman2593e2b2008-05-05 16:11:31 +0000450 // Linux doesn't imply ELF, but we don't currently support anything else.
451 TargetType = isELF;
452 IsLinux = true;
Chris Lattner93a2d432008-01-02 19:44:55 +0000453 } else if (TT.find("cygwin") != std::string::npos) {
454 TargetType = isCygwin;
455 } else if (TT.find("mingw") != std::string::npos) {
456 TargetType = isMingw;
457 } else if (TT.find("win32") != std::string::npos) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 TargetType = isWindows;
Anton Korobeynikovf0ce64b2008-03-22 21:12:53 +0000459 } else if (TT.find("windows") != std::string::npos) {
460 TargetType = isWindows;
Daniel Dunbarfa0c2a82009-08-05 18:12:37 +0000461 } else if (TT.find("-cl") != std::string::npos) {
Mon P Wang23bbfc32009-02-28 00:25:30 +0000462 TargetType = isDarwin;
463 DarwinVers = 9;
464 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 }
466
467 // If the asm syntax hasn't been overridden on the command line, use whatever
468 // the target wants.
469 if (AsmFlavor == X86Subtarget::Unset) {
Chris Lattner93a2d432008-01-02 19:44:55 +0000470 AsmFlavor = (TargetType == isWindows)
471 ? X86Subtarget::Intel : X86Subtarget::ATT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 }
473
Anton Korobeynikovcdd93812008-04-23 18:16:16 +0000474 // Stack alignment is 16 bytes on Darwin (both 32 and 64 bit) and for all 64
475 // bit targets.
476 if (TargetType == isDarwin || Is64Bit)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 stackAlignment = 16;
Anton Korobeynikov06c42402008-04-12 22:12:22 +0000478
479 if (StackAlignment)
480 stackAlignment = StackAlignment;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481}