blob: 098da7eed4d0f4599bb9a2940d825b417af75014 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000036#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000037#include "llvm/Support/Compiler.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000038#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000039#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000040#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000041#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000042#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000043#include <iostream>
44
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Lang Hamese2b201b2009-05-18 19:03:16 +000062static cl::opt<bool>
63NewSpillFramework("new-spill-framework",
64 cl::desc("New spilling framework"),
65 cl::init(false), cl::Hidden);
66
Chris Lattnercd3245a2006-12-19 22:41:21 +000067static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000068linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000069 createLinearScanRegisterAllocator);
70
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071namespace {
Bill Wendlinge23e00d2007-05-08 19:02:46 +000072 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000073 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000074 RALinScan() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000075
Chris Lattnercbb56252004-11-18 02:42:27 +000076 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +000077 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +000078 private:
Chris Lattnerb9805782005-08-23 22:27:31 +000079 /// RelatedRegClasses - This structure is built the first time a function is
80 /// compiled, and keeps track of which register classes have registers that
81 /// belong to multiple classes or have aliases that are in other classes.
82 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +000083 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +000084
Evan Cheng206d1852009-04-20 08:01:12 +000085 // NextReloadMap - For each register in the map, it maps to the another
86 // register which is defined by a reload from the same stack slot and
87 // both reloads are in the same basic block.
88 DenseMap<unsigned, unsigned> NextReloadMap;
89
90 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
91 // un-favored for allocation.
92 SmallSet<unsigned, 8> DowngradedRegs;
93
94 // DowngradeMap - A map from virtual registers to physical registers being
95 // downgraded for the virtual registers.
96 DenseMap<unsigned, unsigned> DowngradeMap;
97
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000098 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +000099 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000100 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000101 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000102 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000103 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000104 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000105 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000106 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000107
108 /// handled_ - Intervals are added to the handled_ set in the order of their
109 /// start value. This is uses for backtracking.
110 std::vector<LiveInterval*> handled_;
111
112 /// fixed_ - Intervals that correspond to machine registers.
113 ///
114 IntervalPtrs fixed_;
115
116 /// active_ - Intervals that are currently being processed, and which have a
117 /// live range active for the current point.
118 IntervalPtrs active_;
119
120 /// inactive_ - Intervals that are currently being processed, but which have
121 /// a hold at the current point.
122 IntervalPtrs inactive_;
123
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000125 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000126 greater_ptr<LiveInterval> > IntervalHeap;
127 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000128
129 /// regUse_ - Tracks register usage.
130 SmallVector<unsigned, 32> regUse_;
131 SmallVector<unsigned, 32> regUseBackUp_;
132
133 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000134 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000135
Lang Hames87e3bca2009-05-06 02:36:21 +0000136 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000137
Lang Hamese2b201b2009-05-18 19:03:16 +0000138 std::auto_ptr<Spiller> spiller_;
139
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000140 public:
141 virtual const char* getPassName() const {
142 return "Linear Scan Register Allocator";
143 }
144
145 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000146 AU.addRequired<LiveIntervals>();
Owen Anderson95dad832008-10-07 20:22:28 +0000147 if (StrongPHIElim)
148 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000149 // Make sure PassManager knows which analyses to make available
150 // to coalescing and which analyses coalescing invalidates.
151 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000152 if (PreSplitIntervals)
153 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000154 AU.addRequired<LiveStacks>();
155 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000156 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000157 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000158 AU.addRequired<VirtRegMap>();
159 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000160 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000161 MachineFunctionPass::getAnalysisUsage(AU);
162 }
163
164 /// runOnMachineFunction - register allocate the whole function
165 bool runOnMachineFunction(MachineFunction&);
166
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000167 private:
168 /// linearScan - the linear scan algorithm
169 void linearScan();
170
Chris Lattnercbb56252004-11-18 02:42:27 +0000171 /// initIntervalSets - initialize the interval sets.
172 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000173 void initIntervalSets();
174
Chris Lattnercbb56252004-11-18 02:42:27 +0000175 /// processActiveIntervals - expire old intervals and move non-overlapping
176 /// ones to the inactive list.
177 void processActiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000178
Chris Lattnercbb56252004-11-18 02:42:27 +0000179 /// processInactiveIntervals - expire old intervals and move overlapping
180 /// ones to the active list.
181 void processInactiveIntervals(unsigned CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000182
Evan Cheng206d1852009-04-20 08:01:12 +0000183 /// hasNextReloadInterval - Return the next liveinterval that's being
184 /// defined by a reload from the same SS as the specified one.
185 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
186
187 /// DowngradeRegister - Downgrade a register for allocation.
188 void DowngradeRegister(LiveInterval *li, unsigned Reg);
189
190 /// UpgradeRegister - Upgrade a register for allocation.
191 void UpgradeRegister(unsigned Reg);
192
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000193 /// assignRegOrStackSlotAtInterval - assign a register if one
194 /// is available, or spill.
195 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
196
Evan Cheng5d088fe2009-03-23 22:57:19 +0000197 void updateSpillWeights(std::vector<float> &Weights,
198 unsigned reg, float weight,
199 const TargetRegisterClass *RC);
200
Evan Cheng3e172252008-06-20 21:45:16 +0000201 /// findIntervalsToSpill - Determine the intervals to spill for the
202 /// specified interval. It's passed the physical registers whose spill
203 /// weight is the lowest among all the registers whose live intervals
204 /// conflict with the interval.
205 void findIntervalsToSpill(LiveInterval *cur,
206 std::vector<std::pair<unsigned,float> > &Candidates,
207 unsigned NumCands,
208 SmallVector<LiveInterval*, 8> &SpillIntervals);
209
Evan Chengc92da382007-11-03 07:20:12 +0000210 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
211 /// try allocate the definition the same register as the source register
212 /// if the register is not defined during live time of the interval. This
213 /// eliminate a copy. This is used to coalesce copies which were not
214 /// coalesced away before allocation either due to dest and src being in
215 /// different register classes or because the coalescer was overly
216 /// conservative.
217 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
218
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000220 /// Register usage / availability tracking helpers.
221 ///
222
223 void initRegUses() {
224 regUse_.resize(tri_->getNumRegs(), 0);
225 regUseBackUp_.resize(tri_->getNumRegs(), 0);
226 }
227
228 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000229#ifndef NDEBUG
230 // Verify all the registers are "freed".
231 bool Error = false;
232 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
233 if (regUse_[i] != 0) {
234 cerr << tri_->getName(i) << " is still in use!\n";
235 Error = true;
236 }
237 }
238 if (Error)
239 abort();
240#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000241 regUse_.clear();
242 regUseBackUp_.clear();
243 }
244
245 void addRegUse(unsigned physReg) {
246 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
247 "should be physical register!");
248 ++regUse_[physReg];
249 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
250 ++regUse_[*as];
251 }
252
253 void delRegUse(unsigned physReg) {
254 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
255 "should be physical register!");
256 assert(regUse_[physReg] != 0);
257 --regUse_[physReg];
258 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
259 assert(regUse_[*as] != 0);
260 --regUse_[*as];
261 }
262 }
263
264 bool isRegAvail(unsigned physReg) const {
265 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
266 "should be physical register!");
267 return regUse_[physReg] == 0;
268 }
269
270 void backUpRegUses() {
271 regUseBackUp_ = regUse_;
272 }
273
274 void restoreRegUses() {
275 regUse_ = regUseBackUp_;
276 }
277
278 ///
279 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000280 ///
281
Chris Lattnercbb56252004-11-18 02:42:27 +0000282 /// getFreePhysReg - return a free physical register for this virtual
283 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000284 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng206d1852009-04-20 08:01:12 +0000285 unsigned getFreePhysReg(const TargetRegisterClass *RC,
286 unsigned MaxInactiveCount,
287 SmallVector<unsigned, 256> &inactiveCounts,
288 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289
290 /// assignVirt2StackSlot - assigns this virtual register to a
291 /// stack slot. returns the stack slot
292 int assignVirt2StackSlot(unsigned virtReg);
293
Chris Lattnerb9805782005-08-23 22:27:31 +0000294 void ComputeRelatedRegClasses();
295
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 template <typename ItTy>
297 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000298 if (str) DOUT << str << " intervals:\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 for (; i != e; ++i) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000300 DOUT << "\t" << *i->first << " -> ";
Chris Lattnercbb56252004-11-18 02:42:27 +0000301 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000302 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 reg = vrm_->getPhys(reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000304 }
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000305 DOUT << tri_->getName(reg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 }
307 }
308 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000309 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000310}
311
Evan Cheng3f32d652008-06-04 09:18:41 +0000312static RegisterPass<RALinScan>
313X("linearscan-regalloc", "Linear Scan Register Allocator");
314
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000315void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000316 // First pass, add all reg classes to the union, and determine at least one
317 // reg class that each register is in.
318 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000319 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
320 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000321 RelatedRegClasses.insert(*RCI);
322 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
323 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000324 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000325
326 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
327 if (PRC) {
328 // Already processed this register. Just make sure we know that
329 // multiple register classes share a register.
330 RelatedRegClasses.unionSets(PRC, *RCI);
331 } else {
332 PRC = *RCI;
333 }
334 }
335 }
336
337 // Second pass, now that we know conservatively what register classes each reg
338 // belongs to, add info about aliases. We don't need to do this for targets
339 // without register aliases.
340 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000341 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000342 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
343 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000344 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000345 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
346}
347
Evan Chengc92da382007-11-03 07:20:12 +0000348/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
349/// try allocate the definition the same register as the source register
350/// if the register is not defined during live time of the interval. This
351/// eliminate a copy. This is used to coalesce copies which were not
352/// coalesced away before allocation either due to dest and src being in
353/// different register classes or because the coalescer was overly
354/// conservative.
355unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng9aeaf752007-11-04 08:32:21 +0000356 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000357 return Reg;
358
Evan Chengd0deec22009-01-20 00:16:18 +0000359 VNInfo *vni = cur.begin()->valno;
Evan Chengc92da382007-11-03 07:20:12 +0000360 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
361 return Reg;
362 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengeca24fb2009-05-12 23:07:00 +0000363 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg, PhysReg;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000364 if (!CopyMI ||
365 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc92da382007-11-03 07:20:12 +0000366 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000367 PhysReg = SrcReg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000368 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000369 if (!vrm_->isAssignedReg(SrcReg))
370 return Reg;
Evan Chengeca24fb2009-05-12 23:07:00 +0000371 PhysReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000372 }
Evan Chengeca24fb2009-05-12 23:07:00 +0000373 if (Reg == PhysReg)
Evan Chengc92da382007-11-03 07:20:12 +0000374 return Reg;
375
Evan Cheng841ee1a2008-09-18 22:38:47 +0000376 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000377 if (!RC->contains(PhysReg))
Evan Chengc92da382007-11-03 07:20:12 +0000378 return Reg;
379
380 // Try to coalesce.
Evan Chengeca24fb2009-05-12 23:07:00 +0000381 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, PhysReg)) {
382 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(PhysReg)
Bill Wendling74ab84c2008-02-26 21:11:01 +0000383 << '\n';
Evan Chengc92da382007-11-03 07:20:12 +0000384 vrm_->clearVirt(cur.reg);
Evan Chengeca24fb2009-05-12 23:07:00 +0000385 vrm_->assignVirt2Phys(cur.reg, PhysReg);
386
387 // Remove unnecessary kills since a copy does not clobber the register.
388 if (li_->hasInterval(SrcReg)) {
389 LiveInterval &SrcLI = li_->getInterval(SrcReg);
390 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(cur.reg),
391 E = mri_->reg_end(); I != E; ++I) {
392 MachineOperand &O = I.getOperand();
393 if (!O.isUse() || !O.isKill())
394 continue;
395 MachineInstr *MI = &*I;
396 if (SrcLI.liveAt(li_->getDefIndex(li_->getInstructionIndex(MI))))
397 O.setIsKill(false);
398 }
399 }
400
Evan Chengc92da382007-11-03 07:20:12 +0000401 ++NumCoalesce;
402 return SrcReg;
403 }
404
405 return Reg;
406}
407
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000408bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000409 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000410 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000412 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000413 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000414 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000415 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000416 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000417 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000418
David Greene2c17c4d2007-09-06 16:18:45 +0000419 // We don't run the coalescer here because we have no reason to
420 // interact with it. If the coalescer requires interaction, it
421 // won't do anything. If it doesn't require interaction, we assume
422 // it was run as a separate pass.
423
Chris Lattnerb9805782005-08-23 22:27:31 +0000424 // If this is the first function compiled, compute the related reg classes.
425 if (RelatedRegClasses.empty())
426 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000427
428 // Also resize register usage trackers.
429 initRegUses();
430
Owen Anderson49c8aa02009-03-13 05:55:11 +0000431 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000432 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000433
434 if (NewSpillFramework) {
Lang Hamesf41538d2009-06-02 16:53:25 +0000435 spiller_.reset(createSpiller(mf_, li_, ls_, vrm_));
Lang Hamese2b201b2009-05-18 19:03:16 +0000436 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000437
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000438 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000439
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000440 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000441
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000442 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000443 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000444
Dan Gohman51cd9d62008-06-23 23:51:16 +0000445 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000446
447 finalizeRegUses();
448
Chris Lattnercbb56252004-11-18 02:42:27 +0000449 fixed_.clear();
450 active_.clear();
451 inactive_.clear();
452 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000453 NextReloadMap.clear();
454 DowngradedRegs.clear();
455 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000456 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000457
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000458 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000459}
460
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000461/// initIntervalSets - initialize the interval sets.
462///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000463void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000464{
465 assert(unhandled_.empty() && fixed_.empty() &&
466 active_.empty() && inactive_.empty() &&
467 "interval sets should be empty on initialization");
468
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000469 handled_.reserve(li_->getNumIntervals());
470
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000471 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000472 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng841ee1a2008-09-18 22:38:47 +0000473 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson03857b22008-08-13 21:49:13 +0000474 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000475 } else
Owen Anderson03857b22008-08-13 21:49:13 +0000476 unhandled_.push(i->second);
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000477 }
478}
479
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000480void RALinScan::linearScan()
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000481{
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 // linear scan algorithm
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000483 DOUT << "********** LINEAR SCAN **********\n";
484 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000485
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000486 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487
488 while (!unhandled_.empty()) {
489 // pick the interval with the earliest start point
490 LiveInterval* cur = unhandled_.top();
491 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000492 ++NumIters;
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000493 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494
Evan Chengf30a49d2008-04-03 16:40:27 +0000495 if (!cur->empty()) {
496 processActiveIntervals(cur->beginNumber());
497 processInactiveIntervals(cur->beginNumber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498
Evan Chengf30a49d2008-04-03 16:40:27 +0000499 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
500 "Can only allocate virtual registers!");
501 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000502
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000503 // Allocating a virtual register. try to find a free
504 // physical register or spill an interval (possibly this one) in order to
505 // assign it one.
506 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000508 DEBUG(printIntervals("active", active_.begin(), active_.end()));
509 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000510 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000511
Evan Cheng5b16cd22009-05-01 01:03:49 +0000512 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000513 while (!active_.empty()) {
514 IntervalPtr &IP = active_.back();
515 unsigned reg = IP.first->reg;
516 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000517 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000518 "Can only allocate virtual registers!");
519 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000520 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000521 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000523
Evan Cheng5b16cd22009-05-01 01:03:49 +0000524 // Expire any remaining inactive intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000525 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling87075ca2007-11-15 00:40:48 +0000526 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Cheng11923cc2007-10-16 21:09:14 +0000527 DOUT << "\tinterval " << *i->first << " expired\n");
528 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000529
Evan Cheng81a03822007-11-17 00:40:40 +0000530 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000531 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000532 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000533 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000534 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000535 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000536 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000537 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000538 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000539 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000540 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000541 if (!Reg)
542 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000543 // Ignore splited live intervals.
544 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
545 continue;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000546 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
547 I != E; ++I) {
548 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000549 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000550 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
551 if (LiveInMBBs[i] != EntryMBB)
552 LiveInMBBs[i]->addLiveIn(Reg);
Evan Chenga5bfc972007-10-17 06:53:44 +0000553 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000554 }
555 }
556 }
557
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000558 DOUT << *vrm_;
Evan Chengc781a242009-05-03 18:32:42 +0000559
560 // Look for physical registers that end up not being allocated even though
561 // register allocator had to spill other registers in its register class.
562 if (ls_->getNumIntervals() == 0)
563 return;
564 if (!vrm_->FindUnusedRegisters(tri_, li_))
565 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000566}
567
Chris Lattnercbb56252004-11-18 02:42:27 +0000568/// processActiveIntervals - expire old intervals and move non-overlapping ones
569/// to the inactive list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000570void RALinScan::processActiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000571{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000572 DOUT << "\tprocessing active intervals:\n";
Chris Lattner23b71c12004-11-18 01:29:39 +0000573
Chris Lattnercbb56252004-11-18 02:42:27 +0000574 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
575 LiveInterval *Interval = active_[i].first;
576 LiveInterval::iterator IntervalPos = active_[i].second;
577 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000578
Chris Lattnercbb56252004-11-18 02:42:27 +0000579 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
580
581 if (IntervalPos == Interval->end()) { // Remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000582 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000583 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000584 "Can only allocate virtual registers!");
585 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000586 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000587
588 // Pop off the end of the list.
589 active_[i] = active_.back();
590 active_.pop_back();
591 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000592
Chris Lattnercbb56252004-11-18 02:42:27 +0000593 } else if (IntervalPos->start > CurPoint) {
594 // Move inactive intervals to inactive list.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000595 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000596 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000597 "Can only allocate virtual registers!");
598 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000599 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000600 // add to inactive.
601 inactive_.push_back(std::make_pair(Interval, IntervalPos));
602
603 // Pop off the end of the list.
604 active_[i] = active_.back();
605 active_.pop_back();
606 --i; --e;
607 } else {
608 // Otherwise, just update the iterator position.
609 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000610 }
611 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000612}
613
Chris Lattnercbb56252004-11-18 02:42:27 +0000614/// processInactiveIntervals - expire old intervals and move overlapping
615/// ones to the active list.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000616void RALinScan::processInactiveIntervals(unsigned CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000617{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000618 DOUT << "\tprocessing inactive intervals:\n";
Chris Lattner365b95f2004-11-18 04:13:02 +0000619
Chris Lattnercbb56252004-11-18 02:42:27 +0000620 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
621 LiveInterval *Interval = inactive_[i].first;
622 LiveInterval::iterator IntervalPos = inactive_[i].second;
623 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000624
Chris Lattnercbb56252004-11-18 02:42:27 +0000625 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000626
Chris Lattnercbb56252004-11-18 02:42:27 +0000627 if (IntervalPos == Interval->end()) { // remove expired intervals.
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000628 DOUT << "\t\tinterval " << *Interval << " expired\n";
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000629
Chris Lattnercbb56252004-11-18 02:42:27 +0000630 // Pop off the end of the list.
631 inactive_[i] = inactive_.back();
632 inactive_.pop_back();
633 --i; --e;
634 } else if (IntervalPos->start <= CurPoint) {
635 // move re-activated intervals in active list
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000636 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000637 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000638 "Can only allocate virtual registers!");
639 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000640 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000641 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000642 active_.push_back(std::make_pair(Interval, IntervalPos));
643
644 // Pop off the end of the list.
645 inactive_[i] = inactive_.back();
646 inactive_.pop_back();
647 --i; --e;
648 } else {
649 // Otherwise, just update the iterator position.
650 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000651 }
652 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000653}
654
Chris Lattnercbb56252004-11-18 02:42:27 +0000655/// updateSpillWeights - updates the spill weights of the specifed physical
656/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000657void RALinScan::updateSpillWeights(std::vector<float> &Weights,
658 unsigned reg, float weight,
659 const TargetRegisterClass *RC) {
660 SmallSet<unsigned, 4> Processed;
661 SmallSet<unsigned, 4> SuperAdded;
662 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000663 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000664 Processed.insert(reg);
665 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000666 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000667 Processed.insert(*as);
668 if (tri_->isSubRegister(*as, reg) &&
669 SuperAdded.insert(*as) &&
670 RC->contains(*as)) {
671 Supers.push_back(*as);
672 }
673 }
674
675 // If the alias is a super-register, and the super-register is in the
676 // register class we are trying to allocate. Then add the weight to all
677 // sub-registers of the super-register even if they are not aliases.
678 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
679 // bl should get the same spill weight otherwise it will be choosen
680 // as a spill candidate since spilling bh doesn't make ebx available.
681 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000682 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
683 if (!Processed.count(*sr))
684 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000685 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000686}
687
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000688static
689RALinScan::IntervalPtrs::iterator
690FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
691 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
692 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000693 if (I->first == LI) return I;
694 return IP.end();
695}
696
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000697static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000698 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000699 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000700 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
701 IP.second, Point);
702 if (I != IP.first->begin()) --I;
703 IP.second = I;
704 }
705}
Chris Lattnercbb56252004-11-18 02:42:27 +0000706
Evan Cheng3f32d652008-06-04 09:18:41 +0000707/// addStackInterval - Create a LiveInterval for stack if the specified live
708/// interval has been spilled.
709static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000710 LiveIntervals *li_,
711 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000712 int SS = vrm_.getStackSlot(cur->reg);
713 if (SS == VirtRegMap::NO_STACK_SLOT)
714 return;
Evan Chengc781a242009-05-03 18:32:42 +0000715
716 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
717 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000718
Evan Cheng3f32d652008-06-04 09:18:41 +0000719 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000720 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000721 VNI = SI.getValNumInfo(0);
722 else
723 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
724
725 LiveInterval &RI = li_->getInterval(cur->reg);
726 // FIXME: This may be overly conservative.
727 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000728}
729
Evan Cheng3e172252008-06-20 21:45:16 +0000730/// getConflictWeight - Return the number of conflicts between cur
731/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000732static
733float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
734 MachineRegisterInfo *mri_,
735 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000736 float Conflicts = 0;
737 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
738 E = mri_->reg_end(); I != E; ++I) {
739 MachineInstr *MI = &*I;
740 if (cur->liveAt(li_->getInstructionIndex(MI))) {
741 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
742 Conflicts += powf(10.0f, (float)loopDepth);
743 }
744 }
745 return Conflicts;
746}
747
748/// findIntervalsToSpill - Determine the intervals to spill for the
749/// specified interval. It's passed the physical registers whose spill
750/// weight is the lowest among all the registers whose live intervals
751/// conflict with the interval.
752void RALinScan::findIntervalsToSpill(LiveInterval *cur,
753 std::vector<std::pair<unsigned,float> > &Candidates,
754 unsigned NumCands,
755 SmallVector<LiveInterval*, 8> &SpillIntervals) {
756 // We have figured out the *best* register to spill. But there are other
757 // registers that are pretty good as well (spill weight within 3%). Spill
758 // the one that has fewest defs and uses that conflict with cur.
759 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
760 SmallVector<LiveInterval*, 8> SLIs[3];
761
762 DOUT << "\tConsidering " << NumCands << " candidates: ";
763 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
764 DOUT << tri_->getName(Candidates[i].first) << " ";
765 DOUT << "\n";);
766
767 // Calculate the number of conflicts of each candidate.
768 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
769 unsigned Reg = i->first->reg;
770 unsigned PhysReg = vrm_->getPhys(Reg);
771 if (!cur->overlapsFrom(*i->first, i->second))
772 continue;
773 for (unsigned j = 0; j < NumCands; ++j) {
774 unsigned Candidate = Candidates[j].first;
775 if (tri_->regsOverlap(PhysReg, Candidate)) {
776 if (NumCands > 1)
777 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
778 SLIs[j].push_back(i->first);
779 }
780 }
781 }
782
783 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
784 unsigned Reg = i->first->reg;
785 unsigned PhysReg = vrm_->getPhys(Reg);
786 if (!cur->overlapsFrom(*i->first, i->second-1))
787 continue;
788 for (unsigned j = 0; j < NumCands; ++j) {
789 unsigned Candidate = Candidates[j].first;
790 if (tri_->regsOverlap(PhysReg, Candidate)) {
791 if (NumCands > 1)
792 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
793 SLIs[j].push_back(i->first);
794 }
795 }
796 }
797
798 // Which is the best candidate?
799 unsigned BestCandidate = 0;
800 float MinConflicts = Conflicts[0];
801 for (unsigned i = 1; i != NumCands; ++i) {
802 if (Conflicts[i] < MinConflicts) {
803 BestCandidate = i;
804 MinConflicts = Conflicts[i];
805 }
806 }
807
808 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
809 std::back_inserter(SpillIntervals));
810}
811
812namespace {
813 struct WeightCompare {
814 typedef std::pair<unsigned, float> RegWeightPair;
815 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
816 return LHS.second < RHS.second;
817 }
818 };
819}
820
821static bool weightsAreClose(float w1, float w2) {
822 if (!NewHeuristic)
823 return false;
824
825 float diff = w1 - w2;
826 if (diff <= 0.02f) // Within 0.02f
827 return true;
828 return (diff / w2) <= 0.05f; // Within 5%.
829}
830
Evan Cheng206d1852009-04-20 08:01:12 +0000831LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
832 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
833 if (I == NextReloadMap.end())
834 return 0;
835 return &li_->getInterval(I->second);
836}
837
838void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
839 bool isNew = DowngradedRegs.insert(Reg);
840 isNew = isNew; // Silence compiler warning.
841 assert(isNew && "Multiple reloads holding the same register?");
842 DowngradeMap.insert(std::make_pair(li->reg, Reg));
843 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
844 isNew = DowngradedRegs.insert(*AS);
845 isNew = isNew; // Silence compiler warning.
846 assert(isNew && "Multiple reloads holding the same register?");
847 DowngradeMap.insert(std::make_pair(li->reg, *AS));
848 }
849 ++NumDowngrade;
850}
851
852void RALinScan::UpgradeRegister(unsigned Reg) {
853 if (Reg) {
854 DowngradedRegs.erase(Reg);
855 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
856 DowngradedRegs.erase(*AS);
857 }
858}
859
860namespace {
861 struct LISorter {
862 bool operator()(LiveInterval* A, LiveInterval* B) {
863 return A->beginNumber() < B->beginNumber();
864 }
865 };
866}
867
Chris Lattnercbb56252004-11-18 02:42:27 +0000868/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
869/// spill.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000870void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000871{
Bill Wendling54fcc7f2006-11-17 00:50:36 +0000872 DOUT << "\tallocating current interval: ";
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000873
Evan Chengf30a49d2008-04-03 16:40:27 +0000874 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000875 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000876 if (cur->empty()) {
877 unsigned physReg = cur->preference;
878 if (!physReg)
879 physReg = *RC->allocation_order_begin(*mf_);
880 DOUT << tri_->getName(physReg) << '\n';
881 // Note the register is not really in use.
882 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000883 return;
884 }
885
Evan Cheng5b16cd22009-05-01 01:03:49 +0000886 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000887
Chris Lattnera6c17502005-08-22 20:20:42 +0000888 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Chris Lattner365b95f2004-11-18 04:13:02 +0000889 unsigned StartPosition = cur->beginNumber();
Chris Lattnerb9805782005-08-23 22:27:31 +0000890 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000891
Evan Chengd0deec22009-01-20 00:16:18 +0000892 // If start of this live interval is defined by a move instruction and its
893 // source is assigned a physical register that is compatible with the target
894 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000895 // This can happen when the move is from a larger register class to a smaller
896 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengd0deec22009-01-20 00:16:18 +0000897 if (!cur->preference && cur->hasAtLeastOneValue()) {
898 VNInfo *vni = cur->begin()->valno;
Evan Chengc92da382007-11-03 07:20:12 +0000899 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
900 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000901 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
902 if (CopyMI &&
903 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000904 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000905 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000906 Reg = SrcReg;
907 else if (vrm_->isAssignedReg(SrcReg))
908 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000909 if (Reg) {
910 if (SrcSubReg)
911 Reg = tri_->getSubReg(Reg, SrcSubReg);
912 if (DstSubReg)
913 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
914 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
915 cur->preference = Reg;
916 }
Evan Chengc92da382007-11-03 07:20:12 +0000917 }
918 }
919 }
920
Evan Cheng5b16cd22009-05-01 01:03:49 +0000921 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +0000922 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000923 for (IntervalPtrs::const_iterator i = inactive_.begin(),
924 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000925 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000926 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +0000927 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +0000928 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000929 // If this is not in a related reg class to the register we're allocating,
930 // don't check it.
931 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
932 cur->overlapsFrom(*i->first, i->second-1)) {
933 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000934 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +0000935 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000936 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000937 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000938
939 // Speculatively check to see if we can get a register right now. If not,
940 // we know we won't be able to by adding more constraints. If so, we can
941 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
942 // is very bad (it contains all callee clobbered registers for any functions
943 // with a call), so we want to avoid doing that if possible.
944 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000945 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +0000946 if (physReg) {
947 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +0000948 // conflict with it. Check to see if we conflict with it or any of its
949 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +0000950 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000951 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +0000952 RegAliases.insert(*AS);
953
Chris Lattnera411cbc2005-08-22 20:59:30 +0000954 bool ConflictsWithFixed = false;
955 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +0000956 IntervalPtr &IP = fixed_[i];
957 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000958 // Okay, this reg is on the fixed list. Check to see if we actually
959 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000960 LiveInterval *I = IP.first;
961 if (I->endNumber() > StartPosition) {
962 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
963 IP.second = II;
964 if (II != I->begin() && II->start > StartPosition)
965 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +0000966 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000967 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +0000968 break;
969 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000970 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000971 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000972 }
Chris Lattnera411cbc2005-08-22 20:59:30 +0000973
974 // Okay, the register picked by our speculative getFreePhysReg call turned
975 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +0000976 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000977 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000978 // For every interval in fixed we overlap with, mark the register as not
979 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +0000980 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
981 IntervalPtr &IP = fixed_[i];
982 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +0000983
984 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
985 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
986 I->endNumber() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +0000987 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
988 IP.second = II;
989 if (II != I->begin() && II->start > StartPosition)
990 --II;
991 if (cur->overlapsFrom(*I, II)) {
992 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000993 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +0000994 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
995 }
996 }
997 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000998
Evan Cheng5b16cd22009-05-01 01:03:49 +0000999 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001000 // future, see if there are any registers available.
1001 physReg = getFreePhysReg(cur);
1002 }
1003 }
1004
Chris Lattnera6c17502005-08-22 20:20:42 +00001005 // Restore the physical register tracker, removing information about the
1006 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001007 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001008
Evan Cheng5b16cd22009-05-01 01:03:49 +00001009 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001010 // the free physical register and add this interval to the active
1011 // list.
1012 if (physReg) {
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001013 DOUT << tri_->getName(physReg) << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001014 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001015 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001016 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001017 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001018
1019 // "Upgrade" the physical register since it has been allocated.
1020 UpgradeRegister(physReg);
1021 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1022 // "Downgrade" physReg to try to keep physReg from being allocated until
1023 // the next reload from the same SS is allocated.
1024 NextReloadLI->preference = physReg;
1025 DowngradeRegister(cur, physReg);
1026 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001027 return;
1028 }
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001029 DOUT << "no free registers\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001030
Chris Lattnera6c17502005-08-22 20:20:42 +00001031 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001032 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001033 for (std::vector<std::pair<unsigned, float> >::iterator
1034 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001035 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001036
1037 // for each interval in active, update spill weights.
1038 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1039 i != e; ++i) {
1040 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001041 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001042 "Can only allocate virtual registers!");
1043 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001044 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001045 }
1046
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001047 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001048
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001049 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001050 float minWeight = HUGE_VALF;
Evan Cheng5d088fe2009-03-23 22:57:19 +00001051 unsigned minReg = 0; /*cur->preference*/; // Try the pref register first.
Evan Cheng3e172252008-06-20 21:45:16 +00001052
1053 bool Found = false;
1054 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001055 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1056 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1057 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1058 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001059 float regWeight = SpillWeights[reg];
1060 if (minWeight > regWeight)
1061 Found = true;
1062 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001063 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001064
1065 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001066 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001067 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1068 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1069 unsigned reg = *i;
1070 // No need to worry about if the alias register size < regsize of RC.
1071 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001072 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1073 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001074 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001075 }
Evan Cheng3e172252008-06-20 21:45:16 +00001076
1077 // Sort all potential spill candidates by weight.
1078 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
1079 minReg = RegsWeights[0].first;
1080 minWeight = RegsWeights[0].second;
1081 if (minWeight == HUGE_VALF) {
1082 // All registers must have inf weight. Just grab one!
1083 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001084 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001085 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001086 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001087 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001088 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1089 // in fixed_. Reset them.
1090 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1091 IntervalPtr &IP = fixed_[i];
1092 LiveInterval *I = IP.first;
1093 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1094 IP.second = I->advanceTo(I->begin(), StartPosition);
1095 }
1096
Evan Cheng206d1852009-04-20 08:01:12 +00001097 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001098 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001099 } else {
Evan Cheng2824a652009-03-23 18:24:37 +00001100 cerr << "Ran out of registers during register allocation!\n";
1101 exit(1);
1102 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001103 return;
1104 }
Evan Cheng3e172252008-06-20 21:45:16 +00001105 }
1106
1107 // Find up to 3 registers to consider as spill candidates.
1108 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1109 while (LastCandidate > 1) {
1110 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1111 break;
1112 --LastCandidate;
1113 }
1114
1115 DOUT << "\t\tregister(s) with min weight(s): ";
1116 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
1117 DOUT << tri_->getName(RegsWeights[i].first)
1118 << " (" << RegsWeights[i].second << ")\n");
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001119
Evan Cheng206d1852009-04-20 08:01:12 +00001120 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001121 // add any added intervals back to unhandled, and restart
1122 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001123 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001124 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengdc377862008-09-30 15:44:16 +00001125 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001126 std::vector<LiveInterval*> added;
1127
1128 if (!NewSpillFramework) {
1129 added = li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_);
Lang Hamesf41538d2009-06-02 16:53:25 +00001130 } else {
Lang Hamese2b201b2009-05-18 19:03:16 +00001131 added = spiller_->spill(cur);
1132 }
1133
Evan Cheng206d1852009-04-20 08:01:12 +00001134 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001135 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001136 if (added.empty())
1137 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001138
Evan Cheng206d1852009-04-20 08:01:12 +00001139 // Merge added with unhandled. Note that we have already sorted
1140 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001141 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001142 // This also update the NextReloadMap. That is, it adds mapping from a
1143 // register defined by a reload from SS to the next reload from SS in the
1144 // same basic block.
1145 MachineBasicBlock *LastReloadMBB = 0;
1146 LiveInterval *LastReload = 0;
1147 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1148 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1149 LiveInterval *ReloadLi = added[i];
1150 if (ReloadLi->weight == HUGE_VALF &&
1151 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1152 unsigned ReloadIdx = ReloadLi->beginNumber();
1153 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1154 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1155 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1156 // Last reload of same SS is in the same MBB. We want to try to
1157 // allocate both reloads the same register and make sure the reg
1158 // isn't clobbered in between if at all possible.
1159 assert(LastReload->beginNumber() < ReloadIdx);
1160 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1161 }
1162 LastReloadMBB = ReloadMBB;
1163 LastReload = ReloadLi;
1164 LastReloadSS = ReloadSS;
1165 }
1166 unhandled_.push(ReloadLi);
1167 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001168 return;
1169 }
1170
Chris Lattner19828d42004-11-18 03:49:30 +00001171 ++NumBacktracks;
1172
Evan Cheng206d1852009-04-20 08:01:12 +00001173 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001174 // to re-run at least this iteration. Since we didn't modify it it
1175 // should go back right in the front of the list
1176 unhandled_.push(cur);
1177
Dan Gohman6f0d0242008-02-10 18:45:23 +00001178 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001179 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001180
Evan Cheng3e172252008-06-20 21:45:16 +00001181 // We spill all intervals aliasing the register with
1182 // minimum weight, rollback to the interval with the earliest
1183 // start point and let the linear scan algorithm run again
1184 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001185
Evan Cheng3e172252008-06-20 21:45:16 +00001186 // Determine which intervals have to be spilled.
1187 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1188
1189 // Set of spilled vregs (used later to rollback properly)
1190 SmallSet<unsigned, 8> spilled;
1191
1192 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001193 // in handled we need to roll back
Lang Hamesf41538d2009-06-02 16:53:25 +00001194
Lang Hamesf41538d2009-06-02 16:53:25 +00001195 LiveInterval *earliestStartInterval = cur;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001196
Evan Cheng3e172252008-06-20 21:45:16 +00001197 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001198 // want to clear (and its aliases). We only spill those that overlap with the
1199 // current interval as the rest do not affect its allocation. we also keep
1200 // track of the earliest start of all spilled live intervals since this will
1201 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001202 std::vector<LiveInterval*> added;
1203 while (!spillIs.empty()) {
Lang Hamesf41538d2009-06-02 16:53:25 +00001204 bool epicFail = false;
Evan Cheng3e172252008-06-20 21:45:16 +00001205 LiveInterval *sli = spillIs.back();
1206 spillIs.pop_back();
1207 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
Lang Hamesf41538d2009-06-02 16:53:25 +00001208 earliestStartInterval =
1209 (earliestStartInterval->beginNumber() < sli->beginNumber()) ?
1210 earliestStartInterval : sli;
Lang Hamesfcad1722009-06-04 01:04:22 +00001211
Lang Hamesf41538d2009-06-02 16:53:25 +00001212 std::vector<LiveInterval*> newIs;
1213 if (!NewSpillFramework) {
1214 newIs = li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_);
1215 } else {
1216 newIs = spiller_->spill(sli);
1217 }
Evan Chengc781a242009-05-03 18:32:42 +00001218 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001219 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
1220 spilled.insert(sli->reg);
Lang Hamesf41538d2009-06-02 16:53:25 +00001221
Lang Hamesf41538d2009-06-02 16:53:25 +00001222 if (epicFail) {
1223 //abort();
1224 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001225 }
1226
Lang Hamesfcad1722009-06-04 01:04:22 +00001227 unsigned earliestStart = earliestStartInterval->beginNumber();
Lang Hamesf41538d2009-06-02 16:53:25 +00001228
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001229 DOUT << "\t\trolling back to: " << earliestStart << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001230
1231 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001232 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001233 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001234 while (!handled_.empty()) {
1235 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001236 // If this interval starts before t we are done.
Chris Lattner23b71c12004-11-18 01:29:39 +00001237 if (i->beginNumber() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001238 break;
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001239 DOUT << "\t\t\tundo changes for: " << *i << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001240 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001241
1242 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001243 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001244 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001245 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001246 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001247 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001248 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001249 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001250 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001251 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001252 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001253 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001254 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001255 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001257 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001258 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001259 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001260 "Can only allocate virtual registers!");
1261 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001262 unhandled_.push(i);
1263 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001264
Evan Cheng206d1852009-04-20 08:01:12 +00001265 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1266 if (ii == DowngradeMap.end())
1267 // It interval has a preference, it must be defined by a copy. Clear the
1268 // preference now since the source interval allocation may have been
1269 // undone as well.
1270 i->preference = 0;
1271 else {
1272 UpgradeRegister(ii->second);
1273 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001274 }
1275
Chris Lattner19828d42004-11-18 03:49:30 +00001276 // Rewind the iterators in the active, inactive, and fixed lists back to the
1277 // point we reverted to.
1278 RevertVectorIteratorsTo(active_, earliestStart);
1279 RevertVectorIteratorsTo(inactive_, earliestStart);
1280 RevertVectorIteratorsTo(fixed_, earliestStart);
1281
Evan Cheng206d1852009-04-20 08:01:12 +00001282 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001283 // insert it in active (the next iteration of the algorithm will
1284 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001285 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1286 LiveInterval *HI = handled_[i];
1287 if (!HI->expiredAt(earliestStart) &&
1288 HI->expiredAt(cur->beginNumber())) {
Bill Wendling54fcc7f2006-11-17 00:50:36 +00001289 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
Chris Lattnercbb56252004-11-18 02:42:27 +00001290 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001291 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001292 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001293 }
1294 }
1295
Evan Cheng206d1852009-04-20 08:01:12 +00001296 // Merge added with unhandled.
1297 // This also update the NextReloadMap. That is, it adds mapping from a
1298 // register defined by a reload from SS to the next reload from SS in the
1299 // same basic block.
1300 MachineBasicBlock *LastReloadMBB = 0;
1301 LiveInterval *LastReload = 0;
1302 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1303 std::sort(added.begin(), added.end(), LISorter());
1304 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1305 LiveInterval *ReloadLi = added[i];
1306 if (ReloadLi->weight == HUGE_VALF &&
1307 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
1308 unsigned ReloadIdx = ReloadLi->beginNumber();
1309 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1310 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1311 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1312 // Last reload of same SS is in the same MBB. We want to try to
1313 // allocate both reloads the same register and make sure the reg
1314 // isn't clobbered in between if at all possible.
1315 assert(LastReload->beginNumber() < ReloadIdx);
1316 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1317 }
1318 LastReloadMBB = ReloadMBB;
1319 LastReload = ReloadLi;
1320 LastReloadSS = ReloadSS;
1321 }
1322 unhandled_.push(ReloadLi);
1323 }
1324}
1325
1326unsigned RALinScan::getFreePhysReg(const TargetRegisterClass *RC,
1327 unsigned MaxInactiveCount,
1328 SmallVector<unsigned, 256> &inactiveCounts,
1329 bool SkipDGRegs) {
1330 unsigned FreeReg = 0;
1331 unsigned FreeRegInactiveCount = 0;
1332
1333 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
1334 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
1335 assert(I != E && "No allocatable register in this register class!");
1336
1337 // Scan for the first available register.
1338 for (; I != E; ++I) {
1339 unsigned Reg = *I;
1340 // Ignore "downgraded" registers.
1341 if (SkipDGRegs && DowngradedRegs.count(Reg))
1342 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001343 if (isRegAvail(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001344 FreeReg = Reg;
1345 if (FreeReg < inactiveCounts.size())
1346 FreeRegInactiveCount = inactiveCounts[FreeReg];
1347 else
1348 FreeRegInactiveCount = 0;
1349 break;
1350 }
1351 }
1352
1353 // If there are no free regs, or if this reg has the max inactive count,
1354 // return this register.
1355 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount)
1356 return FreeReg;
1357
1358 // Continue scanning the registers, looking for the one with the highest
1359 // inactive count. Alkis found that this reduced register pressure very
1360 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1361 // reevaluated now.
1362 for (; I != E; ++I) {
1363 unsigned Reg = *I;
1364 // Ignore "downgraded" registers.
1365 if (SkipDGRegs && DowngradedRegs.count(Reg))
1366 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001367 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Evan Cheng206d1852009-04-20 08:01:12 +00001368 FreeRegInactiveCount < inactiveCounts[Reg]) {
1369 FreeReg = Reg;
1370 FreeRegInactiveCount = inactiveCounts[Reg];
1371 if (FreeRegInactiveCount == MaxInactiveCount)
1372 break; // We found the one with the max inactive count.
1373 }
1374 }
1375
1376 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001377}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001378
Chris Lattnercbb56252004-11-18 02:42:27 +00001379/// getFreePhysReg - return a free physical register for this virtual register
1380/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001381unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001382 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001383 unsigned MaxInactiveCount = 0;
1384
Evan Cheng841ee1a2008-09-18 22:38:47 +00001385 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001386 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1387
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001388 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1389 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001390 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001391 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001392 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001393
1394 // If this is not in a related reg class to the register we're allocating,
1395 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001396 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001397 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1398 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001399 if (inactiveCounts.size() <= reg)
1400 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001401 ++inactiveCounts[reg];
1402 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1403 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001404 }
1405
Evan Cheng20b0abc2007-04-17 20:32:26 +00001406 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001407 // available first.
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001408 if (cur->preference) {
Evan Cheng1c2f6da2009-04-29 00:42:27 +00001409 DOUT << "(preferred: " << tri_->getName(cur->preference) << ") ";
Evan Cheng5b16cd22009-05-01 01:03:49 +00001410 if (isRegAvail(cur->preference) &&
Evan Cheng1c2f6da2009-04-29 00:42:27 +00001411 RC->contains(cur->preference))
Evan Cheng20b0abc2007-04-17 20:32:26 +00001412 return cur->preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001413 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001414
Evan Cheng206d1852009-04-20 08:01:12 +00001415 if (!DowngradedRegs.empty()) {
1416 unsigned FreeReg = getFreePhysReg(RC, MaxInactiveCount, inactiveCounts,
1417 true);
1418 if (FreeReg)
1419 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001420 }
Evan Cheng206d1852009-04-20 08:01:12 +00001421 return getFreePhysReg(RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001422}
1423
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001424FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001425 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001426}