blob: b0121132d1ead0c282e4878ab2b7c3e1eeb9ac33 [file] [log] [blame]
Brian72345502007-05-24 16:49:27 -06001/**************************************************************************
2 *
José Fonseca87712852014-01-17 16:27:50 +00003 * Copyright 2007 VMware, Inc.
Brian72345502007-05-24 16:49:27 -06004 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
José Fonseca87712852014-01-17 16:27:50 +000021 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
Brian72345502007-05-24 16:49:27 -060022 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
Keith Whitwell943964a2007-06-14 18:23:43 +010028#ifndef PIPE_DEFINES_H
29#define PIPE_DEFINES_H
Keith Whitwell8e4a95a2007-05-24 10:41:34 +010030
Vinson Lee121b6d62010-08-26 01:30:07 -070031#include "p_compiler.h"
michal26df9d12007-10-26 17:17:52 +010032
José Fonsecae4e30082008-02-25 20:05:41 +090033#ifdef __cplusplus
34extern "C" {
35#endif
36
José Fonseca3a494972009-10-25 21:11:54 +000037/**
38 * Gallium error codes.
39 *
40 * - A zero value always means success.
41 * - A negative value always means failure.
42 * - The meaning of a positive value is function dependent.
43 */
Brian Paul36ea81d2015-02-25 17:04:05 -070044enum pipe_error
45{
José Fonseca3a494972009-10-25 21:11:54 +000046 PIPE_OK = 0,
47 PIPE_ERROR = -1, /**< Generic error */
48 PIPE_ERROR_BAD_INPUT = -2,
49 PIPE_ERROR_OUT_OF_MEMORY = -3,
50 PIPE_ERROR_RETRY = -4
51 /* TODO */
52};
53
54
Keith Whitwell943964a2007-06-14 18:23:43 +010055#define PIPE_BLENDFACTOR_ONE 0x1
56#define PIPE_BLENDFACTOR_SRC_COLOR 0x2
57#define PIPE_BLENDFACTOR_SRC_ALPHA 0x3
58#define PIPE_BLENDFACTOR_DST_ALPHA 0x4
59#define PIPE_BLENDFACTOR_DST_COLOR 0x5
60#define PIPE_BLENDFACTOR_SRC_ALPHA_SATURATE 0x6
61#define PIPE_BLENDFACTOR_CONST_COLOR 0x7
62#define PIPE_BLENDFACTOR_CONST_ALPHA 0x8
63#define PIPE_BLENDFACTOR_SRC1_COLOR 0x9
64#define PIPE_BLENDFACTOR_SRC1_ALPHA 0x0A
65#define PIPE_BLENDFACTOR_ZERO 0x11
66#define PIPE_BLENDFACTOR_INV_SRC_COLOR 0x12
67#define PIPE_BLENDFACTOR_INV_SRC_ALPHA 0x13
68#define PIPE_BLENDFACTOR_INV_DST_ALPHA 0x14
69#define PIPE_BLENDFACTOR_INV_DST_COLOR 0x15
70#define PIPE_BLENDFACTOR_INV_CONST_COLOR 0x17
71#define PIPE_BLENDFACTOR_INV_CONST_ALPHA 0x18
72#define PIPE_BLENDFACTOR_INV_SRC1_COLOR 0x19
73#define PIPE_BLENDFACTOR_INV_SRC1_ALPHA 0x1A
Keith Whitwell8e4a95a2007-05-24 10:41:34 +010074
Keith Whitwell943964a2007-06-14 18:23:43 +010075#define PIPE_BLEND_ADD 0
76#define PIPE_BLEND_SUBTRACT 1
77#define PIPE_BLEND_REVERSE_SUBTRACT 2
78#define PIPE_BLEND_MIN 3
79#define PIPE_BLEND_MAX 4
Keith Whitwell8e4a95a2007-05-24 10:41:34 +010080
Keith Whitwell943964a2007-06-14 18:23:43 +010081#define PIPE_LOGICOP_CLEAR 0
82#define PIPE_LOGICOP_NOR 1
83#define PIPE_LOGICOP_AND_INVERTED 2
84#define PIPE_LOGICOP_COPY_INVERTED 3
85#define PIPE_LOGICOP_AND_REVERSE 4
86#define PIPE_LOGICOP_INVERT 5
87#define PIPE_LOGICOP_XOR 6
88#define PIPE_LOGICOP_NAND 7
89#define PIPE_LOGICOP_AND 8
90#define PIPE_LOGICOP_EQUIV 9
91#define PIPE_LOGICOP_NOOP 10
92#define PIPE_LOGICOP_OR_INVERTED 11
93#define PIPE_LOGICOP_COPY 12
94#define PIPE_LOGICOP_OR_REVERSE 13
95#define PIPE_LOGICOP_OR 14
96#define PIPE_LOGICOP_SET 15
Keith Whitwell8e4a95a2007-05-24 10:41:34 +010097
Brian86352ff2007-07-12 12:20:14 -060098#define PIPE_MASK_R 0x1
99#define PIPE_MASK_G 0x2
100#define PIPE_MASK_B 0x4
101#define PIPE_MASK_A 0x8
Brian5936b4392007-08-02 10:29:04 -0600102#define PIPE_MASK_RGBA 0xf
Christoph Bumiller94822c62011-08-03 15:43:16 +0200103#define PIPE_MASK_Z 0x10
104#define PIPE_MASK_S 0x20
105#define PIPE_MASK_ZS 0x30
Marek Olšák88426782012-07-27 21:31:59 +0200106#define PIPE_MASK_RGBAZS (PIPE_MASK_RGBA|PIPE_MASK_ZS)
Brian5936b4392007-08-02 10:29:04 -0600107
Brian86352ff2007-07-12 12:20:14 -0600108
Brianefe6c502007-06-18 17:53:09 -0600109/**
110 * Inequality functions. Used for depth test, stencil compare, alpha
111 * test, shadow compare, etc.
112 */
113#define PIPE_FUNC_NEVER 0
114#define PIPE_FUNC_LESS 1
115#define PIPE_FUNC_EQUAL 2
116#define PIPE_FUNC_LEQUAL 3
117#define PIPE_FUNC_GREATER 4
118#define PIPE_FUNC_NOTEQUAL 5
119#define PIPE_FUNC_GEQUAL 6
120#define PIPE_FUNC_ALWAYS 7
Brian008fb502007-05-24 17:37:36 -0600121
Brian2137e302007-06-19 08:43:05 -0600122/** Polygon fill mode */
123#define PIPE_POLYGON_MODE_FILL 0
124#define PIPE_POLYGON_MODE_LINE 1
125#define PIPE_POLYGON_MODE_POINT 2
126
Keith Whitwell0bd1cbc2010-05-14 13:04:42 +0100127/** Polygon face specification, eg for culling */
128#define PIPE_FACE_NONE 0
129#define PIPE_FACE_FRONT 1
130#define PIPE_FACE_BACK 2
131#define PIPE_FACE_FRONT_AND_BACK (PIPE_FACE_FRONT | PIPE_FACE_BACK)
Brian2137e302007-06-19 08:43:05 -0600132
Brianf79c2252007-06-22 12:47:04 -0600133/** Stencil ops */
Keith Whitwell943964a2007-06-14 18:23:43 +0100134#define PIPE_STENCIL_OP_KEEP 0
135#define PIPE_STENCIL_OP_ZERO 1
136#define PIPE_STENCIL_OP_REPLACE 2
137#define PIPE_STENCIL_OP_INCR 3
138#define PIPE_STENCIL_OP_DECR 4
139#define PIPE_STENCIL_OP_INCR_WRAP 5
140#define PIPE_STENCIL_OP_DECR_WRAP 6
141#define PIPE_STENCIL_OP_INVERT 7
Brian008fb502007-05-24 17:37:36 -0600142
Luca Barbieri72b3e3f2010-04-15 09:02:29 +0200143/** Texture types.
Brian Paul36ea81d2015-02-25 17:04:05 -0700144 * See the documentation for info on PIPE_TEXTURE_RECT vs PIPE_TEXTURE_2D
145 */
146enum pipe_texture_target
147{
Roland Scheidegger4c700142010-12-02 04:33:43 +0100148 PIPE_BUFFER = 0,
149 PIPE_TEXTURE_1D = 1,
150 PIPE_TEXTURE_2D = 2,
151 PIPE_TEXTURE_3D = 3,
152 PIPE_TEXTURE_CUBE = 4,
153 PIPE_TEXTURE_RECT = 5,
154 PIPE_TEXTURE_1D_ARRAY = 6,
155 PIPE_TEXTURE_2D_ARRAY = 7,
Dave Airliec4427ce2012-11-03 20:44:06 +1000156 PIPE_TEXTURE_CUBE_ARRAY = 8,
Marek Olšáke1d0f472009-12-14 19:05:15 +0100157 PIPE_MAX_TEXTURE_TYPES
Michel Dänzer1c5f27a2008-01-04 17:06:55 +0100158};
Brianeb147ed2007-08-08 10:26:16 -0600159
160#define PIPE_TEX_FACE_POS_X 0
161#define PIPE_TEX_FACE_NEG_X 1
162#define PIPE_TEX_FACE_POS_Y 2
163#define PIPE_TEX_FACE_NEG_Y 3
164#define PIPE_TEX_FACE_POS_Z 4
165#define PIPE_TEX_FACE_NEG_Z 5
Brian Paul95b77712009-05-05 09:39:39 -0600166#define PIPE_TEX_FACE_MAX 6
Brianeb147ed2007-08-08 10:26:16 -0600167
Keith Whitwell943964a2007-06-14 18:23:43 +0100168#define PIPE_TEX_WRAP_REPEAT 0
169#define PIPE_TEX_WRAP_CLAMP 1
170#define PIPE_TEX_WRAP_CLAMP_TO_EDGE 2
171#define PIPE_TEX_WRAP_CLAMP_TO_BORDER 3
172#define PIPE_TEX_WRAP_MIRROR_REPEAT 4
173#define PIPE_TEX_WRAP_MIRROR_CLAMP 5
174#define PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE 6
175#define PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER 7
Brian02a47542007-05-30 16:26:55 -0600176
Brian Paul36ea81d2015-02-25 17:04:05 -0700177/** Between mipmaps, ie mipfilter */
Keith Whitwell78b1a292007-08-09 19:09:19 +0100178#define PIPE_TEX_MIPFILTER_NEAREST 0
179#define PIPE_TEX_MIPFILTER_LINEAR 1
180#define PIPE_TEX_MIPFILTER_NONE 2
181
Brian Paul36ea81d2015-02-25 17:04:05 -0700182/** Within a mipmap, ie min/mag filter */
Keith Whitwell78b1a292007-08-09 19:09:19 +0100183#define PIPE_TEX_FILTER_NEAREST 0
184#define PIPE_TEX_FILTER_LINEAR 1
Brian02a47542007-05-30 16:26:55 -0600185
Keith Whitwell943964a2007-06-14 18:23:43 +0100186#define PIPE_TEX_COMPARE_NONE 0
187#define PIPE_TEX_COMPARE_R_TO_TEXTURE 1
Brian8f288872007-05-30 16:07:39 -0600188
Keith Whitwell8e6a3802008-05-03 15:41:05 +0100189/**
Michel Dänzereb168e22009-04-04 19:01:51 +0200190 * Clear buffer bits
191 */
Marek Olšák164dc622013-12-04 00:56:24 +0100192#define PIPE_CLEAR_DEPTH (1 << 0)
193#define PIPE_CLEAR_STENCIL (1 << 1)
194#define PIPE_CLEAR_COLOR0 (1 << 2)
195#define PIPE_CLEAR_COLOR1 (1 << 3)
196#define PIPE_CLEAR_COLOR2 (1 << 4)
197#define PIPE_CLEAR_COLOR3 (1 << 5)
198#define PIPE_CLEAR_COLOR4 (1 << 6)
199#define PIPE_CLEAR_COLOR5 (1 << 7)
200#define PIPE_CLEAR_COLOR6 (1 << 8)
201#define PIPE_CLEAR_COLOR7 (1 << 9)
202/** Combined flags */
Michel Dänzereb168e22009-04-04 19:01:51 +0200203/** All color buffers currently bound */
Marek Olšák164dc622013-12-04 00:56:24 +0100204#define PIPE_CLEAR_COLOR (PIPE_CLEAR_COLOR0 | PIPE_CLEAR_COLOR1 | \
205 PIPE_CLEAR_COLOR2 | PIPE_CLEAR_COLOR3 | \
206 PIPE_CLEAR_COLOR4 | PIPE_CLEAR_COLOR5 | \
207 PIPE_CLEAR_COLOR6 | PIPE_CLEAR_COLOR7)
Roland Scheidegger0cd70b52010-05-28 23:57:47 +0200208#define PIPE_CLEAR_DEPTHSTENCIL (PIPE_CLEAR_DEPTH | PIPE_CLEAR_STENCIL)
Michel Dänzereb168e22009-04-04 19:01:51 +0200209
210/**
Michel Dänzer46179812009-02-05 19:41:18 +0100211 * Transfer object usage flags
212 */
Brian Paul36ea81d2015-02-25 17:04:05 -0700213enum pipe_transfer_usage
214{
Keith Whitwell287c94e2010-04-10 16:05:54 +0100215 /**
216 * Resource contents read back (or accessed directly) at transfer
217 * create time.
218 */
Maarten Maathuisf199dbd2009-08-16 03:20:09 +0200219 PIPE_TRANSFER_READ = (1 << 0),
Keith Whitwell287c94e2010-04-10 16:05:54 +0100220
221 /**
Marek Olšák369e4682012-10-08 04:06:42 +0200222 * Resource contents will be written back at transfer_unmap
Keith Whitwell287c94e2010-04-10 16:05:54 +0100223 * time (or modified as a result of being accessed directly).
224 */
Maarten Maathuisf199dbd2009-08-16 03:20:09 +0200225 PIPE_TRANSFER_WRITE = (1 << 1),
Keith Whitwell287c94e2010-04-10 16:05:54 +0100226
227 /**
228 * Read/modify/write
229 */
Michel Dänzer9db647b2009-10-02 18:13:26 +0200230 PIPE_TRANSFER_READ_WRITE = PIPE_TRANSFER_READ | PIPE_TRANSFER_WRITE,
Keith Whitwell287c94e2010-04-10 16:05:54 +0100231
Michel Dänzer9db647b2009-10-02 18:13:26 +0200232 /**
233 * The transfer should map the texture storage directly. The driver may
234 * return NULL if that isn't possible, and the state tracker needs to cope
235 * with that and use an alternative path without this flag.
236 *
237 * E.g. the state tracker could have a simpler path which maps textures and
238 * does read/modify/write cycles on them directly, and a more complicated
239 * path which uses minimal read and write transfers.
240 */
Keith Whitwell287c94e2010-04-10 16:05:54 +0100241 PIPE_TRANSFER_MAP_DIRECTLY = (1 << 2),
242
243 /**
244 * Discards the memory within the mapped region.
245 *
José Fonseca7aeb6102011-02-22 14:14:45 +0000246 * It should not be used with PIPE_TRANSFER_READ.
Keith Whitwell287c94e2010-04-10 16:05:54 +0100247 *
248 * See also:
249 * - OpenGL's ARB_map_buffer_range extension, MAP_INVALIDATE_RANGE_BIT flag.
Keith Whitwell287c94e2010-04-10 16:05:54 +0100250 */
Keith Whitwellfad84972011-01-05 17:33:43 +0000251 PIPE_TRANSFER_DISCARD_RANGE = (1 << 8),
Keith Whitwell287c94e2010-04-10 16:05:54 +0100252
253 /**
254 * Fail if the resource cannot be mapped immediately.
255 *
256 * See also:
257 * - Direct3D's D3DLOCK_DONOTWAIT flag.
258 * - Mesa3D's MESA_MAP_NOWAIT_BIT flag.
259 * - WDDM's D3DDDICB_LOCKFLAGS.DonotWait flag.
260 */
261 PIPE_TRANSFER_DONTBLOCK = (1 << 9),
262
263 /**
264 * Do not attempt to synchronize pending operations on the resource when mapping.
265 *
José Fonseca7aeb6102011-02-22 14:14:45 +0000266 * It should not be used with PIPE_TRANSFER_READ.
Keith Whitwell287c94e2010-04-10 16:05:54 +0100267 *
268 * See also:
269 * - OpenGL's ARB_map_buffer_range extension, MAP_UNSYNCHRONIZED_BIT flag.
270 * - Direct3D's D3DLOCK_NOOVERWRITE flag.
271 * - WDDM's D3DDDICB_LOCKFLAGS.IgnoreSync flag.
272 */
273 PIPE_TRANSFER_UNSYNCHRONIZED = (1 << 10),
Keith Whitwell287c94e2010-04-10 16:05:54 +0100274
275 /**
276 * Written ranges will be notified later with
277 * pipe_context::transfer_flush_region.
278 *
José Fonseca7aeb6102011-02-22 14:14:45 +0000279 * It should not be used with PIPE_TRANSFER_READ.
Keith Whitwell287c94e2010-04-10 16:05:54 +0100280 *
281 * See also:
282 * - pipe_context::transfer_flush_region
283 * - OpenGL's ARB_map_buffer_range extension, MAP_FLUSH_EXPLICIT_BIT flag.
284 */
Keith Whitwellfad84972011-01-05 17:33:43 +0000285 PIPE_TRANSFER_FLUSH_EXPLICIT = (1 << 11),
286
287 /**
288 * Discards all memory backing the resource.
289 *
José Fonseca7aeb6102011-02-22 14:14:45 +0000290 * It should not be used with PIPE_TRANSFER_READ.
Keith Whitwellfad84972011-01-05 17:33:43 +0000291 *
292 * This is equivalent to:
293 * - OpenGL's ARB_map_buffer_range extension, MAP_INVALIDATE_BUFFER_BIT
294 * - BufferData(NULL) on a GL buffer
295 * - Direct3D's D3DLOCK_DISCARD flag.
296 * - WDDM's D3DDDICB_LOCKFLAGS.Discard flag.
297 * - D3D10 DDI's D3D10_DDI_MAP_WRITE_DISCARD flag
298 * - D3D10's D3D10_MAP_WRITE_DISCARD flag.
299 */
Marek Olšák5f61f052014-01-27 21:42:07 +0100300 PIPE_TRANSFER_DISCARD_WHOLE_RESOURCE = (1 << 12),
Keith Whitwell287c94e2010-04-10 16:05:54 +0100301
Marek Olšák5f61f052014-01-27 21:42:07 +0100302 /**
303 * Allows the resource to be used for rendering while mapped.
304 *
305 * PIPE_RESOURCE_FLAG_MAP_PERSISTENT must be set when creating
306 * the resource.
307 *
308 * If COHERENT is not set, memory_barrier(PIPE_BARRIER_MAPPED_BUFFER)
309 * must be called to ensure the device can see what the CPU has written.
310 */
311 PIPE_TRANSFER_PERSISTENT = (1 << 13),
312
313 /**
314 * If PERSISTENT is set, this ensures any writes done by the device are
315 * immediately visible to the CPU and vice versa.
316 *
317 * PIPE_RESOURCE_FLAG_MAP_COHERENT must be set when creating
318 * the resource.
319 */
320 PIPE_TRANSFER_COHERENT = (1 << 14)
Michel Dänzer46179812009-02-05 19:41:18 +0100321};
322
Marek Olšák598cc1f2012-12-21 17:03:22 +0100323/**
324 * Flags for the flush function.
325 */
Brian Paul36ea81d2015-02-25 17:04:05 -0700326enum pipe_flush_flags
327{
Marek Olšák598cc1f2012-12-21 17:03:22 +0100328 PIPE_FLUSH_END_OF_FRAME = (1 << 0)
329};
Michel Dänzer46179812009-02-05 19:41:18 +0100330
Marek Olšák5f61f052014-01-27 21:42:07 +0100331/**
Marek Olšák7b5c9232015-07-11 12:34:46 +0200332 * Flags for pipe_context::dump_debug_state.
333 */
334#define PIPE_DEBUG_DEVICE_IS_HUNG (1 << 0)
335
336/**
Marek Olšák0fc21ec2015-07-25 18:40:59 +0200337 * Create a compute-only context. Use in pipe_screen::context_create.
338 * This disables draw, blit, and clear*, render_condition, and other graphics
339 * functions. Interop with other graphics contexts is still allowed.
340 * This allows scheduling jobs on a compute-only hardware command queue that
341 * can run in parallel with graphics without stalling it.
342 */
343#define PIPE_CONTEXT_COMPUTE_ONLY (1 << 0)
344
345/**
346 * Gather debug information and expect that pipe_context::dump_debug_state
347 * will be called. Use in pipe_screen::context_create.
348 */
349#define PIPE_CONTEXT_DEBUG (1 << 1)
350
351/**
Marek Olšák5f61f052014-01-27 21:42:07 +0100352 * Flags for pipe_context::memory_barrier.
353 */
354#define PIPE_BARRIER_MAPPED_BUFFER (1 << 0)
355
Brian Paul36ea81d2015-02-25 17:04:05 -0700356/**
Keith Whitwell287c94e2010-04-10 16:05:54 +0100357 * Resource binding flags -- state tracker must specify in advance all
358 * the ways a resource might be used.
José Fonsecafa1a66d2007-11-05 18:04:35 +0000359 */
Roland Scheidegger4c700142010-12-02 04:33:43 +0100360#define PIPE_BIND_DEPTH_STENCIL (1 << 0) /* create_surface */
361#define PIPE_BIND_RENDER_TARGET (1 << 1) /* create_surface */
Christoph Bumillera4f26f22011-10-13 14:48:03 +0200362#define PIPE_BIND_BLENDABLE (1 << 2) /* create_surface */
363#define PIPE_BIND_SAMPLER_VIEW (1 << 3) /* create_sampler_view */
364#define PIPE_BIND_VERTEX_BUFFER (1 << 4) /* set_vertex_buffers */
365#define PIPE_BIND_INDEX_BUFFER (1 << 5) /* draw_elements */
366#define PIPE_BIND_CONSTANT_BUFFER (1 << 6) /* set_constant_buffer */
Brian Paul2069f2c2015-02-25 16:58:43 -0700367#define PIPE_BIND_DISPLAY_TARGET (1 << 7) /* flush_front_buffer */
368#define PIPE_BIND_TRANSFER_WRITE (1 << 8) /* transfer_map */
369#define PIPE_BIND_TRANSFER_READ (1 << 9) /* transfer_map */
370#define PIPE_BIND_STREAM_OUTPUT (1 << 10) /* set_stream_output_buffers */
371#define PIPE_BIND_CURSOR (1 << 11) /* mouse cursor */
372#define PIPE_BIND_CUSTOM (1 << 12) /* state-tracker/winsys usages */
373#define PIPE_BIND_GLOBAL (1 << 13) /* set_global_binding */
Marek Olšákf9f79d22015-07-05 13:51:16 +0200374#define PIPE_BIND_SHADER_BUFFER (1 << 14) /* set_shader_buffers */
375#define PIPE_BIND_SHADER_IMAGE (1 << 15) /* set_shader_images */
376#define PIPE_BIND_COMPUTE_RESOURCE (1 << 16) /* set_compute_resources */
377#define PIPE_BIND_COMMAND_ARGS_BUFFER (1 << 17) /* pipe_draw_info.indirect */
José Fonseca244591a2009-11-06 12:04:20 +0000378
Brian Paul36ea81d2015-02-25 17:04:05 -0700379/**
380 * The first two flags above were previously part of the amorphous
Keith Whitwell287c94e2010-04-10 16:05:54 +0100381 * TEXTURE_USAGE, most of which are now descriptions of the ways a
Brian Paul50d77c72010-04-22 11:33:26 -0600382 * particular texture can be bound to the gallium pipeline. The two flags
383 * below do not fit within that and probably need to be migrated to some
Keith Whitwell287c94e2010-04-10 16:05:54 +0100384 * other place.
José Fonseca244591a2009-11-06 12:04:20 +0000385 *
Keith Whitwell287c94e2010-04-10 16:05:54 +0100386 * It seems like scanout is used by the Xorg state tracker to ask for
387 * a texture suitable for actual scanout (hence the name), which
388 * implies extra layout constraints on some hardware. It may also
389 * have some special meaning regarding mouse cursor images.
José Fonseca244591a2009-11-06 12:04:20 +0000390 *
Keith Whitwell287c94e2010-04-10 16:05:54 +0100391 * The shared flag is quite underspecified, but certainly isn't a
392 * binding flag - it seems more like a message to the winsys to create
Brian Paul50d77c72010-04-22 11:33:26 -0600393 * a shareable allocation.
Axel Davye8f91952013-08-15 12:47:58 +0200394 *
395 * The third flag has been added to be able to force textures to be created
396 * in linear mode (no tiling).
José Fonseca244591a2009-11-06 12:04:20 +0000397 */
Marek Olšákf9f79d22015-07-05 13:51:16 +0200398#define PIPE_BIND_SCANOUT (1 << 18) /* */
399#define PIPE_BIND_SHARED (1 << 19) /* get_texture_handle ??? */
400#define PIPE_BIND_LINEAR (1 << 20)
José Fonseca244591a2009-11-06 12:04:20 +0000401
Keith Whitwell287c94e2010-04-10 16:05:54 +0100402
Brian Paul36ea81d2015-02-25 17:04:05 -0700403/**
404 * Flags for the driver about resource behaviour:
José Fonseca244591a2009-11-06 12:04:20 +0000405 */
Marek Olšák5f61f052014-01-27 21:42:07 +0100406#define PIPE_RESOURCE_FLAG_MAP_PERSISTENT (1 << 0)
407#define PIPE_RESOURCE_FLAG_MAP_COHERENT (1 << 1)
Keith Whitwell287c94e2010-04-10 16:05:54 +0100408#define PIPE_RESOURCE_FLAG_DRV_PRIV (1 << 16) /* driver/winsys private */
409#define PIPE_RESOURCE_FLAG_ST_PRIV (1 << 24) /* state-tracker/winsys private */
José Fonseca244591a2009-11-06 12:04:20 +0000410
Brian Paul36ea81d2015-02-25 17:04:05 -0700411/**
412 * Hint about the expected lifecycle of a resource.
Marek Olšákeeb5a4a2014-02-03 03:21:29 +0100413 * Sorted according to GPU vs CPU access.
José Fonseca244591a2009-11-06 12:04:20 +0000414 */
Marek Olšákeeb5a4a2014-02-03 03:21:29 +0100415#define PIPE_USAGE_DEFAULT 0 /* fast GPU access */
416#define PIPE_USAGE_IMMUTABLE 1 /* fast GPU access, immutable */
417#define PIPE_USAGE_DYNAMIC 2 /* uploaded data is used multiple times */
418#define PIPE_USAGE_STREAM 3 /* uploaded data is used once */
419#define PIPE_USAGE_STAGING 4 /* fast CPU access */
José Fonseca244591a2009-11-06 12:04:20 +0000420
Keith Whitwell287c94e2010-04-10 16:05:54 +0100421
Brian94a49102007-08-15 19:13:03 -0600422/**
Brianc0bb4ba2007-08-22 12:24:51 -0600423 * Shaders
424 */
425#define PIPE_SHADER_VERTEX 0
426#define PIPE_SHADER_FRAGMENT 1
Zack Rusin89d85772009-12-14 17:11:46 -0500427#define PIPE_SHADER_GEOMETRY 2
Ilia Mirkin398b0b32014-07-19 09:26:09 -0400428#define PIPE_SHADER_TESS_CTRL 3
429#define PIPE_SHADER_TESS_EVAL 4
430#define PIPE_SHADER_COMPUTE 5
431#define PIPE_SHADER_TYPES 6
Brianc0bb4ba2007-08-22 12:24:51 -0600432
433
434/**
Brian94a49102007-08-15 19:13:03 -0600435 * Primitive types:
436 */
Brian Paul36ea81d2015-02-25 17:04:05 -0700437#define PIPE_PRIM_POINTS 0
438#define PIPE_PRIM_LINES 1
439#define PIPE_PRIM_LINE_LOOP 2
440#define PIPE_PRIM_LINE_STRIP 3
441#define PIPE_PRIM_TRIANGLES 4
442#define PIPE_PRIM_TRIANGLE_STRIP 5
443#define PIPE_PRIM_TRIANGLE_FAN 6
444#define PIPE_PRIM_QUADS 7
445#define PIPE_PRIM_QUAD_STRIP 8
446#define PIPE_PRIM_POLYGON 9
Zack Rusin89d85772009-12-14 17:11:46 -0500447#define PIPE_PRIM_LINES_ADJACENCY 10
Brian Paul36ea81d2015-02-25 17:04:05 -0700448#define PIPE_PRIM_LINE_STRIP_ADJACENCY 11
Zack Rusin89d85772009-12-14 17:11:46 -0500449#define PIPE_PRIM_TRIANGLES_ADJACENCY 12
450#define PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY 13
Ilia Mirkin88c4f5d2014-07-19 09:27:46 -0400451#define PIPE_PRIM_PATCHES 14
452#define PIPE_PRIM_MAX 15
Brian94a49102007-08-15 19:13:03 -0600453
Keith Whitwell40a86b22007-08-13 16:07:11 +0100454
Brian09fbb382007-09-11 16:01:17 -0600455/**
Ilia Mirkin9e1ba1d2014-07-19 10:09:28 -0400456 * Tessellator spacing types
457 */
458#define PIPE_TESS_SPACING_FRACTIONAL_ODD 0
459#define PIPE_TESS_SPACING_FRACTIONAL_EVEN 1
460#define PIPE_TESS_SPACING_EQUAL 2
461
462/**
Brian09fbb382007-09-11 16:01:17 -0600463 * Query object types
464 */
465#define PIPE_QUERY_OCCLUSION_COUNTER 0
Christoph Bumiller10f67c02011-10-20 18:03:23 +0200466#define PIPE_QUERY_OCCLUSION_PREDICATE 1
467#define PIPE_QUERY_TIMESTAMP 2
468#define PIPE_QUERY_TIMESTAMP_DISJOINT 3
469#define PIPE_QUERY_TIME_ELAPSED 4
470#define PIPE_QUERY_PRIMITIVES_GENERATED 5
471#define PIPE_QUERY_PRIMITIVES_EMITTED 6
472#define PIPE_QUERY_SO_STATISTICS 7
473#define PIPE_QUERY_SO_OVERFLOW_PREDICATE 8
474#define PIPE_QUERY_GPU_FINISHED 9
475#define PIPE_QUERY_PIPELINE_STATISTICS 10
476#define PIPE_QUERY_TYPES 11
Brian Paul36ea81d2015-02-25 17:04:05 -0700477/* start of driver queries, see pipe_screen::get_driver_query_info */
Marek Olšák8ddcd712013-03-21 19:32:24 +0100478#define PIPE_QUERY_DRIVER_SPECIFIC 256
479
Brian37cf13e2007-09-19 18:53:36 -0600480
Brian1b485232007-10-22 12:10:30 -0600481/**
Brian Paulc0b4fb02009-12-31 14:44:40 -0700482 * Conditional rendering modes
483 */
484#define PIPE_RENDER_COND_WAIT 0
485#define PIPE_RENDER_COND_NO_WAIT 1
486#define PIPE_RENDER_COND_BY_REGION_WAIT 2
487#define PIPE_RENDER_COND_BY_REGION_NO_WAIT 3
488
489
490/**
Brian1b485232007-10-22 12:10:30 -0600491 * Point sprite coord modes
492 */
Roland Scheidegger4a4daa72010-02-03 17:25:14 +0100493#define PIPE_SPRITE_COORD_UPPER_LEFT 0
494#define PIPE_SPRITE_COORD_LOWER_LEFT 1
Brian1b485232007-10-22 12:10:30 -0600495
Brianc6499a72007-11-05 18:04:30 -0700496
497/**
Michal Krolf6106562010-02-19 19:00:26 +0100498 * Texture swizzles
499 */
500#define PIPE_SWIZZLE_RED 0
501#define PIPE_SWIZZLE_GREEN 1
502#define PIPE_SWIZZLE_BLUE 2
503#define PIPE_SWIZZLE_ALPHA 3
504#define PIPE_SWIZZLE_ZERO 4
505#define PIPE_SWIZZLE_ONE 5
506
507
Marek Olšákb39bccb2011-03-05 21:23:54 +0100508#define PIPE_TIMEOUT_INFINITE 0xffffffffffffffffull
509
Marek Olšákcacd0e22015-04-29 15:04:34 +0200510
511/**
512 * Device reset status.
513 */
514enum pipe_reset_status
515{
516 PIPE_NO_RESET = 0,
517 PIPE_GUILTY_CONTEXT_RESET = 1,
518 PIPE_INNOCENT_CONTEXT_RESET = 2,
519 PIPE_UNKNOWN_CONTEXT_RESET = 3
520};
521
522
Michal Krolf6106562010-02-19 19:00:26 +0100523/**
Brian Paulaebc08b2009-06-09 11:10:09 -0600524 * Implementation capabilities/limits which are queried through
Marek Olšákbb71f922011-11-19 22:38:22 +0100525 * pipe_screen::get_param()
Brianc6499a72007-11-05 18:04:30 -0700526 */
Brian Paul36ea81d2015-02-25 17:04:05 -0700527enum pipe_cap
528{
Brian Paul1a6e4f42015-06-10 10:59:37 -0600529 PIPE_CAP_NPOT_TEXTURES,
530 PIPE_CAP_TWO_SIDED_STENCIL,
531 PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS,
532 PIPE_CAP_ANISOTROPIC_FILTER,
533 PIPE_CAP_POINT_SPRITE,
534 PIPE_CAP_MAX_RENDER_TARGETS,
535 PIPE_CAP_OCCLUSION_QUERY,
536 PIPE_CAP_QUERY_TIME_ELAPSED,
537 PIPE_CAP_TEXTURE_SHADOW_MAP,
538 PIPE_CAP_TEXTURE_SWIZZLE,
539 PIPE_CAP_MAX_TEXTURE_2D_LEVELS,
540 PIPE_CAP_MAX_TEXTURE_3D_LEVELS,
541 PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS,
542 PIPE_CAP_TEXTURE_MIRROR_CLAMP,
543 PIPE_CAP_BLEND_EQUATION_SEPARATE,
544 PIPE_CAP_SM3,
545 PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS,
546 PIPE_CAP_PRIMITIVE_RESTART,
José Fonsecae1238b52010-05-11 11:11:03 +0100547 /** blend enables and write masks per rendertarget */
Brian Paul1a6e4f42015-06-10 10:59:37 -0600548 PIPE_CAP_INDEP_BLEND_ENABLE,
José Fonsecae1238b52010-05-11 11:11:03 +0100549 /** different blend funcs per rendertarget */
Brian Paul1a6e4f42015-06-10 10:59:37 -0600550 PIPE_CAP_INDEP_BLEND_FUNC,
551 PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS,
552 PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT,
553 PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT,
554 PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER,
555 PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER,
556 PIPE_CAP_DEPTH_CLIP_DISABLE,
557 PIPE_CAP_SHADER_STENCIL_EXPORT,
558 PIPE_CAP_TGSI_INSTANCEID,
559 PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR,
560 PIPE_CAP_FRAGMENT_COLOR_CLAMPED,
561 PIPE_CAP_MIXED_COLORBUFFER_FORMATS,
562 PIPE_CAP_SEAMLESS_CUBE_MAP,
563 PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE,
564 PIPE_CAP_MIN_TEXEL_OFFSET,
565 PIPE_CAP_MAX_TEXEL_OFFSET,
566 PIPE_CAP_CONDITIONAL_RENDER,
567 PIPE_CAP_TEXTURE_BARRIER,
568 PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS,
569 PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS,
570 PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME,
571 PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS,
572 PIPE_CAP_VERTEX_COLOR_UNCLAMPED,
573 PIPE_CAP_VERTEX_COLOR_CLAMPED,
574 PIPE_CAP_GLSL_FEATURE_LEVEL,
575 PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION,
576 PIPE_CAP_USER_VERTEX_BUFFERS,
577 PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY,
578 PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY,
579 PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY,
580 PIPE_CAP_COMPUTE,
581 PIPE_CAP_USER_INDEX_BUFFERS,
582 PIPE_CAP_USER_CONSTANT_BUFFERS,
583 PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT,
584 PIPE_CAP_START_INSTANCE,
585 PIPE_CAP_QUERY_TIMESTAMP,
586 PIPE_CAP_TEXTURE_MULTISAMPLE,
587 PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT,
588 PIPE_CAP_CUBE_MAP_ARRAY,
589 PIPE_CAP_TEXTURE_BUFFER_OBJECTS,
590 PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT,
591 PIPE_CAP_TGSI_TEXCOORD,
592 PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER,
593 PIPE_CAP_QUERY_PIPELINE_STATISTICS,
594 PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK,
595 PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE,
596 PIPE_CAP_MAX_VIEWPORTS,
597 PIPE_CAP_ENDIANNESS,
598 PIPE_CAP_MIXED_FRAMEBUFFER_SIZES,
599 PIPE_CAP_TGSI_VS_LAYER_VIEWPORT,
600 PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES,
601 PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS,
602 PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS,
603 PIPE_CAP_TEXTURE_GATHER_SM5,
604 PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT,
605 PIPE_CAP_FAKE_SW_MSAA,
606 PIPE_CAP_TEXTURE_QUERY_LOD,
607 PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET,
608 PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET,
609 PIPE_CAP_SAMPLE_SHADING,
610 PIPE_CAP_TEXTURE_GATHER_OFFSETS,
611 PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION,
612 PIPE_CAP_MAX_VERTEX_STREAMS,
613 PIPE_CAP_DRAW_INDIRECT,
614 PIPE_CAP_TGSI_FS_FINE_DERIVATIVE,
615 PIPE_CAP_VENDOR_ID,
616 PIPE_CAP_DEVICE_ID,
617 PIPE_CAP_ACCELERATED,
618 PIPE_CAP_VIDEO_MEMORY,
619 PIPE_CAP_UMA,
620 PIPE_CAP_CONDITIONAL_RENDER_INVERTED,
621 PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE,
622 PIPE_CAP_SAMPLER_VIEW_TARGET,
623 PIPE_CAP_CLIP_HALFZ,
624 PIPE_CAP_VERTEXID_NOBASE,
625 PIPE_CAP_POLYGON_OFFSET_CLAMP,
626 PIPE_CAP_MULTISAMPLE_Z_RESOLVE,
627 PIPE_CAP_RESOURCE_FROM_USER_MEMORY,
628 PIPE_CAP_DEVICE_RESET_STATUS_QUERY,
Marek Olšák26222932015-06-12 14:24:17 +0200629 PIPE_CAP_MAX_SHADER_PATCH_VARYINGS,
Marek Olšák44dc1d32015-08-10 19:37:01 +0200630 PIPE_CAP_TEXTURE_FLOAT_LINEAR,
631 PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR,
Marek Olšák3b7800e2015-08-10 02:11:48 +0200632 PIPE_CAP_DEPTH_BOUNDS_TEST,
Ilia Mirkinf46a53f2015-09-11 17:29:49 -0400633 PIPE_CAP_TGSI_TXQS,
Marek Olšákf3b37e32015-09-27 19:32:07 +0200634 PIPE_CAP_FORCE_PERSAMPLE_INTERP,
Marek Olšákd74e7b62015-09-27 21:02:15 +0200635 PIPE_CAP_SHAREABLE_SHADERS,
Marek Olšákce9db162015-08-24 01:19:35 +0200636 PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS,
Ilia Mirkin3695b252015-11-09 13:27:07 -0500637 PIPE_CAP_CLEAR_TEXTURE,
Ilia Mirkin87b4e4e2015-12-29 16:49:32 -0500638 PIPE_CAP_DRAW_PARAMETERS,
Ilia Mirkine9f43d62016-01-02 18:55:48 -0500639 PIPE_CAP_TGSI_PACK_HALF_FLOAT,
Ilia Mirkind67b9ba2015-12-31 13:30:13 -0500640 PIPE_CAP_MULTI_DRAW_INDIRECT,
641 PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS,
Marek Olšák34738a92016-01-02 20:45:00 +0100642 PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL,
643 PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL,
José Fonsecae1238b52010-05-11 11:11:03 +0100644};
Brian Paulbe66a8f2008-08-06 17:22:29 -0600645
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200646#define PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_NV50 (1 << 0)
647#define PIPE_QUIRK_TEXTURE_BORDER_COLOR_SWIZZLE_R600 (1 << 1)
648
Brian Paul36ea81d2015-02-25 17:04:05 -0700649enum pipe_endian
650{
Tom Stellard4e90bc92013-07-09 21:21:39 -0700651 PIPE_ENDIAN_LITTLE = 0,
652 PIPE_ENDIAN_BIG = 1,
653#if defined(PIPE_ARCH_LITTLE_ENDIAN)
654 PIPE_ENDIAN_NATIVE = PIPE_ENDIAN_LITTLE
655#elif defined(PIPE_ARCH_BIG_ENDIAN)
656 PIPE_ENDIAN_NATIVE = PIPE_ENDIAN_BIG
657#endif
658};
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200659
Marek Olšákbb71f922011-11-19 22:38:22 +0100660/**
661 * Implementation limits which are queried through
662 * pipe_screen::get_paramf()
663 */
664enum pipe_capf
665{
Brian Pauled8bfab2014-05-03 07:27:48 -0600666 PIPE_CAPF_MAX_LINE_WIDTH,
667 PIPE_CAPF_MAX_LINE_WIDTH_AA,
668 PIPE_CAPF_MAX_POINT_WIDTH,
669 PIPE_CAPF_MAX_POINT_WIDTH_AA,
670 PIPE_CAPF_MAX_TEXTURE_ANISOTROPY,
671 PIPE_CAPF_MAX_TEXTURE_LOD_BIAS,
672 PIPE_CAPF_GUARD_BAND_LEFT,
673 PIPE_CAPF_GUARD_BAND_TOP,
674 PIPE_CAPF_GUARD_BAND_RIGHT,
675 PIPE_CAPF_GUARD_BAND_BOTTOM
Marek Olšákbb71f922011-11-19 22:38:22 +0100676};
677
Brian Paul36ea81d2015-02-25 17:04:05 -0700678/** Shader caps not specific to any single stage */
Luca Barbieria508d2d2010-09-05 20:50:50 +0200679enum pipe_shader_cap
680{
Brian Pauled8bfab2014-05-03 07:27:48 -0600681 PIPE_SHADER_CAP_MAX_INSTRUCTIONS, /* if 0, it means the stage is unsupported */
682 PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS,
683 PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS,
684 PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS,
685 PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH,
686 PIPE_SHADER_CAP_MAX_INPUTS,
Marek Olšák5f5b83c2014-10-01 20:28:17 +0200687 PIPE_SHADER_CAP_MAX_OUTPUTS,
Marek Olšák04f2c882014-07-24 20:32:08 +0200688 PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE,
Brian Pauled8bfab2014-05-03 07:27:48 -0600689 PIPE_SHADER_CAP_MAX_CONST_BUFFERS,
690 PIPE_SHADER_CAP_MAX_TEMPS,
Brian Pauled8bfab2014-05-03 07:27:48 -0600691 PIPE_SHADER_CAP_MAX_PREDS,
Marek Olšákcbfdf262010-11-10 20:41:55 +0100692 /* boolean caps */
Brian Pauled8bfab2014-05-03 07:27:48 -0600693 PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED,
694 PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR,
695 PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR,
696 PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR,
697 PIPE_SHADER_CAP_INDIRECT_CONST_ADDR,
698 PIPE_SHADER_CAP_SUBROUTINES, /* BGNSUB, ENDSUB, CAL, RET */
699 PIPE_SHADER_CAP_INTEGERS,
700 PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS,
701 PIPE_SHADER_CAP_PREFERRED_IR,
702 PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED,
Tom Stellardfea996c2014-06-17 08:52:34 -0700703 PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS,
Ilia Mirkin899d7792014-07-25 17:03:33 -0400704 PIPE_SHADER_CAP_DOUBLES,
705 PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED, /* all rounding modes */
Ilia Mirkin924ee3f2014-07-25 17:48:01 -0400706 PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED,
Marek Olšák216543e2015-02-28 00:26:31 +0100707 PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED,
Marek Olšák814f3142015-10-20 18:26:02 +0200708 PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE,
709 PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT,
Ilia Mirkin266d0012015-09-26 20:27:42 -0400710 PIPE_SHADER_CAP_MAX_SHADER_BUFFERS,
Francisco Jerez57c048f2012-03-18 23:59:33 +0100711};
712
713/**
714 * Shader intermediate representation.
715 */
716enum pipe_shader_ir
717{
Tom Stellard1d118a22012-04-23 12:08:02 -0400718 PIPE_SHADER_IR_TGSI,
Tom Stellard8b7cc902014-09-25 09:14:53 -0400719 PIPE_SHADER_IR_LLVM,
720 PIPE_SHADER_IR_NATIVE
Luca Barbieria508d2d2010-09-05 20:50:50 +0200721};
Brian Paul07aaf3a2008-05-02 14:00:08 -0600722
Francisco Jerezd9d82dc2012-04-25 22:15:16 +0200723/**
724 * Compute-specific implementation capability. They can be queried
725 * using pipe_screen::get_compute_param.
726 */
727enum pipe_compute_cap
728{
Francisco Jerezc4c51152012-03-23 01:40:40 +0100729 PIPE_COMPUTE_CAP_IR_TARGET,
Francisco Jerezd9d82dc2012-04-25 22:15:16 +0200730 PIPE_COMPUTE_CAP_GRID_DIMENSION,
731 PIPE_COMPUTE_CAP_MAX_GRID_SIZE,
732 PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE,
Christoph Bumiller5c9bccc2012-05-12 19:32:46 +0200733 PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK,
Francisco Jerezd9d82dc2012-04-25 22:15:16 +0200734 PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE,
735 PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE,
736 PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE,
Tom Stellard0e3c30c2012-09-21 20:19:14 +0000737 PIPE_COMPUTE_CAP_MAX_INPUT_SIZE,
Tom Stellard5fe1a0e2014-04-18 17:35:59 +0200738 PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE,
Bruno Jiménez8f4d3782014-05-30 17:31:10 +0200739 PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY,
Tom Stellard1607a8e2014-07-23 20:37:07 -0400740 PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS,
Grigori Goronzy249a9df2015-05-28 12:40:29 +0200741 PIPE_COMPUTE_CAP_IMAGES_SUPPORTED,
742 PIPE_COMPUTE_CAP_SUBGROUP_SIZE
Francisco Jerezd9d82dc2012-04-25 22:15:16 +0200743};
Younes Mantonf5474722009-09-27 19:49:06 -0400744
Zack Rusinbe7d8dd2010-06-07 12:14:56 -0400745/**
746 * Composite query types
747 */
Marek Olšák102ed412012-03-27 21:51:50 +0200748
749/**
750 * Query result for PIPE_QUERY_SO_STATISTICS.
751 */
Zack Rusinbe7d8dd2010-06-07 12:14:56 -0400752struct pipe_query_data_so_statistics
753{
754 uint64_t num_primitives_written;
755 uint64_t primitives_storage_needed;
756};
Marek Olšák102ed412012-03-27 21:51:50 +0200757
758/**
759 * Query result for PIPE_QUERY_TIMESTAMP_DISJOINT.
760 */
Zack Rusine433b732010-06-22 12:14:29 -0400761struct pipe_query_data_timestamp_disjoint
762{
763 uint64_t frequency;
764 boolean disjoint;
765};
Keith Whitwell8e4a95a2007-05-24 10:41:34 +0100766
Marek Olšák102ed412012-03-27 21:51:50 +0200767/**
768 * Query result for PIPE_QUERY_PIPELINE_STATISTICS.
769 */
770struct pipe_query_data_pipeline_statistics
771{
772 uint64_t ia_vertices; /**< Num vertices read by the vertex fetcher. */
773 uint64_t ia_primitives; /**< Num primitives read by the vertex fetcher. */
774 uint64_t vs_invocations; /**< Num vertex shader invocations. */
775 uint64_t gs_invocations; /**< Num geometry shader invocations. */
776 uint64_t gs_primitives; /**< Num primitives output by a geometry shader. */
777 uint64_t c_invocations; /**< Num primitives sent to the rasterizer. */
778 uint64_t c_primitives; /**< Num primitives that were rendered. */
779 uint64_t ps_invocations; /**< Num pixel shader invocations. */
780 uint64_t hs_invocations; /**< Num hull shader invocations. */
781 uint64_t ds_invocations; /**< Num domain shader invocations. */
782 uint64_t cs_invocations; /**< Num compute shader invocations. */
783};
784
785/**
Nicolai Hähnled61d4df2015-11-10 14:06:59 +0100786 * For batch queries.
787 */
788union pipe_numeric_type_union
789{
790 uint64_t u64;
791 uint32_t u32;
792 float f;
793};
794
795/**
Marek Olšák102ed412012-03-27 21:51:50 +0200796 * Query result (returned by pipe_context::get_query_result).
797 */
798union pipe_query_result
799{
800 /* PIPE_QUERY_OCCLUSION_PREDICATE */
801 /* PIPE_QUERY_SO_OVERFLOW_PREDICATE */
802 /* PIPE_QUERY_GPU_FINISHED */
803 boolean b;
804
805 /* PIPE_QUERY_OCCLUSION_COUNTER */
806 /* PIPE_QUERY_TIMESTAMP */
807 /* PIPE_QUERY_TIME_ELAPSED */
808 /* PIPE_QUERY_PRIMITIVES_GENERATED */
809 /* PIPE_QUERY_PRIMITIVES_EMITTED */
Samuel Pitoisetd5b28322014-07-09 13:00:37 +0200810 /* PIPE_DRIVER_QUERY_TYPE_UINT64 */
Nicolai Hähnle4e133962015-11-06 14:19:54 +0100811 /* PIPE_DRIVER_QUERY_TYPE_BYTES */
812 /* PIPE_DRIVER_QUERY_TYPE_MICROSECONDS */
Marek Olšák6b47b892015-08-02 17:06:17 +0200813 /* PIPE_DRIVER_QUERY_TYPE_HZ */
Marek Olšák102ed412012-03-27 21:51:50 +0200814 uint64_t u64;
815
Samuel Pitoisetd5b28322014-07-09 13:00:37 +0200816 /* PIPE_DRIVER_QUERY_TYPE_UINT */
817 uint32_t u32;
818
819 /* PIPE_DRIVER_QUERY_TYPE_FLOAT */
820 /* PIPE_DRIVER_QUERY_TYPE_PERCENTAGE */
821 float f;
822
Marek Olšák102ed412012-03-27 21:51:50 +0200823 /* PIPE_QUERY_SO_STATISTICS */
824 struct pipe_query_data_so_statistics so_statistics;
825
826 /* PIPE_QUERY_TIMESTAMP_DISJOINT */
827 struct pipe_query_data_timestamp_disjoint timestamp_disjoint;
828
829 /* PIPE_QUERY_PIPELINE_STATISTICS */
830 struct pipe_query_data_pipeline_statistics pipeline_statistics;
Nicolai Hähnled61d4df2015-11-10 14:06:59 +0100831
Jose Fonsecac127e6a2015-11-25 13:33:08 +0000832 /* batch queries (variable length) */
833 union pipe_numeric_type_union batch[1];
Marek Olšák102ed412012-03-27 21:51:50 +0200834};
835
Dave Airlie6dd284f2011-09-16 09:39:34 +0100836union pipe_color_union
837{
838 float f[4];
839 int i[4];
840 unsigned int ui[4];
841};
Thomas Balling Sørensen12184302010-10-05 12:04:08 +0200842
Samuel Pitoisetb6208292014-07-04 11:41:46 +0200843enum pipe_driver_query_type
844{
Brian Paula804f582015-07-07 09:15:59 -0600845 PIPE_DRIVER_QUERY_TYPE_UINT64 = 0,
846 PIPE_DRIVER_QUERY_TYPE_UINT = 1,
847 PIPE_DRIVER_QUERY_TYPE_FLOAT = 2,
848 PIPE_DRIVER_QUERY_TYPE_PERCENTAGE = 3,
849 PIPE_DRIVER_QUERY_TYPE_BYTES = 4,
850 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS = 5,
Marek Olšák6b47b892015-08-02 17:06:17 +0200851 PIPE_DRIVER_QUERY_TYPE_HZ = 6,
Samuel Pitoisetb6208292014-07-04 11:41:46 +0200852};
853
Marek Olšák97a65d92015-08-02 17:24:30 +0200854/* Whether an average value per frame or a cumulative value should be
855 * displayed.
856 */
857enum pipe_driver_query_result_type
858{
859 PIPE_DRIVER_QUERY_RESULT_TYPE_AVERAGE = 0,
860 PIPE_DRIVER_QUERY_RESULT_TYPE_CUMULATIVE = 1,
861};
862
Nicolai Hähnled61d4df2015-11-10 14:06:59 +0100863/**
864 * Some hardware requires some hardware-specific queries to be submitted
865 * as batched queries. The corresponding query objects are created using
866 * create_batch_query, and at most one such query may be active at
867 * any time.
868 */
869#define PIPE_DRIVER_QUERY_FLAG_BATCH (1 << 0)
Samuel Pitoiset546ec982014-07-07 23:49:14 +0200870
Nicolai Hähnlef36d9852015-11-19 12:13:43 +0100871/* Do not list this query in the HUD. */
872#define PIPE_DRIVER_QUERY_FLAG_DONT_LIST (1 << 1)
873
Marek Olšák8ddcd712013-03-21 19:32:24 +0100874struct pipe_driver_query_info
875{
876 const char *name;
877 unsigned query_type; /* PIPE_QUERY_DRIVER_SPECIFIC + i */
Samuel Pitoiset546ec982014-07-07 23:49:14 +0200878 union pipe_numeric_type_union max_value; /* max value that can be returned */
Samuel Pitoisetb6208292014-07-04 11:41:46 +0200879 enum pipe_driver_query_type type;
Marek Olšák97a65d92015-08-02 17:24:30 +0200880 enum pipe_driver_query_result_type result_type;
Samuel Pitoisetb6208292014-07-04 11:41:46 +0200881 unsigned group_id;
Nicolai Hähnled61d4df2015-11-10 14:06:59 +0100882 unsigned flags;
Marek Olšák8ddcd712013-03-21 19:32:24 +0100883};
884
Samuel Pitoisetf137f5c2014-07-04 11:24:02 +0200885struct pipe_driver_query_group_info
886{
887 const char *name;
Samuel Pitoisetf137f5c2014-07-04 11:24:02 +0200888 unsigned max_active_queries;
889 unsigned num_queries;
890};
891
Ilia Mirkinfc76cc02015-10-30 03:17:35 -0400892enum pipe_debug_type
893{
894 PIPE_DEBUG_TYPE_OUT_OF_MEMORY = 1,
895 PIPE_DEBUG_TYPE_ERROR,
896 PIPE_DEBUG_TYPE_SHADER_INFO,
897 PIPE_DEBUG_TYPE_PERF_INFO,
898 PIPE_DEBUG_TYPE_INFO,
899 PIPE_DEBUG_TYPE_FALLBACK,
900 PIPE_DEBUG_TYPE_CONFORMANCE,
901};
902
903
Keith Whitwell8e4a95a2007-05-24 10:41:34 +0100904#ifdef __cplusplus
905}
906#endif
907
908#endif