blob: ef3e07ea38f493ab13316c6a72c6f4bd7a9e9f06 [file] [log] [blame]
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001/**********************************************************
2 * Copyright 2008-2009 VMware, Inc. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person
5 * obtaining a copy of this software and associated documentation
6 * files (the "Software"), to deal in the Software without
7 * restriction, including without limitation the rights to use, copy,
8 * modify, merge, publish, distribute, sublicense, and/or sell copies
9 * of the Software, and to permit persons to whom the Software is
10 * furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be
13 * included in all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
16 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
17 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
19 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
20 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
21 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
23 *
24 **********************************************************/
25
Sinclair Yeh1ce3a272017-05-23 07:42:08 -060026#include "git_sha1.h" /* For MESA_GIT_SHA1 */
Brian Paul21ae5132013-11-18 14:50:33 -080027#include "util/u_format.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010028#include "util/u_memory.h"
José Fonseca28486882010-02-02 14:42:17 +000029#include "util/u_inlines.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010030#include "util/u_string.h"
31#include "util/u_math.h"
32
Brian Paulcf1adb72017-05-23 07:45:12 -060033#include "os/os_process.h"
34
Jakob Bornecrantz31926332009-11-16 19:56:18 +010035#include "svga_winsys.h"
Jakob Bornecrantz9ff10b62010-06-06 11:13:49 +010036#include "svga_public.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010037#include "svga_context.h"
José Fonseca974b6412011-04-27 12:02:08 +010038#include "svga_format.h"
Brian Paul0c84c392017-05-23 08:21:57 -060039#include "svga_msg.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010040#include "svga_screen.h"
Brian Paule0542512015-08-13 11:00:58 -070041#include "svga_tgsi.h"
Keith Whitwell287c94e2010-04-10 16:05:54 +010042#include "svga_resource_texture.h"
Keith Whitwell287c94e2010-04-10 16:05:54 +010043#include "svga_resource.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010044#include "svga_debug.h"
45
Jakob Bornecrantz31926332009-11-16 19:56:18 +010046#include "svga3d_shaderdefs.h"
Brian Paule0542512015-08-13 11:00:58 -070047#include "VGPU10ShaderTokens.h"
Jakob Bornecrantz31926332009-11-16 19:56:18 +010048
Brian Paule0542512015-08-13 11:00:58 -070049/* NOTE: this constant may get moved into a svga3d*.h header file */
50#define SVGA3D_DX_MAX_RESOURCE_SIZE (128 * 1024 * 1024)
Jakob Bornecrantz31926332009-11-16 19:56:18 +010051
Sinclair Yeh1ce3a272017-05-23 07:42:08 -060052#ifndef MESA_GIT_SHA1
53#define MESA_GIT_SHA1 "(unknown git revision)"
54#endif
55
Jakob Bornecrantz31926332009-11-16 19:56:18 +010056#ifdef DEBUG
57int SVGA_DEBUG = 0;
58
59static const struct debug_named_value svga_debug_flags[] = {
Brian Paule0542512015-08-13 11:00:58 -070060 { "dma", DEBUG_DMA, NULL },
61 { "tgsi", DEBUG_TGSI, NULL },
62 { "pipe", DEBUG_PIPE, NULL },
63 { "state", DEBUG_STATE, NULL },
64 { "screen", DEBUG_SCREEN, NULL },
65 { "tex", DEBUG_TEX, NULL },
66 { "swtnl", DEBUG_SWTNL, NULL },
67 { "const", DEBUG_CONSTS, NULL },
68 { "viewport", DEBUG_VIEWPORT, NULL },
69 { "views", DEBUG_VIEWS, NULL },
70 { "perf", DEBUG_PERF, NULL },
71 { "flush", DEBUG_FLUSH, NULL },
72 { "sync", DEBUG_SYNC, NULL },
73 { "cache", DEBUG_CACHE, NULL },
74 { "streamout", DEBUG_STREAMOUT, NULL },
75 { "query", DEBUG_QUERY, NULL },
Brian Paul943f4f42017-04-10 13:48:21 -060076 { "samplers", DEBUG_SAMPLERS, NULL },
Joakim Sindholt8413b922010-06-01 20:11:30 +020077 DEBUG_NAMED_VALUE_END
Jakob Bornecrantz31926332009-11-16 19:56:18 +010078};
79#endif
80
81static const char *
82svga_get_vendor( struct pipe_screen *pscreen )
83{
84 return "VMware, Inc.";
85}
86
87
88static const char *
89svga_get_name( struct pipe_screen *pscreen )
90{
Brian Paul0295ac92011-08-26 13:56:39 -060091 const char *build = "", *llvm = "", *mutex = "";
92 static char name[100];
Jakob Bornecrantz31926332009-11-16 19:56:18 +010093#ifdef DEBUG
94 /* Only return internal details in the DEBUG version:
95 */
Brian Paul0295ac92011-08-26 13:56:39 -060096 build = "build: DEBUG;";
97 mutex = "mutex: " PIPE_ATOMIC ";";
Charmaine Leea5fd54f2016-08-11 18:41:52 -070098#elif defined(VMX86_STATS)
99 build = "build: OPT;";
Brian Paul0295ac92011-08-26 13:56:39 -0600100#else
101 build = "build: RELEASE;";
102#endif
Brian Paule0542512015-08-13 11:00:58 -0700103#ifdef HAVE_LLVM
104 llvm = "LLVM;";
105#endif
Brian Paul0295ac92011-08-26 13:56:39 -0600106
107 util_snprintf(name, sizeof(name), "SVGA3D; %s %s %s", build, mutex, llvm);
108 return name;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100109}
110
111
Brian Paule0542512015-08-13 11:00:58 -0700112/** Helper for querying float-valued device cap */
113static float
114get_float_cap(struct svga_winsys_screen *sws, unsigned cap, float defaultVal)
115{
116 SVGA3dDevCapResult result;
117 if (sws->get_cap(sws, cap, &result))
118 return result.f;
119 else
120 return defaultVal;
121}
122
123
124/** Helper for querying uint-valued device cap */
125static unsigned
126get_uint_cap(struct svga_winsys_screen *sws, unsigned cap, unsigned defaultVal)
127{
128 SVGA3dDevCapResult result;
129 if (sws->get_cap(sws, cap, &result))
130 return result.u;
131 else
132 return defaultVal;
133}
134
135
136/** Helper for querying boolean-valued device cap */
137static boolean
138get_bool_cap(struct svga_winsys_screen *sws, unsigned cap, boolean defaultVal)
139{
140 SVGA3dDevCapResult result;
141 if (sws->get_cap(sws, cap, &result))
142 return result.b;
143 else
144 return defaultVal;
145}
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100146
147
148static float
Marek Olšákbb71f922011-11-19 22:38:22 +0100149svga_get_paramf(struct pipe_screen *screen, enum pipe_capf param)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100150{
151 struct svga_screen *svgascreen = svga_screen(screen);
152 struct svga_winsys_screen *sws = svgascreen->sws;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100153
154 switch (param) {
Marek Olšákbb71f922011-11-19 22:38:22 +0100155 case PIPE_CAPF_MAX_LINE_WIDTH:
Brian Paulccd6bf82013-12-09 10:46:56 -0800156 return svgascreen->maxLineWidth;
Marek Olšákbb71f922011-11-19 22:38:22 +0100157 case PIPE_CAPF_MAX_LINE_WIDTH_AA:
Brian Paulccd6bf82013-12-09 10:46:56 -0800158 return svgascreen->maxLineWidthAA;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100159
Marek Olšákbb71f922011-11-19 22:38:22 +0100160 case PIPE_CAPF_MAX_POINT_WIDTH:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100161 /* fall-through */
Marek Olšákbb71f922011-11-19 22:38:22 +0100162 case PIPE_CAPF_MAX_POINT_WIDTH_AA:
José Fonseca97733702012-02-27 11:12:12 +0000163 return svgascreen->maxPointSize;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100164
Marek Olšákbb71f922011-11-19 22:38:22 +0100165 case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
Brian Paule0542512015-08-13 11:00:58 -0700166 return (float) get_uint_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_ANISOTROPY, 4);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100167
Marek Olšákbb71f922011-11-19 22:38:22 +0100168 case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
Brian Paula9eda412012-01-17 16:28:10 -0700169 return 15.0;
Brian Paule0542512015-08-13 11:00:58 -0700170
Brian Paul55a89882012-06-26 14:41:46 -0600171 case PIPE_CAPF_GUARD_BAND_LEFT:
172 case PIPE_CAPF_GUARD_BAND_TOP:
173 case PIPE_CAPF_GUARD_BAND_RIGHT:
174 case PIPE_CAPF_GUARD_BAND_BOTTOM:
175 return 0.0;
Marek Olšákbb71f922011-11-19 22:38:22 +0100176 }
Brian Paul55a89882012-06-26 14:41:46 -0600177
178 debug_printf("Unexpected PIPE_CAPF_ query %u\n", param);
179 return 0;
Marek Olšákbb71f922011-11-19 22:38:22 +0100180}
181
182
183static int
184svga_get_param(struct pipe_screen *screen, enum pipe_cap param)
185{
186 struct svga_screen *svgascreen = svga_screen(screen);
187 struct svga_winsys_screen *sws = svgascreen->sws;
188 SVGA3dDevCapResult result;
189
190 switch (param) {
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100191 case PIPE_CAP_NPOT_TEXTURES:
Ilia Mirkin12d39b42013-10-04 04:32:15 -0400192 case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
Ilia Mirkin9515d652016-08-20 22:40:33 -0400193 case PIPE_CAP_MIXED_COLOR_DEPTH_BITS:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100194 return 1;
195 case PIPE_CAP_TWO_SIDED_STENCIL:
196 return 1;
Brian Paul6f89f5a2012-04-16 10:35:20 -0600197 case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
Brian Paule0542512015-08-13 11:00:58 -0700198 /*
199 * "In virtually every OpenGL implementation and hardware,
200 * GL_MAX_DUAL_SOURCE_DRAW_BUFFERS is 1"
201 * http://www.opengl.org/wiki/Blending
202 */
203 return sws->have_vgpu10 ? 1 : 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100204 case PIPE_CAP_ANISOTROPIC_FILTER:
205 return 1;
206 case PIPE_CAP_POINT_SPRITE:
207 return 1;
Christoph Bumiller8acaf862013-03-15 22:11:31 +0100208 case PIPE_CAP_TGSI_TEXCOORD:
209 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100210 case PIPE_CAP_MAX_RENDER_TARGETS:
Brian Paul34ce1a82013-11-07 17:28:33 -0700211 return svgascreen->max_color_buffers;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100212 case PIPE_CAP_OCCLUSION_QUERY:
213 return 1;
José Fonseca99762162012-12-09 09:50:34 +0000214 case PIPE_CAP_QUERY_TIME_ELAPSED:
Mathias Fröhlichcdbd5f42010-05-17 11:48:56 -0700215 return 0;
Brian Paule0542512015-08-13 11:00:58 -0700216 case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
217 return sws->have_vgpu10;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100218 case PIPE_CAP_TEXTURE_SHADOW_MAP:
219 return 1;
Brian Paul9bd15ae2011-07-25 16:06:45 -0600220 case PIPE_CAP_TEXTURE_SWIZZLE:
221 return 1;
Christoph Bumiller729abfd2013-04-12 13:42:01 +0200222 case PIPE_CAP_TEXTURE_BORDER_COLOR_QUIRK:
223 return 0;
Marek Olšák978c1aa12012-04-11 15:40:00 +0200224 case PIPE_CAP_USER_VERTEX_BUFFERS:
Marek Olšákbf469f42012-04-24 21:14:44 +0200225 return 0;
Marek Olšák437ab1d2012-04-24 15:19:31 +0200226 case PIPE_CAP_USER_CONSTANT_BUFFERS:
Marek Olšák978c1aa12012-04-11 15:40:00 +0200227 return 1;
Marek Olšák1b749dc2012-04-24 17:31:17 +0200228 case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
Brian Paule0542512015-08-13 11:00:58 -0700229 return 256;
José Fonseca2bb4d752010-02-12 17:01:48 +0000230
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100231 case PIPE_CAP_MAX_TEXTURE_2D_LEVELS:
José Fonseca2bb4d752010-02-12 17:01:48 +0000232 {
233 unsigned levels = SVGA_MAX_TEXTURE_LEVELS;
234 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH, &result))
235 levels = MIN2(util_logbase2(result.u) + 1, levels);
236 else
237 levels = 12 /* 2048x2048 */;
238 if (sws->get_cap(sws, SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT, &result))
239 levels = MIN2(util_logbase2(result.u) + 1, levels);
240 else
241 levels = 12 /* 2048x2048 */;
242 return levels;
243 }
244
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100245 case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
José Fonseca2bb4d752010-02-12 17:01:48 +0000246 if (!sws->get_cap(sws, SVGA3D_DEVCAP_MAX_VOLUME_EXTENT, &result))
247 return 8; /* max 128x128x128 */
248 return MIN2(util_logbase2(result.u) + 1, SVGA_MAX_TEXTURE_LEVELS);
249
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100250 case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
José Fonseca6af833a2010-02-12 21:30:33 +0000251 /*
252 * No mechanism to query the host, and at least limited to 2048x2048 on
253 * certain hardware.
254 */
Jakob Bornecrantz2bb9c642011-12-15 13:04:56 +0100255 return MIN2(screen->get_param(screen, PIPE_CAP_MAX_TEXTURE_2D_LEVELS),
256 12 /* 2048x2048 */);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100257
Brian Paule0542512015-08-13 11:00:58 -0700258 case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
259 return sws->have_vgpu10 ? SVGA3D_MAX_SURFACE_ARRAYSIZE : 0;
260
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100261 case PIPE_CAP_BLEND_EQUATION_SEPARATE: /* req. for GL 1.5 */
262 return 1;
263
Luca Barbieri6c4037502010-01-21 05:36:14 +0100264 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_UPPER_LEFT:
Luca Barbieri6c4037502010-01-21 05:36:14 +0100265 return 1;
Brian Paul1d05caf2013-09-30 09:47:31 -0600266 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_HALF_INTEGER:
Brian Paule0542512015-08-13 11:00:58 -0700267 return sws->have_vgpu10;
Brian Paul1d05caf2013-09-30 09:47:31 -0600268 case PIPE_CAP_TGSI_FS_COORD_ORIGIN_LOWER_LEFT:
269 return 0;
270 case PIPE_CAP_TGSI_FS_COORD_PIXEL_CENTER_INTEGER:
Brian Paule0542512015-08-13 11:00:58 -0700271 return !sws->have_vgpu10;
Luca Barbieri6c4037502010-01-21 05:36:14 +0100272
Brian Pauld7707ef2012-04-04 16:04:00 -0600273 case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
274 return 1; /* The color outputs of vertex shaders are not clamped */
275 case PIPE_CAP_VERTEX_COLOR_CLAMPED:
276 return 0; /* The driver can't clamp vertex colors */
277 case PIPE_CAP_FRAGMENT_COLOR_CLAMPED:
278 return 0; /* The driver can't clamp fragment colors */
279
Brian Paulecc48052012-04-05 15:28:09 -0600280 case PIPE_CAP_MIXED_COLORBUFFER_FORMATS:
Brian Paul80efb522012-06-26 12:59:30 -0600281 return 1; /* expected for GL_ARB_framebuffer_object */
282
Brian Paul3bc39412012-06-26 16:37:33 -0600283 case PIPE_CAP_GLSL_FEATURE_LEVEL:
Brian Paule0542512015-08-13 11:00:58 -0700284 return sws->have_vgpu10 ? 330 : 120;
Brian Paul3bc39412012-06-26 16:37:33 -0600285
Marek Olšák3e10ab62013-03-14 17:18:43 +0100286 case PIPE_CAP_PREFER_BLIT_BASED_TEXTURE_TRANSFER:
Brian Paul360610c2013-09-30 09:47:31 -0600287 return 0;
Marek Olšák3e10ab62013-03-14 17:18:43 +0100288
Brian Paul055dbd52013-11-05 17:24:22 -0700289 case PIPE_CAP_SM3:
290 return 1;
291
Brian Paule0542512015-08-13 11:00:58 -0700292 case PIPE_CAP_DEPTH_CLIP_DISABLE:
293 case PIPE_CAP_INDEP_BLEND_ENABLE:
294 case PIPE_CAP_CONDITIONAL_RENDER:
295 case PIPE_CAP_QUERY_TIMESTAMP:
296 case PIPE_CAP_TGSI_INSTANCEID:
297 case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
298 case PIPE_CAP_SEAMLESS_CUBE_MAP:
299 case PIPE_CAP_FAKE_SW_MSAA:
300 return sws->have_vgpu10;
301
302 case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
303 return sws->have_vgpu10 ? SVGA3D_DX_MAX_SOTARGETS : 0;
304 case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
305 return sws->have_vgpu10 ? 4 : 0;
306 case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
307 return sws->have_vgpu10 ? SVGA3D_MAX_STREAMOUT_DECLS : 0;
308 case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
Ilia Mirkin3fdeb7c2016-10-14 00:03:12 -0400309 case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
Brian Paule0542512015-08-13 11:00:58 -0700310 return 0;
311 case PIPE_CAP_TEXTURE_MULTISAMPLE:
312 return svgascreen->ms_samples ? 1 : 0;
313
314 case PIPE_CAP_MAX_TEXTURE_BUFFER_SIZE:
Brian Paul3b28eaa2017-07-10 08:36:15 -0600315 /* convert bytes to texels for the case of the largest texel
316 * size: float[4].
317 */
318 return SVGA3D_DX_MAX_RESOURCE_SIZE / (4 * sizeof(float));
Brian Paule0542512015-08-13 11:00:58 -0700319
320 case PIPE_CAP_MIN_TEXEL_OFFSET:
321 return sws->have_vgpu10 ? VGPU10_MIN_TEXEL_FETCH_OFFSET : 0;
322 case PIPE_CAP_MAX_TEXEL_OFFSET:
323 return sws->have_vgpu10 ? VGPU10_MAX_TEXEL_FETCH_OFFSET : 0;
324
325 case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
326 case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
327 return 0;
328
329 case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
330 return sws->have_vgpu10 ? 256 : 0;
331 case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
332 return sws->have_vgpu10 ? 1024 : 0;
333
334 case PIPE_CAP_PRIMITIVE_RESTART:
335 return 1; /* may be a sw fallback, depending on restart index */
336
Charmaine Lee63032312015-12-22 11:20:41 -0800337 case PIPE_CAP_GENERATE_MIPMAP:
Neha Bhende79885132016-06-28 12:59:19 -0700338 return sws->have_generate_mipmap_cmd;
Charmaine Lee63032312015-12-22 11:20:41 -0800339
Sinclair Yeh56a6e892017-05-15 16:22:53 -0700340 case PIPE_CAP_NATIVE_FENCE_FD:
341 return sws->have_fence_fd;
342
Brian Paul80efb522012-06-26 12:59:30 -0600343 /* Unsupported features */
Brian Paulecc48052012-04-05 15:28:09 -0600344 case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
345 case PIPE_CAP_TEXTURE_MIRROR_CLAMP:
Brian Paulecc48052012-04-05 15:28:09 -0600346 case PIPE_CAP_SHADER_STENCIL_EXPORT:
Brian Paulecc48052012-04-05 15:28:09 -0600347 case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
Brian Paulecc48052012-04-05 15:28:09 -0600348 case PIPE_CAP_INDEP_BLEND_FUNC:
Brian Paulecc48052012-04-05 15:28:09 -0600349 case PIPE_CAP_TEXTURE_BARRIER:
Ilia Mirkin746e5262014-06-26 20:01:50 -0400350 case PIPE_CAP_MAX_VERTEX_STREAMS:
Brian Paulecc48052012-04-05 15:28:09 -0600351 case PIPE_CAP_TGSI_CAN_COMPACT_CONSTANTS:
Brian Paul55a89882012-06-26 14:41:46 -0600352 case PIPE_CAP_COMPUTE:
Fredrik Höglundaf372122012-06-18 22:50:02 +0200353 case PIPE_CAP_START_INSTANCE:
Dave Airlieadd3a072012-11-10 06:34:14 +1000354 case PIPE_CAP_CUBE_MAP_ARRAY:
Andreas Boll38d65a92013-01-31 09:35:14 +0100355 case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
Brian Paul0289eba2013-04-03 08:19:44 -0600356 case PIPE_CAP_QUERY_PIPELINE_STATISTICS:
Ilia Mirkin32b71242014-07-03 11:15:18 -0400357 case PIPE_CAP_TGSI_VS_LAYER_VIEWPORT:
Dave Airlie2fcbec42013-09-21 18:45:43 +1000358 case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
359 case PIPE_CAP_TEXTURE_GATHER_SM5:
Marek Olšákdb8886e2014-01-27 21:57:42 +0100360 case PIPE_CAP_BUFFER_MAP_PERSISTENT_COHERENT:
Dave Airliebe5276a2014-02-11 13:26:08 +1000361 case PIPE_CAP_TEXTURE_QUERY_LOD:
Ilia Mirkin88d8d882014-03-30 18:21:04 -0400362 case PIPE_CAP_SAMPLE_SHADING:
Ilia Mirkind95df4f2014-04-26 23:44:57 -0400363 case PIPE_CAP_TEXTURE_GATHER_OFFSETS:
Christoph Bumiller4b586a22014-05-17 01:20:19 +0200364 case PIPE_CAP_TGSI_VS_WINDOW_SPACE_POSITION:
Christoph Bumillerbc198f82013-04-05 14:29:36 +0200365 case PIPE_CAP_DRAW_INDIRECT:
Ilia Mirkind67b9ba2015-12-31 13:30:13 -0500366 case PIPE_CAP_MULTI_DRAW_INDIRECT:
367 case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
Ilia Mirkin8ee74ce2014-08-14 00:04:41 -0400368 case PIPE_CAP_TGSI_FS_FINE_DERIVATIVE:
Tobias Klausmannfd5edee2014-08-17 03:37:19 +0200369 case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
Ilia Mirkinc1130952014-08-20 19:45:10 -0400370 case PIPE_CAP_SAMPLER_VIEW_TARGET:
Mathias Fröhlich56088132014-09-14 15:17:07 +0200371 case PIPE_CAP_CLIP_HALFZ:
Roland Scheideggerade8b262014-12-12 04:13:43 +0100372 case PIPE_CAP_VERTEXID_NOBASE:
Ilia Mirkin7c211a12015-02-01 09:01:50 -0500373 case PIPE_CAP_POLYGON_OFFSET_CLAMP:
Axel Davyeb1c12d2015-01-17 14:30:17 +0100374 case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
Ilia Mirkine9f43d62016-01-02 18:55:48 -0500375 case PIPE_CAP_TGSI_PACK_HALF_FLOAT:
Ilia Mirkinebfb5442016-01-02 21:56:45 -0500376 case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
Nicolai Hähnle654670b2016-01-11 17:38:08 -0500377 case PIPE_CAP_INVALIDATE_BUFFER:
Rob Clarkd6408372015-08-10 11:41:29 -0400378 case PIPE_CAP_STRING_MARKER:
Nicolai Hähnle6af6d7b2016-01-26 10:27:58 -0500379 case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
Marek Olšákd2e4c9e2016-02-01 21:56:50 +0100380 case PIPE_CAP_QUERY_MEMORY_INFO:
Marek Olšákdcb2b772016-02-29 20:22:37 +0100381 case PIPE_CAP_PCI_GROUP:
382 case PIPE_CAP_PCI_BUS:
383 case PIPE_CAP_PCI_DEVICE:
384 case PIPE_CAP_PCI_FUNCTION:
Bas Nieuwenhuizen70dcd842016-04-12 15:00:31 +0200385 case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
Brian Paulecc48052012-04-05 15:28:09 -0600386 return 0;
Siavash Eliasi75081392013-11-28 12:26:33 +0330387 case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
388 return 64;
Brian Paule0542512015-08-13 11:00:58 -0700389 case PIPE_CAP_VERTEX_BUFFER_STRIDE_4BYTE_ALIGNED_ONLY:
390 case PIPE_CAP_VERTEX_BUFFER_OFFSET_4BYTE_ALIGNED_ONLY:
Brian Paulc66dc0e2012-04-30 16:01:08 -0600391 case PIPE_CAP_VERTEX_ELEMENT_SRC_OFFSET_4BYTE_ALIGNED_ONLY:
Brian Paule0542512015-08-13 11:00:58 -0700392 return 1; /* need 4-byte alignment for all offsets and strides */
Timothy Arceri89e68062014-08-19 21:09:58 -1000393 case PIPE_CAP_MAX_VERTEX_ATTRIB_STRIDE:
394 return 2048;
Brian Paul71682c12013-05-29 18:07:11 -0600395 case PIPE_CAP_MAX_VIEWPORTS:
396 return 1;
Tom Stellard4e90bc92013-07-09 21:21:39 -0700397 case PIPE_CAP_ENDIANNESS:
398 return PIPE_ENDIAN_LITTLE;
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100399
400 case PIPE_CAP_VENDOR_ID:
401 return 0x15ad; /* VMware Inc. */
402 case PIPE_CAP_DEVICE_ID:
403 return 0x0405; /* assume SVGA II */
404 case PIPE_CAP_ACCELERATED:
405 return 0; /* XXX: */
406 case PIPE_CAP_VIDEO_MEMORY:
407 /* XXX: Query the host ? */
408 return 1;
Neha Bhendefa2cdd92016-06-23 11:21:31 -0600409 case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
410 return sws->have_vgpu10;
Neha Bhende6a431482016-08-11 16:56:01 -0700411 case PIPE_CAP_CLEAR_TEXTURE:
412 return sws->have_vgpu10;
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100413 case PIPE_CAP_UMA:
Marek Olšák8b587ee2015-02-10 14:00:57 +0100414 case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
Marek Olšák79ffc08a2015-04-29 15:44:55 +0200415 case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
Marek Olšák26222932015-06-12 14:24:17 +0200416 case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
Marek Olšák44dc1d32015-08-10 19:37:01 +0200417 case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
418 case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
Marek Olšák3b7800e2015-08-10 02:11:48 +0200419 case PIPE_CAP_DEPTH_BOUNDS_TEST:
Ilia Mirkinf46a53f2015-09-11 17:29:49 -0400420 case PIPE_CAP_TGSI_TXQS:
Marek Olšákf3b37e32015-09-27 19:32:07 +0200421 case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
Marek Olšákd74e7b62015-09-27 21:02:15 +0200422 case PIPE_CAP_SHAREABLE_SHADERS:
Ilia Mirkin87b4e4e2015-12-29 16:49:32 -0500423 case PIPE_CAP_DRAW_PARAMETERS:
Marek Olšák34738a92016-01-02 20:45:00 +0100424 case PIPE_CAP_TGSI_FS_POSITION_IS_SYSVAL:
425 case PIPE_CAP_TGSI_FS_FACE_IS_INTEGER_SYSVAL:
Nicolai Hähnle3abb5482016-01-26 10:26:30 -0500426 case PIPE_CAP_BUFFER_SAMPLER_VIEW_RGBA_ONLY:
Ilia Mirkinf9e6f462016-01-09 23:30:16 -0500427 case PIPE_CAP_QUERY_BUFFER_OBJECT:
Edward O'Callaghan4bc91302016-02-17 20:59:52 +1100428 case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
Tobias Klausmann2be258e2016-05-08 22:44:07 +0200429 case PIPE_CAP_CULL_DISTANCE:
Kenneth Graunke70048eb2016-05-20 21:05:34 -0700430 case PIPE_CAP_PRIMITIVE_RESTART_FOR_PATCHES:
Ilia Mirkinedfa7a42016-05-29 11:39:52 -0400431 case PIPE_CAP_TGSI_VOTE:
Ilia Mirkin07fcb062016-06-11 15:26:45 -0400432 case PIPE_CAP_MAX_WINDOW_RECTANGLES:
Axel Davy59a69292016-06-13 22:28:32 +0200433 case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
Józef Kucia3cd28fe2016-07-19 13:07:24 +0200434 case PIPE_CAP_VIEWPORT_SUBPIXEL_BITS:
Nicolai Hähnle700a5712016-10-07 09:42:55 +0200435 case PIPE_CAP_TGSI_ARRAY_COMPONENTS:
Nicolai Hähnle611166b2016-11-18 20:49:54 +0100436 case PIPE_CAP_TGSI_CAN_READ_OUTPUTS:
Marek Olšáke51baeb2016-12-31 13:34:11 +0100437 case PIPE_CAP_GLSL_OPTIMIZE_CONSERVATIVELY:
Ilia Mirkinee3ebe62017-01-01 23:10:00 -0500438 case PIPE_CAP_TGSI_FS_FBFETCH:
Ilia Mirkin6e409382017-01-16 22:14:38 -0500439 case PIPE_CAP_TGSI_MUL_ZERO_WINS:
Nicolai Hähnlea020cb32017-01-27 10:35:13 +0100440 case PIPE_CAP_DOUBLES:
Dave Airlief8045062016-06-09 10:13:03 +1000441 case PIPE_CAP_INT64:
Ilia Mirkinb0900332017-02-04 22:31:29 -0500442 case PIPE_CAP_INT64_DIVMOD:
Marek Olšákbf3cdf02017-03-07 02:09:03 +0100443 case PIPE_CAP_TGSI_TEX_TXF_LZ:
Nicolai Hähnled0c7f922017-03-29 20:44:57 +0200444 case PIPE_CAP_TGSI_CLOCK:
Lyudeffe2bd62017-03-16 18:00:05 -0400445 case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
Nicolai Hähnled6e6fa02017-02-02 21:10:44 +0100446 case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
Nicolai Hähnled3e6f6d2017-03-30 11:16:09 +0200447 case PIPE_CAP_TGSI_BALLOT:
Nicolai Hähnle17f24a92017-04-13 21:54:54 +0200448 case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
Marek Olšák70dcb732017-04-30 01:18:43 +0200449 case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
Marek Olšák50189372017-05-15 16:30:30 +0200450 case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
Lyude467af442017-05-24 15:42:39 -0400451 case PIPE_CAP_POST_DEPTH_COVERAGE:
Samuel Pitoiset973822b2017-02-16 13:43:16 +0100452 case PIPE_CAP_BINDLESS_TEXTURE:
Nicolai Hähnle01f15982017-06-25 18:31:11 +0200453 case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
Nicolai Hähnlea6777992017-07-26 19:16:14 +0200454 case PIPE_CAP_QUERY_SO_OVERFLOW:
Timothy Arceri4e4042d2017-08-03 13:54:45 +1000455 case PIPE_CAP_MEMOBJ:
Emil Velikov3a6b68b2014-08-14 21:09:43 +0100456 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100457 }
Brian Paul55a89882012-06-26 14:41:46 -0600458
459 debug_printf("Unexpected PIPE_CAP_ query %u\n", param);
460 return 0;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100461}
462
Brian Paule0542512015-08-13 11:00:58 -0700463
464static int
Brian Paul637e5712017-03-05 12:13:02 -0700465vgpu9_get_shader_param(struct pipe_screen *screen,
466 enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700467 enum pipe_shader_cap param)
Luca Barbieria508d2d2010-09-05 20:50:50 +0200468{
469 struct svga_screen *svgascreen = svga_screen(screen);
470 struct svga_winsys_screen *sws = svgascreen->sws;
Brian Paule0542512015-08-13 11:00:58 -0700471 unsigned val;
472
473 assert(!sws->have_vgpu10);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200474
475 switch (shader)
476 {
477 case PIPE_SHADER_FRAGMENT:
478 switch (param)
479 {
480 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
481 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
Brian Paul43f46ca2016-04-25 17:12:50 -0600482 return get_uint_cap(sws,
483 SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_INSTRUCTIONS,
484 512);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200485 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
486 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
Brian Paul94b219b2011-10-11 09:30:09 -0600487 return 512;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200488 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
489 return SVGA3D_MAX_NESTING_LEVEL;
490 case PIPE_SHADER_CAP_MAX_INPUTS:
491 return 10;
Marek Olšák5f5b83c2014-10-01 20:28:17 +0200492 case PIPE_SHADER_CAP_MAX_OUTPUTS:
493 return svgascreen->max_color_buffers;
Marek Olšák04f2c882014-07-24 20:32:08 +0200494 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
495 return 224 * sizeof(float[4]);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200496 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
497 return 1;
498 case PIPE_SHADER_CAP_MAX_TEMPS:
Brian Paule0542512015-08-13 11:00:58 -0700499 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_FRAGMENT_SHADER_TEMPS, 32);
500 return MIN2(val, SVGA3D_TEMPREG_MAX);
José Fonseca2d958852010-12-01 15:41:12 +0000501 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
502 /*
503 * Although PS 3.0 has some addressing abilities it can only represent
504 * loops that can be statically determined and unrolled. Given we can
505 * only handle a subset of the cases that the state tracker already
506 * does it is better to defer loop unrolling to the state tracker.
507 */
508 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200509 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
Brian Paul395fac22013-09-30 09:47:31 -0600510 return 0;
Brian Paul13f3ae52013-02-01 11:16:54 -0700511 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
512 return 0;
Marek Olšák93edd152010-11-12 03:08:47 +0100513 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
514 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
515 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
516 return 0;
Marek Olšák9aa089e2010-11-14 15:34:59 +0100517 case PIPE_SHADER_CAP_SUBROUTINES:
518 return 0;
Brian Paul971905b2011-08-09 08:58:47 -0600519 case PIPE_SHADER_CAP_INTEGERS:
520 return 0;
Marek Olšákf5bfe542011-09-27 22:22:06 +0200521 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100522 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Marek Olšákf5bfe542011-09-27 22:22:06 +0200523 return 16;
Brian Paul9ced3fc2014-05-05 10:19:56 -0600524 case PIPE_SHADER_CAP_PREFERRED_IR:
525 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100526 case PIPE_SHADER_CAP_SUPPORTED_IRS:
527 return 0;
Ilia Mirkin899d7792014-07-25 17:03:33 -0400528 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
Ilia Mirkinf883df72015-02-19 20:15:28 -0500529 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100530 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Marek Olšákb6ebe7e2015-05-25 19:30:44 +0200531 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400532 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500533 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200534 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200535 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Brian Paul986adb92014-07-03 08:25:48 -0600536 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200537 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
538 return 32;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200539 }
Brian Paul9ced3fc2014-05-05 10:19:56 -0600540 /* If we get here, we failed to handle a cap above */
541 debug_printf("Unexpected fragment shader query %u\n", param);
542 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200543 case PIPE_SHADER_VERTEX:
544 switch (param)
545 {
546 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
547 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
Brian Paule0542512015-08-13 11:00:58 -0700548 return get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_INSTRUCTIONS,
549 512);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200550 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
551 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
552 /* XXX: until we have vertex texture support */
553 return 0;
554 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
555 return SVGA3D_MAX_NESTING_LEVEL;
556 case PIPE_SHADER_CAP_MAX_INPUTS:
557 return 16;
Marek Olšák5f5b83c2014-10-01 20:28:17 +0200558 case PIPE_SHADER_CAP_MAX_OUTPUTS:
559 return 10;
Marek Olšák04f2c882014-07-24 20:32:08 +0200560 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
561 return 256 * sizeof(float[4]);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200562 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
563 return 1;
564 case PIPE_SHADER_CAP_MAX_TEMPS:
Brian Paule0542512015-08-13 11:00:58 -0700565 val = get_uint_cap(sws, SVGA3D_DEVCAP_MAX_VERTEX_SHADER_TEMPS, 32);
566 return MIN2(val, SVGA3D_TEMPREG_MAX);
Luca Barbieria508d2d2010-09-05 20:50:50 +0200567 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
Brian Paul395fac22013-09-30 09:47:31 -0600568 return 0;
Brian Paul13f3ae52013-02-01 11:16:54 -0700569 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
570 return 0;
Marek Olšák93edd152010-11-12 03:08:47 +0100571 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
572 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
Brian Paul94b219b2011-10-11 09:30:09 -0600573 return 1;
Marek Olšák93edd152010-11-12 03:08:47 +0100574 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
575 return 0;
576 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
577 return 1;
Marek Olšák9aa089e2010-11-14 15:34:59 +0100578 case PIPE_SHADER_CAP_SUBROUTINES:
579 return 0;
Bryan Cain17b695e2011-05-05 21:10:28 -0500580 case PIPE_SHADER_CAP_INTEGERS:
581 return 0;
Brian Paulecc48052012-04-05 15:28:09 -0600582 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
Roland Scheidegger2983c032013-11-26 02:30:41 +0100583 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
Brian Paulecc48052012-04-05 15:28:09 -0600584 return 0;
Brian Paul9ced3fc2014-05-05 10:19:56 -0600585 case PIPE_SHADER_CAP_PREFERRED_IR:
586 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100587 case PIPE_SHADER_CAP_SUPPORTED_IRS:
588 return 0;
Brian Paul71b155a2015-02-20 08:09:36 -0700589 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
590 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
Marek Olšák216543e2015-02-28 00:26:31 +0100591 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
Marek Olšákb6ebe7e2015-05-25 19:30:44 +0200592 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400593 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500594 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200595 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200596 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Brian Paul986adb92014-07-03 08:25:48 -0600597 return 0;
Marek Olšák814f3142015-10-20 18:26:02 +0200598 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
599 return 32;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200600 }
Brian Paul9ced3fc2014-05-05 10:19:56 -0600601 /* If we get here, we failed to handle a cap above */
602 debug_printf("Unexpected vertex shader query %u\n", param);
603 return 0;
Brian Paulecc48052012-04-05 15:28:09 -0600604 case PIPE_SHADER_GEOMETRY:
Brian Paul4f08cde2013-10-16 08:26:42 -0600605 case PIPE_SHADER_COMPUTE:
Brian Paule31bce42015-06-24 10:41:52 -0600606 case PIPE_SHADER_TESS_CTRL:
607 case PIPE_SHADER_TESS_EVAL:
608 /* no support for geometry, tess or compute shaders at this time */
Brian Paulecc48052012-04-05 15:28:09 -0600609 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200610 default:
Brian Paul55a89882012-06-26 14:41:46 -0600611 debug_printf("Unexpected shader type (%u) query\n", shader);
Brian Paulecc48052012-04-05 15:28:09 -0600612 return 0;
Luca Barbieria508d2d2010-09-05 20:50:50 +0200613 }
614 return 0;
615}
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100616
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100617
Brian Paule0542512015-08-13 11:00:58 -0700618static int
Brian Paul637e5712017-03-05 12:13:02 -0700619vgpu10_get_shader_param(struct pipe_screen *screen,
620 enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700621 enum pipe_shader_cap param)
622{
623 struct svga_screen *svgascreen = svga_screen(screen);
624 struct svga_winsys_screen *sws = svgascreen->sws;
625
626 assert(sws->have_vgpu10);
627 (void) sws; /* silence unused var warnings in non-debug builds */
628
629 /* Only VS, GS, FS supported */
630 if (shader != PIPE_SHADER_VERTEX &&
631 shader != PIPE_SHADER_GEOMETRY &&
632 shader != PIPE_SHADER_FRAGMENT) {
633 return 0;
634 }
635
636 /* NOTE: we do not query the device for any caps/limits at this time */
637
638 /* Generally the same limits for vertex, geometry and fragment shaders */
639 switch (param) {
640 case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
641 case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
642 case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
643 case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
644 return 64 * 1024;
645 case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
646 return 64;
647 case PIPE_SHADER_CAP_MAX_INPUTS:
648 if (shader == PIPE_SHADER_FRAGMENT)
649 return VGPU10_MAX_FS_INPUTS;
650 else if (shader == PIPE_SHADER_GEOMETRY)
651 return VGPU10_MAX_GS_INPUTS;
652 else
653 return VGPU10_MAX_VS_INPUTS;
654 case PIPE_SHADER_CAP_MAX_OUTPUTS:
655 if (shader == PIPE_SHADER_FRAGMENT)
656 return VGPU10_MAX_FS_OUTPUTS;
657 else if (shader == PIPE_SHADER_GEOMETRY)
658 return VGPU10_MAX_GS_OUTPUTS;
659 else
660 return VGPU10_MAX_VS_OUTPUTS;
661 case PIPE_SHADER_CAP_MAX_CONST_BUFFER_SIZE:
662 return VGPU10_MAX_CONSTANT_BUFFER_ELEMENT_COUNT * sizeof(float[4]);
663 case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
664 return svgascreen->max_const_buffers;
665 case PIPE_SHADER_CAP_MAX_TEMPS:
666 return VGPU10_MAX_TEMPS;
667 case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
668 case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
669 case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
670 case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
671 return TRUE; /* XXX verify */
Brian Paule0542512015-08-13 11:00:58 -0700672 case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
673 case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
674 case PIPE_SHADER_CAP_SUBROUTINES:
675 case PIPE_SHADER_CAP_INTEGERS:
676 return TRUE;
677 case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
678 case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
679 return SVGA3D_DX_MAX_SAMPLERS;
680 case PIPE_SHADER_CAP_PREFERRED_IR:
681 return PIPE_SHADER_IR_TGSI;
Samuel Pitoiset5e09ac72016-02-03 18:57:58 +0100682 case PIPE_SHADER_CAP_SUPPORTED_IRS:
683 return 0;
Brian Paule0542512015-08-13 11:00:58 -0700684 case PIPE_SHADER_CAP_TGSI_DROUND_SUPPORTED:
685 case PIPE_SHADER_CAP_TGSI_DFRACEXP_DLDEXP_SUPPORTED:
686 case PIPE_SHADER_CAP_TGSI_FMA_SUPPORTED:
687 case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
Ilia Mirkin266d0012015-09-26 20:27:42 -0400688 case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
Ilia Mirkin9fbfa1a2016-01-08 22:56:23 -0500689 case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
Marek Olšák72217d42016-10-28 22:34:20 +0200690 case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
Samuel Pitoiset3a927e02017-04-25 00:31:46 +0200691 case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
Brian Paule0542512015-08-13 11:00:58 -0700692 return 0;
Brian Paulf1682fd2015-10-20 18:22:43 -0600693 case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
694 return 32;
Brian Paule0542512015-08-13 11:00:58 -0700695 default:
696 debug_printf("Unexpected vgpu10 shader query %u\n", param);
697 return 0;
698 }
699 return 0;
700}
701
702
703static int
Brian Paul637e5712017-03-05 12:13:02 -0700704svga_get_shader_param(struct pipe_screen *screen, enum pipe_shader_type shader,
Brian Paule0542512015-08-13 11:00:58 -0700705 enum pipe_shader_cap param)
706{
707 struct svga_screen *svgascreen = svga_screen(screen);
708 struct svga_winsys_screen *sws = svgascreen->sws;
709 if (sws->have_vgpu10) {
710 return vgpu10_get_shader_param(screen, shader, param);
711 }
712 else {
713 return vgpu9_get_shader_param(screen, shader, param);
714 }
715}
716
717
Brian Paula4455482014-01-23 15:04:40 -0700718/**
Brian Paule0542512015-08-13 11:00:58 -0700719 * Implement pipe_screen::is_format_supported().
Brian Paula4455482014-01-23 15:04:40 -0700720 * \param bindings bitmask of PIPE_BIND_x flags
721 */
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100722static boolean
723svga_is_format_supported( struct pipe_screen *screen,
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200724 enum pipe_format format,
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100725 enum pipe_texture_target target,
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200726 unsigned sample_count,
Brian Paula4455482014-01-23 15:04:40 -0700727 unsigned bindings)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100728{
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +0100729 struct svga_screen *ss = svga_screen(screen);
José Fonseca974b6412011-04-27 12:02:08 +0100730 SVGA3dSurfaceFormat svga_format;
731 SVGA3dSurfaceFormatCaps caps;
732 SVGA3dSurfaceFormatCaps mask;
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200733
Brian Paula4455482014-01-23 15:04:40 -0700734 assert(bindings);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100735
José Fonseca974b6412011-04-27 12:02:08 +0100736 if (sample_count > 1) {
Brian Paule0542512015-08-13 11:00:58 -0700737 /* In ms_samples, if bit N is set it means that we support
738 * multisample with N+1 samples per pixel.
739 */
740 if ((ss->ms_samples & (1 << (sample_count - 1))) == 0) {
741 return FALSE;
742 }
José Fonseca974b6412011-04-27 12:02:08 +0100743 }
Roland Scheideggereb2b6682010-05-17 21:30:01 +0200744
Brian Paula4455482014-01-23 15:04:40 -0700745 svga_format = svga_translate_format(ss, format, bindings);
José Fonseca974b6412011-04-27 12:02:08 +0100746 if (svga_format == SVGA3D_FORMAT_INVALID) {
747 return FALSE;
748 }
749
Brian Paule0542512015-08-13 11:00:58 -0700750 /* we don't support sRGB rendering into display targets */
751 if (util_format_is_srgb(format) && (bindings & PIPE_BIND_DISPLAY_TARGET)) {
752 return FALSE;
753 }
754
755 /*
756 * For VGPU10 vertex formats, skip querying host capabilities
757 */
758
759 if (ss->sws->have_vgpu10 && (bindings & PIPE_BIND_VERTEX_BUFFER)) {
760 SVGA3dSurfaceFormat svga_format;
761 unsigned flags;
762 svga_translate_vertex_format_vgpu10(format, &svga_format, &flags);
763 return svga_format != SVGA3D_FORMAT_INVALID;
764 }
765
José Fonseca974b6412011-04-27 12:02:08 +0100766 /*
767 * Override host capabilities, so that we end up with the same
768 * visuals for all virtual hardware implementations.
769 */
770
Brian Paula4455482014-01-23 15:04:40 -0700771 if (bindings & PIPE_BIND_DISPLAY_TARGET) {
José Fonseca974b6412011-04-27 12:02:08 +0100772 switch (svga_format) {
773 case SVGA3D_A8R8G8B8:
774 case SVGA3D_X8R8G8B8:
775 case SVGA3D_R5G6B5:
776 break;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100777
Brian Paule0542512015-08-13 11:00:58 -0700778 /* VGPU10 formats */
779 case SVGA3D_B8G8R8A8_UNORM:
780 case SVGA3D_B8G8R8X8_UNORM:
781 case SVGA3D_B5G6R5_UNORM:
782 break;
783
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100784 /* Often unsupported/problematic. This means we end up with the same
785 * visuals for all virtual hardware implementations.
786 */
Brian Paule0095542012-02-24 17:46:44 +0100787 case SVGA3D_A4R4G4B4:
788 case SVGA3D_A1R5G5B5:
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100789 return FALSE;
790
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100791 default:
José Fonseca974b6412011-04-27 12:02:08 +0100792 return FALSE;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100793 }
794 }
795
José Fonseca974b6412011-04-27 12:02:08 +0100796 /*
797 * Query the host capabilities.
798 */
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100799
José Fonseca974b6412011-04-27 12:02:08 +0100800 svga_get_format_cap(ss, svga_format, &caps);
801
Brian Paule0542512015-08-13 11:00:58 -0700802 if (bindings & PIPE_BIND_RENDER_TARGET) {
803 /* Check that the color surface is blendable, unless it's an
804 * integer format.
805 */
806 if (!svga_format_is_integer(svga_format) &&
807 (caps.value & SVGA3DFORMAT_OP_NOALPHABLEND)) {
808 return FALSE;
809 }
810 }
811
José Fonseca974b6412011-04-27 12:02:08 +0100812 mask.value = 0;
Brian Paula4455482014-01-23 15:04:40 -0700813 if (bindings & PIPE_BIND_RENDER_TARGET) {
Brian Paule0542512015-08-13 11:00:58 -0700814 mask.value |= SVGA3DFORMAT_OP_OFFSCREEN_RENDERTARGET;
José Fonseca974b6412011-04-27 12:02:08 +0100815 }
Brian Paula4455482014-01-23 15:04:40 -0700816 if (bindings & PIPE_BIND_DEPTH_STENCIL) {
Brian Paule0542512015-08-13 11:00:58 -0700817 mask.value |= SVGA3DFORMAT_OP_ZSTENCIL;
José Fonseca974b6412011-04-27 12:02:08 +0100818 }
Brian Paula4455482014-01-23 15:04:40 -0700819 if (bindings & PIPE_BIND_SAMPLER_VIEW) {
Brian Paule0542512015-08-13 11:00:58 -0700820 mask.value |= SVGA3DFORMAT_OP_TEXTURE;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100821 }
822
Brian Paul92c3d5a2013-11-19 07:54:17 -0800823 if (target == PIPE_TEXTURE_CUBE) {
Brian Paule0542512015-08-13 11:00:58 -0700824 mask.value |= SVGA3DFORMAT_OP_CUBETEXTURE;
Brian Paul92c3d5a2013-11-19 07:54:17 -0800825 }
Brian Paule0542512015-08-13 11:00:58 -0700826 else if (target == PIPE_TEXTURE_3D) {
827 mask.value |= SVGA3DFORMAT_OP_VOLUMETEXTURE;
Brian Paul92c3d5a2013-11-19 07:54:17 -0800828 }
829
José Fonseca974b6412011-04-27 12:02:08 +0100830 return (caps.value & mask.value) == mask.value;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100831}
832
833
834static void
835svga_fence_reference(struct pipe_screen *screen,
836 struct pipe_fence_handle **ptr,
837 struct pipe_fence_handle *fence)
838{
839 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
840 sws->fence_reference(sws, ptr, fence);
841}
842
843
Marek Olšákbfe88e62011-03-07 22:57:54 +0100844static boolean
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100845svga_fence_finish(struct pipe_screen *screen,
Marek Olšák54272e12016-08-06 16:41:42 +0200846 struct pipe_context *ctx,
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100847 struct pipe_fence_handle *fence,
Marek Olšákb39bccb2011-03-05 21:23:54 +0100848 uint64_t timeout)
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100849{
850 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600851 boolean retVal;
Keith Whitwellb9116882009-11-27 12:18:22 +0000852
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600853 SVGA_STATS_TIME_PUSH(sws, SVGA_STATS_TIME_FENCEFINISH);
Marek Olšák3da1c792015-06-26 13:13:16 +0200854
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600855 if (!timeout) {
856 retVal = sws->fence_signalled(sws, fence, 0) == 0;
857 }
858 else {
859 SVGA_DBG(DEBUG_DMA|DEBUG_PERF, "%s fence_ptr %p\n",
860 __FUNCTION__, fence);
Keith Whitwellb9116882009-11-27 12:18:22 +0000861
Sinclair Yeh65175df2017-05-03 11:48:25 -0700862 retVal = sws->fence_finish(sws, fence, timeout, 0) == 0;
Charmaine Lee2e1cfcc2016-08-19 08:49:17 -0600863 }
864
865 SVGA_STATS_TIME_POP(sws);
866
867 return retVal;
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100868}
869
870
Brian Paul3838eda2013-04-01 17:51:43 -0600871static int
Sinclair Yeh56a6e892017-05-15 16:22:53 -0700872svga_fence_get_fd(struct pipe_screen *screen,
873 struct pipe_fence_handle *fence)
874{
875 struct svga_winsys_screen *sws = svga_screen(screen)->sws;
876
877 return sws->fence_get_fd(sws, fence, TRUE);
878}
879
880
881static int
Brian Paul3838eda2013-04-01 17:51:43 -0600882svga_get_driver_query_info(struct pipe_screen *screen,
883 unsigned index,
884 struct pipe_driver_query_info *info)
885{
Brian Paulaa9af322015-12-08 09:30:32 -0700886#define QUERY(NAME, ENUM, UNITS) \
887 {NAME, ENUM, {0}, UNITS, PIPE_DRIVER_QUERY_RESULT_TYPE_AVERAGE, 0, 0x0}
888
Brian Paul3838eda2013-04-01 17:51:43 -0600889 static const struct pipe_driver_query_info queries[] = {
Neha Bhende9bc7e312015-10-09 16:10:16 -0600890 /* per-frame counters */
Brian Paulaa9af322015-12-08 09:30:32 -0700891 QUERY("num-draw-calls", SVGA_QUERY_NUM_DRAW_CALLS,
892 PIPE_DRIVER_QUERY_TYPE_UINT64),
893 QUERY("num-fallbacks", SVGA_QUERY_NUM_FALLBACKS,
894 PIPE_DRIVER_QUERY_TYPE_UINT64),
895 QUERY("num-flushes", SVGA_QUERY_NUM_FLUSHES,
896 PIPE_DRIVER_QUERY_TYPE_UINT64),
897 QUERY("num-validations", SVGA_QUERY_NUM_VALIDATIONS,
898 PIPE_DRIVER_QUERY_TYPE_UINT64),
899 QUERY("map-buffer-time", SVGA_QUERY_MAP_BUFFER_TIME,
900 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
Charmaine Leeee398142016-08-31 14:49:52 -0700901 QUERY("num-buffers-mapped", SVGA_QUERY_NUM_BUFFERS_MAPPED,
902 PIPE_DRIVER_QUERY_TYPE_UINT64),
903 QUERY("num-textures-mapped", SVGA_QUERY_NUM_TEXTURES_MAPPED,
Brian Paulaa9af322015-12-08 09:30:32 -0700904 PIPE_DRIVER_QUERY_TYPE_UINT64),
905 QUERY("num-bytes-uploaded", SVGA_QUERY_NUM_BYTES_UPLOADED,
906 PIPE_DRIVER_QUERY_TYPE_BYTES),
Brian Paul192ee9a2016-02-29 14:26:12 -0700907 QUERY("command-buffer-size", SVGA_QUERY_COMMAND_BUFFER_SIZE,
908 PIPE_DRIVER_QUERY_TYPE_BYTES),
Brian Paul7e8cf342016-03-04 09:14:34 -0700909 QUERY("flush-time", SVGA_QUERY_FLUSH_TIME,
910 PIPE_DRIVER_QUERY_TYPE_MICROSECONDS),
Brian Paul3af78b42016-03-04 15:59:32 -0700911 QUERY("surface-write-flushes", SVGA_QUERY_SURFACE_WRITE_FLUSHES,
912 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee79e343b2016-03-10 10:57:24 -0800913 QUERY("num-readbacks", SVGA_QUERY_NUM_READBACKS,
914 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee0a1d91e2016-03-11 14:33:39 -0800915 QUERY("num-resource-updates", SVGA_QUERY_NUM_RESOURCE_UPDATES,
916 PIPE_DRIVER_QUERY_TYPE_UINT64),
917 QUERY("num-buffer-uploads", SVGA_QUERY_NUM_BUFFER_UPLOADS,
918 PIPE_DRIVER_QUERY_TYPE_UINT64),
919 QUERY("num-const-buf-updates", SVGA_QUERY_NUM_CONST_BUF_UPDATES,
920 PIPE_DRIVER_QUERY_TYPE_UINT64),
921 QUERY("num-const-updates", SVGA_QUERY_NUM_CONST_UPDATES,
922 PIPE_DRIVER_QUERY_TYPE_UINT64),
Neha Bhende9bc7e312015-10-09 16:10:16 -0600923
924 /* running total counters */
Brian Paulaa9af322015-12-08 09:30:32 -0700925 QUERY("memory-used", SVGA_QUERY_MEMORY_USED,
926 PIPE_DRIVER_QUERY_TYPE_BYTES),
927 QUERY("num-shaders", SVGA_QUERY_NUM_SHADERS,
928 PIPE_DRIVER_QUERY_TYPE_UINT64),
929 QUERY("num-resources", SVGA_QUERY_NUM_RESOURCES,
930 PIPE_DRIVER_QUERY_TYPE_UINT64),
931 QUERY("num-state-objects", SVGA_QUERY_NUM_STATE_OBJECTS,
932 PIPE_DRIVER_QUERY_TYPE_UINT64),
933 QUERY("num-surface-views", SVGA_QUERY_NUM_SURFACE_VIEWS,
934 PIPE_DRIVER_QUERY_TYPE_UINT64),
Charmaine Lee78e628a2015-12-21 11:07:08 -0800935 QUERY("num-generate-mipmap", SVGA_QUERY_NUM_GENERATE_MIPMAP,
936 PIPE_DRIVER_QUERY_TYPE_UINT64),
Brian Paule3f5b8a2017-06-16 16:36:43 -0600937 QUERY("num-failed-allocations", SVGA_QUERY_NUM_FAILED_ALLOCATIONS,
938 PIPE_DRIVER_QUERY_TYPE_UINT64),
Brian Paul3838eda2013-04-01 17:51:43 -0600939 };
Brian Paulaa9af322015-12-08 09:30:32 -0700940#undef QUERY
Brian Paul3838eda2013-04-01 17:51:43 -0600941
942 if (!info)
Brian Paule0184b32016-04-25 09:34:40 -0600943 return ARRAY_SIZE(queries);
Brian Paul3838eda2013-04-01 17:51:43 -0600944
Brian Paule0184b32016-04-25 09:34:40 -0600945 if (index >= ARRAY_SIZE(queries))
Brian Paul3838eda2013-04-01 17:51:43 -0600946 return 0;
947
948 *info = queries[index];
949 return 1;
950}
951
952
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100953static void
Brian Paul0c84c392017-05-23 08:21:57 -0600954init_logging(struct pipe_screen *screen)
955{
956 static const char *log_prefix = "Mesa: ";
957 char host_log[1000];
958
959 /* Log Version to Host */
960 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
961 "%s%s", log_prefix, svga_get_name(screen));
962 svga_host_log(host_log);
963
964 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
965 "%s%s (%s)", log_prefix, PACKAGE_VERSION, MESA_GIT_SHA1);
966 svga_host_log(host_log);
967
968 /* If the SVGA_EXTRA_LOGGING env var is set, log the process's command
969 * line (program name and arguments).
970 */
971 if (debug_get_bool_option("SVGA_EXTRA_LOGGING", FALSE)) {
972 char cmdline[1000];
973 if (os_get_command_line(cmdline, sizeof(cmdline))) {
974 util_snprintf(host_log, sizeof(host_log) - strlen(log_prefix),
975 "%s%s", log_prefix, cmdline);
976 svga_host_log(host_log);
977 }
978 }
979}
980
981
982static void
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100983svga_destroy_screen( struct pipe_screen *screen )
984{
985 struct svga_screen *svgascreen = svga_screen(screen);
986
987 svga_screen_cache_cleanup(svgascreen);
988
Timothy Arceribe188282017-03-05 12:32:04 +1100989 mtx_destroy(&svgascreen->swc_mutex);
990 mtx_destroy(&svgascreen->tex_mutex);
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100991
Jakob Bornecrantz31926332009-11-16 19:56:18 +0100992 svgascreen->sws->destroy(svgascreen->sws);
993
994 FREE(svgascreen);
995}
996
997
998/**
999 * Create a new svga_screen object
1000 */
1001struct pipe_screen *
1002svga_screen_create(struct svga_winsys_screen *sws)
1003{
1004 struct svga_screen *svgascreen;
1005 struct pipe_screen *screen;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001006
1007#ifdef DEBUG
1008 SVGA_DEBUG = debug_get_flags_option("SVGA_DEBUG", svga_debug_flags, 0 );
1009#endif
1010
1011 svgascreen = CALLOC_STRUCT(svga_screen);
1012 if (!svgascreen)
1013 goto error1;
1014
1015 svgascreen->debug.force_level_surface_view =
1016 debug_get_bool_option("SVGA_FORCE_LEVEL_SURFACE_VIEW", FALSE);
1017 svgascreen->debug.force_surface_view =
1018 debug_get_bool_option("SVGA_FORCE_SURFACE_VIEW", FALSE);
1019 svgascreen->debug.force_sampler_view =
1020 debug_get_bool_option("SVGA_FORCE_SAMPLER_VIEW", FALSE);
1021 svgascreen->debug.no_surface_view =
1022 debug_get_bool_option("SVGA_NO_SURFACE_VIEW", FALSE);
1023 svgascreen->debug.no_sampler_view =
1024 debug_get_bool_option("SVGA_NO_SAMPLER_VIEW", FALSE);
Brian Paul4f74b372016-08-31 14:49:41 -06001025 svgascreen->debug.no_cache_index_buffers =
1026 debug_get_bool_option("SVGA_NO_CACHE_INDEX_BUFFERS", FALSE);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001027
1028 screen = &svgascreen->screen;
1029
1030 screen->destroy = svga_destroy_screen;
1031 screen->get_name = svga_get_name;
1032 screen->get_vendor = svga_get_vendor;
Giuseppe Bilotta76039b32015-03-22 07:21:01 +01001033 screen->get_device_vendor = svga_get_vendor; // TODO actual device vendor
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001034 screen->get_param = svga_get_param;
Luca Barbieria508d2d2010-09-05 20:50:50 +02001035 screen->get_shader_param = svga_get_shader_param;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001036 screen->get_paramf = svga_get_paramf;
Brian Paule0542512015-08-13 11:00:58 -07001037 screen->get_timestamp = NULL;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001038 screen->is_format_supported = svga_is_format_supported;
Keith Whitwell7f41f542010-02-08 12:55:59 +00001039 screen->context_create = svga_context_create;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001040 screen->fence_reference = svga_fence_reference;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001041 screen->fence_finish = svga_fence_finish;
Sinclair Yeh56a6e892017-05-15 16:22:53 -07001042 screen->fence_get_fd = svga_fence_get_fd;
1043
Brian Paul3838eda2013-04-01 17:51:43 -06001044 screen->get_driver_query_info = svga_get_driver_query_info;
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001045 svgascreen->sws = sws;
1046
Keith Whitwell287c94e2010-04-10 16:05:54 +01001047 svga_init_screen_resource_functions(svgascreen);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001048
José Fonseca83082722011-02-23 18:30:27 +00001049 if (sws->get_hw_version) {
1050 svgascreen->hw_version = sws->get_hw_version(sws);
1051 } else {
1052 svgascreen->hw_version = SVGA3D_HWVERSION_WS65_B1;
1053 }
1054
Brian Paul577e1142017-04-06 14:55:53 -06001055 if (svgascreen->hw_version < SVGA3D_HWVERSION_WS8_B1) {
1056 /* too old for 3D acceleration */
1057 debug_printf("Hardware version 0x%x is too old for accerated 3D\n",
1058 svgascreen->hw_version);
1059 goto error2;
1060 }
1061
José Fonseca6759ad52011-04-08 15:21:10 +01001062 /*
1063 * The D16, D24X8, and D24S8 formats always do an implicit shadow compare
1064 * when sampled from, where as the DF16, DF24, and D24S8_INT do not. So
1065 * we prefer the later when available.
1066 *
1067 * This mimics hardware vendors extensions for D3D depth sampling. See also
1068 * http://aras-p.info/texts/D3D9GPUHacks.html
1069 */
1070
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001071 {
José Fonseca974b6412011-04-27 12:02:08 +01001072 boolean has_df16, has_df24, has_d24s8_int;
1073 SVGA3dSurfaceFormatCaps caps;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001074 SVGA3dSurfaceFormatCaps mask;
1075 mask.value = 0;
1076 mask.zStencil = 1;
1077 mask.texture = 1;
1078
José Fonseca974b6412011-04-27 12:02:08 +01001079 svgascreen->depth.z16 = SVGA3D_Z_D16;
1080 svgascreen->depth.x8z24 = SVGA3D_Z_D24X8;
1081 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001082
José Fonseca974b6412011-04-27 12:02:08 +01001083 svga_get_format_cap(svgascreen, SVGA3D_Z_DF16, &caps);
1084 has_df16 = (caps.value & mask.value) == mask.value;
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001085
José Fonseca974b6412011-04-27 12:02:08 +01001086 svga_get_format_cap(svgascreen, SVGA3D_Z_DF24, &caps);
1087 has_df24 = (caps.value & mask.value) == mask.value;
1088
1089 svga_get_format_cap(svgascreen, SVGA3D_Z_D24S8_INT, &caps);
1090 has_d24s8_int = (caps.value & mask.value) == mask.value;
1091
1092 /* XXX: We might want some other logic here.
1093 * Like if we only have d24s8_int we should
1094 * emulate the other formats with that.
1095 */
1096 if (has_df16) {
1097 svgascreen->depth.z16 = SVGA3D_Z_DF16;
1098 }
1099 if (has_df24) {
1100 svgascreen->depth.x8z24 = SVGA3D_Z_DF24;
1101 }
1102 if (has_d24s8_int) {
1103 svgascreen->depth.s8z24 = SVGA3D_Z_D24S8_INT;
1104 }
José Fonseca6759ad52011-04-08 15:21:10 +01001105 }
Jakob Bornecrantz4e0ae3e2011-04-07 18:46:09 +01001106
Brian Paulccd6bf82013-12-09 10:46:56 -08001107 /* Query device caps
1108 */
Brian Paule0542512015-08-13 11:00:58 -07001109 if (sws->have_vgpu10) {
1110 svgascreen->haveProvokingVertex
1111 = get_bool_cap(sws, SVGA3D_DEVCAP_DX_PROVOKING_VERTEX, FALSE);
1112 svgascreen->haveLineSmooth = TRUE;
1113 svgascreen->maxPointSize = 80.0F;
1114 svgascreen->max_color_buffers = SVGA3D_DX_MAX_RENDER_TARGETS;
Brian Paulccd6bf82013-12-09 10:46:56 -08001115
Brian Paule0542512015-08-13 11:00:58 -07001116 /* Multisample samples per pixel */
Brian Paulb7e67b22016-04-04 19:39:58 -06001117 if (debug_get_bool_option("SVGA_MSAA", TRUE)) {
1118 svgascreen->ms_samples =
1119 get_uint_cap(sws, SVGA3D_DEVCAP_MULTISAMPLE_MASKABLESAMPLES, 0);
1120 }
Brian Paulccd6bf82013-12-09 10:46:56 -08001121
Brian Pauldc62ddf2017-07-20 14:53:07 -06001122 /* We only support 4x, 8x, 16x MSAA */
1123 svgascreen->ms_samples &= ((1 << (4-1)) |
1124 (1 << (8-1)) |
1125 (1 << (16-1)));
1126
Brian Paule0542512015-08-13 11:00:58 -07001127 /* Maximum number of constant buffers */
1128 svgascreen->max_const_buffers =
1129 get_uint_cap(sws, SVGA3D_DEVCAP_DX_MAX_CONSTANT_BUFFERS, 1);
1130 assert(svgascreen->max_const_buffers <= SVGA_MAX_CONST_BUFS);
1131 }
1132 else {
1133 /* VGPU9 */
1134 unsigned vs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_VERTEX_SHADER_VERSION,
1135 SVGA3DVSVERSION_NONE);
1136 unsigned fs_ver = get_uint_cap(sws, SVGA3D_DEVCAP_FRAGMENT_SHADER_VERSION,
1137 SVGA3DPSVERSION_NONE);
Brian Paulccd6bf82013-12-09 10:46:56 -08001138
Brian Paule0542512015-08-13 11:00:58 -07001139 /* we require Shader model 3.0 or later */
1140 if (fs_ver < SVGA3DPSVERSION_30 || vs_ver < SVGA3DVSVERSION_30) {
1141 goto error2;
1142 }
Brian Paulccd6bf82013-12-09 10:46:56 -08001143
Brian Paule0542512015-08-13 11:00:58 -07001144 svgascreen->haveProvokingVertex = FALSE;
1145
1146 svgascreen->haveLineSmooth =
1147 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_AA, FALSE);
1148
1149 svgascreen->maxPointSize =
1150 get_float_cap(sws, SVGA3D_DEVCAP_MAX_POINT_SIZE, 1.0f);
1151 /* Keep this to a reasonable size to avoid failures in conform/pntaa.c */
1152 svgascreen->maxPointSize = MIN2(svgascreen->maxPointSize, 80.0f);
1153
1154 /* The SVGA3D device always supports 4 targets at this time, regardless
1155 * of what querying SVGA3D_DEVCAP_MAX_RENDER_TARGETS might return.
1156 */
1157 svgascreen->max_color_buffers = 4;
1158
1159 /* Only support one constant buffer
1160 */
1161 svgascreen->max_const_buffers = 1;
1162
1163 /* No multisampling */
1164 svgascreen->ms_samples = 0;
1165 }
1166
1167 /* common VGPU9 / VGPU10 caps */
1168 svgascreen->haveLineStipple =
1169 get_bool_cap(sws, SVGA3D_DEVCAP_LINE_STIPPLE, FALSE);
1170
1171 svgascreen->maxLineWidth =
Brian Paulc2b92da2017-06-15 11:31:53 -06001172 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_LINE_WIDTH, 1.0f));
Brian Paule0542512015-08-13 11:00:58 -07001173
1174 svgascreen->maxLineWidthAA =
Brian Paulc2b92da2017-06-15 11:31:53 -06001175 MAX2(1.0, get_float_cap(sws, SVGA3D_DEVCAP_MAX_AA_LINE_WIDTH, 1.0f));
Brian Paule0542512015-08-13 11:00:58 -07001176
1177 if (0) {
1178 debug_printf("svga: haveProvokingVertex %u\n",
1179 svgascreen->haveProvokingVertex);
Brian Paulccd6bf82013-12-09 10:46:56 -08001180 debug_printf("svga: haveLineStip %u "
Brian Paulc2b92da2017-06-15 11:31:53 -06001181 "haveLineSmooth %u maxLineWidth %.2f maxLineWidthAA %.2f\n",
Brian Paulccd6bf82013-12-09 10:46:56 -08001182 svgascreen->haveLineStipple, svgascreen->haveLineSmooth,
Brian Paulc2b92da2017-06-15 11:31:53 -06001183 svgascreen->maxLineWidth, svgascreen->maxLineWidthAA);
Brian Paule0542512015-08-13 11:00:58 -07001184 debug_printf("svga: maxPointSize %g\n", svgascreen->maxPointSize);
Brian Paul243fd022016-05-18 13:01:03 -06001185 debug_printf("svga: msaa samples mask: 0x%x\n", svgascreen->ms_samples);
José Fonseca97733702012-02-27 11:12:12 +00001186 }
1187
Timothy Arceri75b47dd2017-03-05 12:00:15 +11001188 (void) mtx_init(&svgascreen->tex_mutex, mtx_plain);
Brian Paul4a6fdea2017-05-23 13:16:56 -06001189 (void) mtx_init(&svgascreen->swc_mutex, mtx_recursive);
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001190
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001191 svga_screen_cache_init(svgascreen);
1192
Brian Paul0c84c392017-05-23 08:21:57 -06001193 init_logging(screen);
Brian Paulcf1adb72017-05-23 07:45:12 -06001194
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001195 return screen;
1196error2:
1197 FREE(svgascreen);
1198error1:
1199 return NULL;
1200}
1201
Jakob Bornecrantz31926332009-11-16 19:56:18 +01001202struct svga_winsys_screen *
1203svga_winsys_screen(struct pipe_screen *screen)
1204{
1205 return svga_screen(screen)->sws;
1206}
1207
1208#ifdef DEBUG
1209struct svga_screen *
1210svga_screen(struct pipe_screen *screen)
1211{
1212 assert(screen);
1213 assert(screen->destroy == svga_destroy_screen);
1214 return (struct svga_screen *)screen;
1215}
1216#endif