blob: 85cb0767efd2852928c699ce0470ded320ff708b [file] [log] [blame]
Poonam Aggrwal728ece32009-08-05 13:29:24 +05301/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Poonam Aggrwal728ece32009-08-05 13:29:24 +05303 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal728ece32009-08-05 13:29:24 +05305 */
6
7/*
8 * P1 P2 RDB board configuration file
9 * This file is intended to address a set of Low End and Ultra Low End
10 * Freescale SOCs of QorIQ series(RDB platforms).
11 * Currently only P2020RDB
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Poonam Aggrwale0082f72011-02-09 20:05:29 +000017#ifdef CONFIG_36BIT
18#define CONFIG_PHYS_64BIT
19#endif
20
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020021#ifdef CONFIG_P1011RDB
Kumar Gala62ca21c2009-09-10 16:31:53 -050022#define CONFIG_P1011
23#endif
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020024#ifdef CONFIG_P1020RDB
Kumar Gala62ca21c2009-09-10 16:31:53 -050025#define CONFIG_P1020
26#endif
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020027#ifdef CONFIG_P2010RDB
Kumar Gala62ca21c2009-09-10 16:31:53 -050028#define CONFIG_P2010
29#endif
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020030#ifdef CONFIG_P2020RDB
Kumar Gala62ca21c2009-09-10 16:31:53 -050031#define CONFIG_P2020
32#endif
33
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020034#ifdef CONFIG_NAND
Dipen Dudhatf7780ec2009-10-08 13:33:18 +053035#define CONFIG_NAND_U_BOOT 1
36#define CONFIG_RAMBOOT_NAND 1
Haiying Wang96196a12010-11-10 15:37:13 -050037#ifdef CONFIG_NAND_SPL
38#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
39#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
40#else
Kumar Gala00203c62011-01-31 15:57:01 -060041#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang96196a12010-11-10 15:37:13 -050043#endif /* CONFIG_NAND_SPL */
Dipen Dudhatf7780ec2009-10-08 13:33:18 +053044#endif
45
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020046#ifdef CONFIG_SDCARD
Dipen Dudhatfad15092009-10-08 13:33:29 +053047#define CONFIG_RAMBOOT_SDCARD 1
Priyanka Jain0c871e952011-02-08 13:13:15 +053048#define CONFIG_SYS_TEXT_BASE 0x11000000
49#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
Dipen Dudhatfad15092009-10-08 13:33:29 +053050#endif
51
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020052#ifdef CONFIG_SPIFLASH
Dipen Dudhatfad15092009-10-08 13:33:29 +053053#define CONFIG_RAMBOOT_SPIFLASH 1
Priyanka Jain0c871e952011-02-08 13:13:15 +053054#define CONFIG_SYS_TEXT_BASE 0x11000000
55#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020056#endif
57
58#ifndef CONFIG_SYS_TEXT_BASE
59#define CONFIG_SYS_TEXT_BASE 0xeff80000
Dipen Dudhatfad15092009-10-08 13:33:29 +053060#endif
61
Kumar Gala7a577fd2011-01-12 02:48:53 -060062#ifndef CONFIG_RESET_VECTOR_ADDRESS
63#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
64#endif
65
Haiying Wang96196a12010-11-10 15:37:13 -050066#ifndef CONFIG_SYS_MONITOR_BASE
67#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
68#endif
69
Poonam Aggrwal728ece32009-08-05 13:29:24 +053070/* High Level Configuration Options */
71#define CONFIG_BOOKE 1 /* BOOKE */
72#define CONFIG_E500 1 /* BOOKE e500 family */
73#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/P1020/P2020,etc*/
74#define CONFIG_FSL_ELBC 1 /* Enable eLBC Support */
Prabhakar Kushwahab7070902011-01-19 10:52:04 +053075
Poonam Aggrwal33f3f342009-08-21 07:29:58 +053076#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Prabhakar Kushwahab7070902011-01-19 10:52:04 +053077#if defined(CONFIG_PCI)
Poonam Aggrwal33f3f342009-08-21 07:29:58 +053078#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
79#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
80#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000081#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Poonam Aggrwal33f3f342009-08-21 07:29:58 +053082#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
83#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Prabhakar Kushwahab7070902011-01-19 10:52:04 +053084#endif /* #if defined(CONFIG_PCI) */
Poonam Aggrwal728ece32009-08-05 13:29:24 +053085#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
86#define CONFIG_TSEC_ENET /* tsec ethernet support */
87#define CONFIG_ENV_OVERWRITE
88
Prabhakar Kushwahab7070902011-01-19 10:52:04 +053089#if defined(CONFIG_PCI)
Poonam Aggrwalddac6f02010-07-01 14:24:36 +053090#define CONFIG_E1000 1 /* E1000 pci Ethernet card*/
Prabhakar Kushwahab7070902011-01-19 10:52:04 +053091#endif
92
Poonam Aggrwal728ece32009-08-05 13:29:24 +053093#ifndef __ASSEMBLY__
94extern unsigned long get_board_sys_clk(unsigned long dummy);
95#endif
96#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1_P2 RDB */
97#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for P1_P2 RDB */
98
99#if defined(CONFIG_P2020) || defined(CONFIG_P1020)
100#define CONFIG_MP
101#endif
102
Poonam Aggrwal525f6c32010-06-23 19:38:06 +0530103#define CONFIG_HWCONFIG
104
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530105/*
106 * These can be toggled for performance analysis, otherwise use default.
107 */
108#define CONFIG_L2_CACHE /* toggle L2 cache */
109#define CONFIG_BTB /* toggle branch predition */
110
111#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
112
113#define CONFIG_ENABLE_36BIT_PHYS 1
114
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_ADDR_MAP 1
117#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
118#endif
119
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530120#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
121#define CONFIG_SYS_MEMTEST_END 0x1fffffff
122#define CONFIG_PANIC_HANG /* do not reset board on panic */
123
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530124 /*
125 * Config the L2 Cache as L2 SRAM
126 */
127#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
128#ifdef CONFIG_PHYS_64BIT
129#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
130#else
131#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
132#endif
133#define CONFIG_SYS_L2_SIZE (512 << 10)
134#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
135
Timur Tabie46fedf2011-08-04 18:03:41 -0500136#define CONFIG_SYS_CCSRBAR 0xffe00000
137#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530138
Kumar Gala8d22ddc2011-11-09 09:10:49 -0600139#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -0500140#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530141#endif
142
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530143/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -0700144#define CONFIG_SYS_FSL_DDR2
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530145#undef CONFIG_FSL_DDR_INTERACTIVE
146#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530147
148#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
149
150#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR size on P1_P2 RDBs */
151#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
152#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
153
154#define CONFIG_NUM_DDR_CONTROLLERS 1
155#define CONFIG_DIMM_SLOTS_PER_CTLR 1
156#define CONFIG_CHIP_SELECTS_PER_CTRL 1
157
158#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
159#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
160#define CONFIG_SYS_DDR_SBE 0x00FF0000
161
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530162/*
163 * Memory map
164 *
165 * 0x0000_0000 0x3fff_ffff DDR 1G cacheablen
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500166 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
167 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530168 *
169 * Localbus cacheable (TBD)
170 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
171 *
172 * Localbus non-cacheable
173 * 0xef00_0000 0xefff_ffff FLASH 16M non-cacheable
174 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
175 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable
176 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
177 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
178 */
179
180/*
181 * Local Bus Definitions
182 */
183#define CONFIG_SYS_FLASH_BASE 0xef000000 /* start of FLASH 16M */
184
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000185#ifdef CONFIG_PHYS_64BIT
186#define CONFIG_SYS_FLASH_BASE_PHYS 0xfef000000ull
187#else
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530188#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000189#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530190
191#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
192 BR_PS_16 | BR_V)
193#define CONFIG_FLASH_OR_PRELIM 0xff000ff7
194
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000195#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530196#define CONFIG_SYS_FLASH_QUIET_TEST
197#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
198
199#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
200#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
201#undef CONFIG_SYS_FLASH_CHECKSUM
202#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
203#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
204
Kumar Galaa55bb832010-11-29 14:32:11 -0600205#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
206 defined(CONFIG_RAMBOOT_SPIFLASH)
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530207#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600208#define CONFIG_SYS_EXTRA_ENV_RELOC
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530209#else
210#undef CONFIG_SYS_RAMBOOT
211#endif
212
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530213#define CONFIG_FLASH_CFI_DRIVER
214#define CONFIG_SYS_FLASH_CFI
215#define CONFIG_SYS_FLASH_EMPTY_INFO
216#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
217
218#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
Ramneek Mehresh2bad42a2011-04-09 13:08:47 -0500219#define CONFIG_MISC_INIT_R
Vivek Mahajan66e821e2010-01-07 14:27:14 +0530220#define CONFIG_HWCONFIG
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530221
222#define CONFIG_SYS_INIT_RAM_LOCK 1
223#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000224#ifdef CONFIG_PHYS_64BIT
225#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
226#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
227/* The assembler doesn't like typecast */
228#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
229 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
230 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
231#else
232#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
233#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
234#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
235#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200236#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530237
Wolfgang Denk553f0982010-10-26 13:32:32 +0200238#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200239 - GENERATED_GBL_DATA_SIZE)
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
241
242#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
243#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
244
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530245#ifndef CONFIG_NAND_SPL
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530246#define CONFIG_SYS_NAND_BASE 0xffa00000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000247#ifdef CONFIG_PHYS_64BIT
248#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
249#else
250#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
251#endif
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530252#else
253#define CONFIG_SYS_NAND_BASE 0xfff00000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000254#ifdef CONFIG_PHYS_64BIT
255#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
256#else
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530257#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000258#endif
259#endif
260
Vladimir Zapolskiy6bbb3e92011-11-20 16:10:16 +0200261#define CONFIG_CMD_NAND
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530262#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
263#define CONFIG_SYS_MAX_NAND_DEVICE 1
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530264#define CONFIG_MTD_NAND_VERIFY_WRITE
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530265#define CONFIG_NAND_FSL_ELBC 1
266#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
267
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530268/* NAND boot: 4K NAND loader config */
269#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
270#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
271#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
272#define CONFIG_SYS_NAND_U_BOOT_START (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
273#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
274#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
275#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
276
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530277/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500278#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530279 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
280 | BR_PS_8 /* Port Size = 8 bit */ \
281 | BR_MS_FCM /* MSEL = FCM */ \
282 | BR_V) /* valid */
283
Matthew McClintocka3055c52011-04-05 14:39:33 -0500284#define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530285 | OR_FCM_CSCT \
286 | OR_FCM_CST \
287 | OR_FCM_CHT \
288 | OR_FCM_SCY_1 \
289 | OR_FCM_TRLX \
290 | OR_FCM_EHTR)
291
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530292#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintocka3055c52011-04-05 14:39:33 -0500293#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
294#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530295#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
296#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
297#else
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530298#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
299#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500300#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
301#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530302#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530303
304#define CONFIG_SYS_VSC7385_BASE 0xffb00000
305
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000306#ifdef CONFIG_PHYS_64BIT
307#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
308#else
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530309#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000310#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530311
Poonam Aggrwal09f9ee12011-02-07 15:08:29 +0530312#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE) \
313 | BR_PS_8 | BR_V)
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530314#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
315 OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
316 OR_GPCM_EHTR | OR_GPCM_EAD)
317
318/* Serial Port - controlled on board with jumper J8
319 * open - index 2
320 * shorted - index 1
321 */
322#define CONFIG_CONS_INDEX 1
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530323#define CONFIG_SYS_NS16550
324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500327#ifdef CONFIG_NAND_SPL
328#define CONFIG_NS16550_MIN_FUNCTIONS
329#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530330
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530331#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
332
333#define CONFIG_SYS_BAUDRATE_TABLE \
334 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
335
336#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
337#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
338
339/* Use the HUSH parser */
340#define CONFIG_SYS_HUSH_PARSER
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530341
342/*
343 * Pass open firmware flat tree
344 */
345#define CONFIG_OF_LIBFDT 1
346#define CONFIG_OF_BOARD_SETUP 1
347#define CONFIG_OF_STDOUT_VIA_ALIAS 1
348
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530349/* new uImage format support */
350#define CONFIG_FIT 1
351#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
352
353/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200354#define CONFIG_SYS_I2C
355#define CONFIG_SYS_I2C_FSL
356#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
357#define CONFIG_SYS_FSL_I2C_SPEED 400000
358#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
359#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
360#define CONFIG_SYS_FSL_I2C2_SPEED 400000
361#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
362#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530363
364/*
365 * I2C2 EEPROM
366 */
367#define CONFIG_ID_EEPROM
368#ifdef CONFIG_ID_EEPROM
369#define CONFIG_SYS_I2C_EEPROM_NXID
370#endif
Priyanka Jainb1d67852011-02-08 13:17:56 +0530371#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530372#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
373#define CONFIG_SYS_EEPROM_BUS_NUM 1
374
Priyanka Jaincac29f22011-02-08 13:18:34 +0530375#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
376
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530377#define CONFIG_RTC_DS1337
Priyanka Jain39c2a6e2010-10-25 14:52:53 +0530378#define CONFIG_SYS_RTC_DS1337_NOOSC
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530379#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jainc62a6cf2011-02-08 13:17:35 +0530380
381/* eSPI - Enhanced SPI */
382#define CONFIG_FSL_ESPI
383#define CONFIG_SPI_FLASH
384#define CONFIG_SPI_FLASH_SPANSION
385#define CONFIG_CMD_SF
386#define CONFIG_SF_DEFAULT_SPEED 10000000
387#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
388
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530389/*
390 * General PCI
391 * Memory space is mapped 1-1, but I/O space must start from 0.
392 */
393
Prabhakar Kushwahab7070902011-01-19 10:52:04 +0530394#if defined(CONFIG_PCI)
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500395/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06eb4d82010-12-17 10:42:01 -0600396#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530397#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000398#ifdef CONFIG_PHYS_64BIT
399#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
400#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
401#else
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530402#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
403#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000404#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530405#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500406#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
407#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000408#ifdef CONFIG_PHYS_64BIT
409#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
410#else
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500411#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000412#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530413#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
414
415/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06eb4d82010-12-17 10:42:01 -0600416#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500417#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000418#ifdef CONFIG_PHYS_64BIT
419#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
420#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
421#else
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500422#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
423#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000424#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530425#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500426#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
427#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000428#ifdef CONFIG_PHYS_64BIT
429#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
430#else
Prabhakar Kushwahab0c5ceb2011-03-23 04:21:13 -0500431#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
Poonam Aggrwale0082f72011-02-09 20:05:29 +0000432#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530433#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
434
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530435#define CONFIG_PCI_PNP /* do pci plug-and-play */
436
437#undef CONFIG_EEPRO100
438#undef CONFIG_TULIP
439#undef CONFIG_RTL8139
440
441#ifdef CONFIG_RTL8139
442/* This macro is used by RTL8139 but not defined in PPC architecture */
443#define KSEG1ADDR(x) (x)
444#define _IO_BASE 0x00000000
445#endif
446
447
448#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
449#define CONFIG_DOS_PARTITION
450
451#endif /* CONFIG_PCI */
452
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530453
Prabhakar Kushwahab7070902011-01-19 10:52:04 +0530454#if defined(CONFIG_TSEC_ENET)
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530455#define CONFIG_MII 1 /* MII PHY management */
456#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
457#define CONFIG_TSEC1 1
458#define CONFIG_TSEC1_NAME "eTSEC1"
459#define CONFIG_TSEC2 1
460#define CONFIG_TSEC2_NAME "eTSEC2"
461#define CONFIG_TSEC3 1
462#define CONFIG_TSEC3_NAME "eTSEC3"
463
464#define TSEC1_PHY_ADDR 2
465#define TSEC2_PHY_ADDR 0
466#define TSEC3_PHY_ADDR 1
467
468#define CONFIG_VSC7385_ENET
469
470#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
471#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
472#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
473
474#define TSEC1_PHYIDX 0
475#define TSEC2_PHYIDX 0
476#define TSEC3_PHYIDX 0
477
478/* Vitesse 7385 */
479
480#ifdef CONFIG_VSC7385_ENET
481/* The size of the VSC7385 firmware image */
482#define CONFIG_VSC7385_IMAGE_SIZE 8192
483#endif
484
485#define CONFIG_ETHPRIME "eTSEC1"
486
487#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Felix Radensky90b5bf22010-06-28 01:57:39 +0300488
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530489#endif /* CONFIG_TSEC_ENET */
490
491/*
492 * Environment
493 */
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530494#if defined(CONFIG_SYS_RAMBOOT)
495#if defined(CONFIG_RAMBOOT_NAND)
496 #define CONFIG_ENV_IS_IN_NAND 1
497 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
498 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Priyanka Jaine59a93e2011-02-08 13:17:15 +0530499#elif defined(CONFIG_RAMBOOT_SDCARD)
500#define CONFIG_ENV_IS_IN_MMC
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000501#define CONFIG_FSL_FIXED_MMC_LOCATION
Priyanka Jaine59a93e2011-02-08 13:17:15 +0530502#define CONFIG_ENV_SIZE 0x2000
503#define CONFIG_SYS_MMC_ENV_DEV 0
504#elif defined(CONFIG_RAMBOOT_SPIFLASH)
Priyanka Jainc62a6cf2011-02-08 13:17:35 +0530505 #define CONFIG_ENV_IS_IN_SPI_FLASH
506 #define CONFIG_ENV_SPI_BUS 0
507 #define CONFIG_ENV_SPI_CS 0
508 #define CONFIG_ENV_SPI_MAX_HZ 10000000
509 #define CONFIG_ENV_SPI_MODE 0
510 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
511 #define CONFIG_ENV_SECT_SIZE 0x10000
Dipen Dudhatfad15092009-10-08 13:33:29 +0530512 #define CONFIG_ENV_SIZE 0x2000
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530513#endif
Dipen Dudhatf7780ec2009-10-08 13:33:18 +0530514#else
515 #define CONFIG_ENV_IS_IN_FLASH 1
516 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
517 #define CONFIG_ENV_ADDR 0xfff80000
518 #else
519 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
520 #endif
521 #define CONFIG_ENV_SIZE 0x2000
522 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
523#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530524
525#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
526#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
527
528/*
529 * Command line configuration.
530 */
531#include <config_cmd_default.h>
532
533#define CONFIG_CMD_DATE
534#define CONFIG_CMD_ELF
535#define CONFIG_CMD_I2C
536#define CONFIG_CMD_IRQ
537#define CONFIG_CMD_MII
538#define CONFIG_CMD_PING
539#define CONFIG_CMD_SETEXPR
Becky Bruce199e2622010-06-17 11:37:25 -0500540#define CONFIG_CMD_REGINFO
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530541
542#if defined(CONFIG_PCI)
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530543#define CONFIG_CMD_NET
544#define CONFIG_CMD_PCI
545#endif
546
547#undef CONFIG_WATCHDOG /* watchdog disabled */
548
549#define CONFIG_MMC 1
550
551#ifdef CONFIG_MMC
552#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
553#define CONFIG_CMD_MMC
554#define CONFIG_DOS_PARTITION
555#define CONFIG_FSL_ESDHC
556#define CONFIG_GENERIC_MMC
557#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
558#ifdef CONFIG_P2020
559#define CONFIG_SYS_FSL_ESDHC_USE_PIO /* P2020 eSDHC DMA is not functional*/
560#endif
561#endif
562
Ramneek Mehresh1120ad62011-08-24 19:22:44 +0530563#define CONFIG_HAS_FSL_DR_USB
564
565#if defined(CONFIG_HAS_FSL_DR_USB)
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530566#define CONFIG_USB_EHCI
567
568#ifdef CONFIG_USB_EHCI
569#define CONFIG_CMD_USB
570#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
571#define CONFIG_USB_EHCI_FSL
572#define CONFIG_USB_STORAGE
Ramneek Mehresh1120ad62011-08-24 19:22:44 +0530573#endif
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530574#endif
575
576#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
577#define CONFIG_CMD_EXT2
578#define CONFIG_CMD_FAT
579#define CONFIG_DOS_PARTITION
580#endif
581
582/*
583 * Miscellaneous configurable options
584 */
585#define CONFIG_SYS_LONGHELP /* undef to save memory */
586#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500587#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530588#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530589#if defined(CONFIG_CMD_KGDB)
590#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
591#else
592#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
593#endif
594#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
595 /* Print Buffer Size */
596#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
597#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530598
599/*
600 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500601 * have to be in the first 64 MB of memory, since this is
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530602 * the maximum mapped by the Linux kernel during initialization.
603 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500604#define CONFIG_SYS_BOOTMAPSZ (64 << 20)/* Initial Memory map for Linux*/
605#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530606
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530607#if defined(CONFIG_CMD_KGDB)
608#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530609#endif
610
611/*
612 * Environment Configuration
613 */
614
615#if defined(CONFIG_TSEC_ENET)
616#define CONFIG_HAS_ETH0
617#define CONFIG_HAS_ETH1
618#define CONFIG_HAS_ETH2
619#endif
620
621#define CONFIG_HOSTNAME P2020RDB
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000622#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000623#define CONFIG_BOOTFILE "uImage"
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530624#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
625
626/* default location for tftp and bootm */
627#define CONFIG_LOADADDR 1000000
628
629#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
630#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
631
632#define CONFIG_BAUDRATE 115200
633
634#define CONFIG_EXTRA_ENV_SETTINGS \
635 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200636 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
637 "loadaddr=1000000\0" \
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530638 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200639 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
640 " +$filesize; " \
641 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
642 " +$filesize; " \
643 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
644 " $filesize; " \
645 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
646 " +$filesize; " \
647 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
648 " $filesize\0" \
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530649 "consoledev=ttyS0\0" \
650 "ramdiskaddr=2000000\0" \
651 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
652 "fdtaddr=c00000\0" \
653 "fdtfile=p2020rdb.dtb\0" \
654 "bdev=sda1\0" \
655 "jffs2nor=mtdblock3\0" \
656 "norbootaddr=ef080000\0" \
657 "norfdtaddr=ef040000\0" \
658 "jffs2nand=mtdblock9\0" \
659 "nandbootaddr=100000\0" \
660 "nandfdtaddr=80000\0" \
661 "nandimgsize=400000\0" \
662 "nandfdtsize=80000\0" \
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000663 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Poonam Aggrwal728ece32009-08-05 13:29:24 +0530664 "vscfw_addr=ef000000\0" \
665 "othbootargs=ramdisk_size=600000\0" \
666 "usbfatboot=setenv bootargs root=/dev/ram rw " \
667 "console=$consoledev,$baudrate $othbootargs; " \
668 "usb start;" \
669 "fatload usb 0:2 $loadaddr $bootfile;" \
670 "fatload usb 0:2 $fdtaddr $fdtfile;" \
671 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
672 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
673 "usbext2boot=setenv bootargs root=/dev/ram rw " \
674 "console=$consoledev,$baudrate $othbootargs; " \
675 "usb start;" \
676 "ext2load usb 0:4 $loadaddr $bootfile;" \
677 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
678 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
679 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
680 "norboot=setenv bootargs root=/dev/$jffs2nor rw " \
681 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
682 "bootm $norbootaddr - $norfdtaddr\0" \
683 "nandboot=setenv bootargs root=/dev/$jffs2nand rw rootfstype=jffs2 " \
684 "console=$consoledev,$baudrate $othbootargs;" \
685 "nand read 2000000 $nandbootaddr $nandimgsize;" \
686 "nand read 3000000 $nandfdtaddr $nandfdtsize;" \
687 "bootm 2000000 - 3000000;\0"
688
689#define CONFIG_NFSBOOTCOMMAND \
690 "setenv bootargs root=/dev/nfs rw " \
691 "nfsroot=$serverip:$rootpath " \
692 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
693 "console=$consoledev,$baudrate $othbootargs;" \
694 "tftp $loadaddr $bootfile;" \
695 "tftp $fdtaddr $fdtfile;" \
696 "bootm $loadaddr - $fdtaddr"
697
698#define CONFIG_HDBOOT \
699 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
700 "console=$consoledev,$baudrate $othbootargs;" \
701 "usb start;" \
702 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
703 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
704 "bootm $loadaddr - $fdtaddr"
705
706#define CONFIG_RAMBOOTCOMMAND \
707 "setenv bootargs root=/dev/ram rw " \
708 "console=$consoledev,$baudrate $othbootargs; " \
709 "tftp $ramdiskaddr $ramdiskfile;" \
710 "tftp $loadaddr $bootfile;" \
711 "tftp $fdtaddr $fdtfile;" \
712 "bootm $loadaddr $ramdiskaddr $fdtaddr"
713
714#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
715
716#endif /* __CONFIG_H */