blob: db8b9a3dd487455d01eb0d25b2efb49e83f8b27b [file] [log] [blame]
Stefano Babic8edcde52010-01-20 18:19:10 +01001/*
2 * (C) Copyright 2009
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefano Babic8edcde52010-01-20 18:19:10 +01006 */
7
8#ifndef _IMXIMAGE_H_
9#define _IMXIMAGE_H_
10
Fabio Estevam021e79c2014-09-01 09:56:23 -030011#define MAX_HW_CFG_SIZE_V2 220 /* Max number of registers imx can set for v2 */
Peng Fanb55e4f42016-10-11 14:29:09 +080012#define MAX_PLUGIN_CODE_SIZE (64 * 1024)
Liu Hui-R643438a1edd72011-01-19 09:40:26 +000013#define MAX_HW_CFG_SIZE_V1 60 /* Max number of registers imx can set for v1 */
Stefano Babic8edcde52010-01-20 18:19:10 +010014#define APP_CODE_BARKER 0xB1
15#define DCD_BARKER 0xB17219E9
Stefano Babic8edcde52010-01-20 18:19:10 +010016
Marek Vasut6cb83822013-04-25 10:16:02 +000017/*
18 * NOTE: This file must be kept in sync with arch/arm/include/asm/\
19 * imx-common/imximage.cfg because tools/imximage.c can not
20 * cross-include headers from arch/arm/ and vice-versa.
21 */
Stefano Babic8edcde52010-01-20 18:19:10 +010022#define CMD_DATA_STR "DATA"
Stefano Babic377e3672013-06-26 23:50:06 +020023
24/* Initial Vector Table Offset */
Dirk Behme49d3e272012-02-22 22:50:19 +000025#define FLASH_OFFSET_UNDEFINED 0xFFFFFFFF
Stefano Babic8edcde52010-01-20 18:19:10 +010026#define FLASH_OFFSET_STANDARD 0x400
27#define FLASH_OFFSET_NAND FLASH_OFFSET_STANDARD
28#define FLASH_OFFSET_SD FLASH_OFFSET_STANDARD
29#define FLASH_OFFSET_SPI FLASH_OFFSET_STANDARD
30#define FLASH_OFFSET_ONENAND 0x100
Dirk Behme19b409c2012-01-11 23:28:31 +000031#define FLASH_OFFSET_NOR 0x1000
32#define FLASH_OFFSET_SATA FLASH_OFFSET_STANDARD
Ye.Li9598f8c2015-01-13 15:53:06 +080033#define FLASH_OFFSET_QSPI 0x1000
Stefano Babic8edcde52010-01-20 18:19:10 +010034
Stefano Babic377e3672013-06-26 23:50:06 +020035/* Initial Load Region Size */
36#define FLASH_LOADSIZE_UNDEFINED 0xFFFFFFFF
37#define FLASH_LOADSIZE_STANDARD 0x1000
38#define FLASH_LOADSIZE_NAND FLASH_LOADSIZE_STANDARD
39#define FLASH_LOADSIZE_SD FLASH_LOADSIZE_STANDARD
40#define FLASH_LOADSIZE_SPI FLASH_LOADSIZE_STANDARD
41#define FLASH_LOADSIZE_ONENAND 0x400
42#define FLASH_LOADSIZE_NOR 0x0 /* entire image */
43#define FLASH_LOADSIZE_SATA FLASH_LOADSIZE_STANDARD
Ye.Li9598f8c2015-01-13 15:53:06 +080044#define FLASH_LOADSIZE_QSPI 0x0 /* entire image */
Stefano Babic377e3672013-06-26 23:50:06 +020045
Adrian Alonso0b7f7c32015-07-20 19:04:55 -050046/* Command tags and parameters */
47#define IVT_HEADER_TAG 0xD1
48#define IVT_VERSION 0x40
49#define DCD_HEADER_TAG 0xD2
50#define DCD_VERSION 0x40
51#define DCD_WRITE_DATA_COMMAND_TAG 0xCC
52#define DCD_WRITE_DATA_PARAM 0x4
53#define DCD_WRITE_CLR_BIT_PARAM 0xC
54#define DCD_CHECK_DATA_COMMAND_TAG 0xCF
55#define DCD_CHECK_BITS_SET_PARAM 0x14
56#define DCD_CHECK_BITS_CLR_PARAM 0x04
Liu Hui-R643438a1edd72011-01-19 09:40:26 +000057
Stefano Babic8edcde52010-01-20 18:19:10 +010058enum imximage_cmd {
59 CMD_INVALID,
Liu Hui-R643438a1edd72011-01-19 09:40:26 +000060 CMD_IMAGE_VERSION,
Stefano Babic8edcde52010-01-20 18:19:10 +010061 CMD_BOOT_FROM,
Marek Vasut6cb83822013-04-25 10:16:02 +000062 CMD_BOOT_OFFSET,
Adrian Alonso0b7f7c32015-07-20 19:04:55 -050063 CMD_WRITE_DATA,
64 CMD_WRITE_CLR_BIT,
65 CMD_CHECK_BITS_SET,
66 CMD_CHECK_BITS_CLR,
Stefano Babic0187c982013-06-27 11:42:38 +020067 CMD_CSF,
Peng Fanb55e4f42016-10-11 14:29:09 +080068 CMD_PLUGIN,
Stefano Babic8edcde52010-01-20 18:19:10 +010069};
70
71enum imximage_fld_types {
72 CFG_INVALID = -1,
73 CFG_COMMAND,
74 CFG_REG_SIZE,
75 CFG_REG_ADDRESS,
76 CFG_REG_VALUE
77};
78
Liu Hui-R643438a1edd72011-01-19 09:40:26 +000079enum imximage_version {
80 IMXIMAGE_VER_INVALID = -1,
81 IMXIMAGE_V1 = 1,
82 IMXIMAGE_V2
83};
Stefano Babic8edcde52010-01-20 18:19:10 +010084
85typedef struct {
86 uint32_t type; /* Type of pointer (byte, halfword, word, wait/read) */
87 uint32_t addr; /* Address to write to */
88 uint32_t value; /* Data to write */
89} dcd_type_addr_data_t;
90
91typedef struct {
92 uint32_t barker; /* Barker for sanity check */
93 uint32_t length; /* Device configuration length (without preamble) */
94} dcd_preamble_t;
95
96typedef struct {
97 dcd_preamble_t preamble;
Liu Hui-R643438a1edd72011-01-19 09:40:26 +000098 dcd_type_addr_data_t addr_data[MAX_HW_CFG_SIZE_V1];
99} dcd_v1_t;
Stefano Babic8edcde52010-01-20 18:19:10 +0100100
101typedef struct {
102 uint32_t app_code_jump_vector;
103 uint32_t app_code_barker;
104 uint32_t app_code_csf;
105 uint32_t dcd_ptr_ptr;
Stefano Babic5b28e912010-02-05 15:16:02 +0100106 uint32_t super_root_key;
Stefano Babic8edcde52010-01-20 18:19:10 +0100107 uint32_t dcd_ptr;
108 uint32_t app_dest_ptr;
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000109} flash_header_v1_t;
Stefano Babic8edcde52010-01-20 18:19:10 +0100110
111typedef struct {
112 uint32_t length; /* Length of data to be read from flash */
113} flash_cfg_parms_t;
114
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000115typedef struct {
116 flash_header_v1_t fhdr;
117 dcd_v1_t dcd_table;
Stefano Babic8edcde52010-01-20 18:19:10 +0100118 flash_cfg_parms_t ext_header;
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000119} imx_header_v1_t;
120
121typedef struct {
122 uint32_t addr;
123 uint32_t value;
124} dcd_addr_data_t;
125
126typedef struct {
127 uint8_t tag;
128 uint16_t length;
129 uint8_t version;
130} __attribute__((packed)) ivt_header_t;
131
132typedef struct {
133 uint8_t tag;
134 uint16_t length;
135 uint8_t param;
136} __attribute__((packed)) write_dcd_command_t;
137
Troy Kisky61903b72015-09-14 18:06:31 -0700138struct dcd_v2_cmd {
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000139 write_dcd_command_t write_dcd_command;
140 dcd_addr_data_t addr_data[MAX_HW_CFG_SIZE_V2];
Troy Kisky61903b72015-09-14 18:06:31 -0700141};
142
143typedef struct {
144 ivt_header_t header;
145 struct dcd_v2_cmd dcd_cmd;
Albert ARIBAUD \(3ADEV\)699279c2015-06-19 14:18:30 +0200146 uint32_t padding[1]; /* end up on an 8-byte boundary */
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000147} dcd_v2_t;
148
149typedef struct {
150 uint32_t start;
151 uint32_t size;
152 uint32_t plugin;
153} boot_data_t;
154
155typedef struct {
156 ivt_header_t header;
157 uint32_t entry;
158 uint32_t reserved1;
159 uint32_t dcd_ptr;
160 uint32_t boot_data_ptr;
161 uint32_t self;
162 uint32_t csf;
163 uint32_t reserved2;
164} flash_header_v2_t;
165
166typedef struct {
167 flash_header_v2_t fhdr;
168 boot_data_t boot_data;
Peng Fanb55e4f42016-10-11 14:29:09 +0800169 union {
170 dcd_v2_t dcd_table;
171 char plugin_code[MAX_PLUGIN_CODE_SIZE];
172 } data;
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000173} imx_header_v2_t;
174
Marek Vasut895d9962013-04-21 05:52:22 +0000175/* The header must be aligned to 4k on MX53 for NAND boot */
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000176struct imx_header {
177 union {
178 imx_header_v1_t hdr_v1;
179 imx_header_v2_t hdr_v2;
180 } header;
Stefano Babic377e3672013-06-26 23:50:06 +0200181};
Stefano Babic8edcde52010-01-20 18:19:10 +0100182
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000183typedef void (*set_dcd_val_t)(struct imx_header *imxhdr,
184 char *name, int lineno,
185 int fld, uint32_t value,
186 uint32_t off);
187
Adrian Alonso0b7f7c32015-07-20 19:04:55 -0500188typedef void (*set_dcd_param_t)(struct imx_header *imxhdr, uint32_t dcd_len,
189 int32_t cmd);
190
Liu Hui-R643438a1edd72011-01-19 09:40:26 +0000191typedef void (*set_dcd_rst_t)(struct imx_header *imxhdr,
192 uint32_t dcd_len,
193 char *name, int lineno);
194
Troy Kiskyad0826d2012-10-03 15:47:08 +0000195typedef void (*set_imx_hdr_t)(struct imx_header *imxhdr, uint32_t dcd_len,
196 uint32_t entry_point, uint32_t flash_offset);
Stefano Babic8edcde52010-01-20 18:19:10 +0100197
198#endif /* _IMXIMAGE_H_ */