blob: 089f1da9a0be36b9236342f9a835b2b7c40856c9 [file] [log] [blame]
wdenke0648062002-08-20 00:12:21 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1 /* This is a MPC860T CPU */
37#define CONFIG_HERMES 1 /* ...on a HERMES-PRO board */
38
Wolfgang Denk2ae18242010-10-06 09:05:45 +020039#define CONFIG_SYS_TEXT_BASE 0xFE000000
40
wdenke0648062002-08-20 00:12:21 +000041#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
42#undef CONFIG_8xx_CONS_SMC2
43#undef CONFIG_8xx_CONS_NONE
44#define CONFIG_BAUDRATE 9600
45#if 0
46#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
47#else
48#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
49#endif
50
51#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
52
53#define CONFIG_BOARD_TYPES 1 /* support board types */
54
55#define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
56
57#undef CONFIG_BOOTARGS
58#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020059 "bootp; " \
60 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
61 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenke0648062002-08-20 00:12:21 +000062 "bootm"
63
64#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenke0648062002-08-20 00:12:21 +000066
67#undef CONFIG_WATCHDOG /* watchdog disabled */
68
Jon Loeliger48d5d102007-07-04 22:32:25 -050069
70/*
71 * Command line configuration.
72 */
73#include <config_cmd_default.h>
74
wdenke0648062002-08-20 00:12:21 +000075
Jon Loeliger2fd90ce2007-07-09 21:48:26 -050076/*
77 * BOOTP options
78 */
79#define CONFIG_BOOTP_SUBNETMASK
80#define CONFIG_BOOTP_GATEWAY
81#define CONFIG_BOOTP_HOSTNAME
82#define CONFIG_BOOTP_BOOTPATH
83
wdenke0648062002-08-20 00:12:21 +000084
wdenke0648062002-08-20 00:12:21 +000085/*
86 * Miscellaneous configurable options
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LONGHELP /* undef to save memory */
89#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger48d5d102007-07-04 22:32:25 -050090#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke0648062002-08-20 00:12:21 +000092#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke0648062002-08-20 00:12:21 +000094#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
96#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
97#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke0648062002-08-20 00:12:21 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
100#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
wdenke0648062002-08-20 00:12:21 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenke0648062002-08-20 00:12:21 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenke0648062002-08-20 00:12:21 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenke0648062002-08-20 00:12:21 +0000107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenke0648062002-08-20 00:12:21 +0000109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_ALLOC_DPRAM 1 /* use allocation routines */
wdenke0648062002-08-20 00:12:21 +0000111/*
112 * Low Level Configuration Settings
113 * (address mappings, register initial values, etc.)
114 * You should know what you are doing if you make changes here.
115 */
116/*-----------------------------------------------------------------------
117 * Internal Memory Mapped Register
118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_IMMR 0xFF000000 /* Non-Standard value! */
wdenke0648062002-08-20 00:12:21 +0000120
121/*-----------------------------------------------------------------------
122 * Definitions for initial stack pointer and data area (in DPRAM)
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200125#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200127#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke0648062002-08-20 00:12:21 +0000129
130/*-----------------------------------------------------------------------
131 * Start addresses for the final memory configuration
132 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke0648062002-08-20 00:12:21 +0000134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_SDRAM_BASE 0x00000000
136#define CONFIG_SYS_FLASH_BASE 0xFE000000
wdenke0648062002-08-20 00:12:21 +0000137#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke0648062002-08-20 00:12:21 +0000139#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
wdenke0648062002-08-20 00:12:21 +0000141#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
143#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenke0648062002-08-20 00:12:21 +0000144
145/*
146 * For booting Linux, the board info and command line data
147 * have to be in the first 8 MB of memory, since this is
148 * the maximum mapped by the Linux kernel during initialization.
149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke0648062002-08-20 00:12:21 +0000151/*-----------------------------------------------------------------------
152 * FLASH organization
153 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
155#define CONFIG_SYS_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
wdenke0648062002-08-20 00:12:21 +0000156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
158#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenke0648062002-08-20 00:12:21 +0000159
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200160#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200161#define CONFIG_ENV_OFFSET 0x4000 /* Offset of Environment Sector */
162#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
wdenke0648062002-08-20 00:12:21 +0000163/*-----------------------------------------------------------------------
164 * Cache Configuration
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger48d5d102007-07-04 22:32:25 -0500167#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenke0648062002-08-20 00:12:21 +0000169#endif
170
171/*-----------------------------------------------------------------------
172 * SYPCR - System Protection Control 11-9
173 * SYPCR can only be written once after reset!
174 *-----------------------------------------------------------------------
175 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
176 * +0x0004
177 */
178#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenke0648062002-08-20 00:12:21 +0000180 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
181#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenke0648062002-08-20 00:12:21 +0000183#endif
184
185/*-----------------------------------------------------------------------
186 * SIUMCR - SIU Module Configuration 11-6
187 *-----------------------------------------------------------------------
188 * +0x0000 => 0x000000C0
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_SIUMCR 0
wdenke0648062002-08-20 00:12:21 +0000191
192/*-----------------------------------------------------------------------
193 * TBSCR - Time Base Status and Control 11-26
194 *-----------------------------------------------------------------------
195 * Clear Reference Interrupt Status, Timebase freezing enabled
196 * +0x0200 => 0x00C2
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenke0648062002-08-20 00:12:21 +0000199
200/*-----------------------------------------------------------------------
201 * PISCR - Periodic Interrupt Status and Control 11-31
202 *-----------------------------------------------------------------------
203 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
204 * +0x0240 => 0x0082
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenke0648062002-08-20 00:12:21 +0000207
208/*-----------------------------------------------------------------------
209 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
210 *-----------------------------------------------------------------------
211 * Reset PLL lock status sticky bit, timer expired status bit and timer
212 * interrupt status bit, set PLL multiplication factor !
213 */
214/* +0x0286 => 0x00B0D0C0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_PLPRCR \
wdenke0648062002-08-20 00:12:21 +0000216 ( (11 << PLPRCR_MF_SHIFT) | \
217 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
218 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
219 PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
220 )
221
222/*-----------------------------------------------------------------------
223 * SCCR - System Clock and reset Control Register 15-27
224 *-----------------------------------------------------------------------
225 * Set clock output, timebase and RTC source and divider,
226 * power management and some other internal clocks
227 */
228#define SCCR_MASK SCCR_EBDF11
229/* +0x0282 => 0x03800000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS | \
wdenke0648062002-08-20 00:12:21 +0000231 SCCR_RTDIV | SCCR_RTSEL | \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200232 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
wdenke0648062002-08-20 00:12:21 +0000233 SCCR_EBDF00 | SCCR_DFSYNC00 | \
234 SCCR_DFBRG00 | SCCR_DFNL000 | \
235 SCCR_DFNH000)
236
237/*-----------------------------------------------------------------------
238 * RTCSC - Real-Time Clock Status and Control Register 11-27
239 *-----------------------------------------------------------------------
240 */
241/* +0x0220 => 0x00C3 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenke0648062002-08-20 00:12:21 +0000243
244
245/*-----------------------------------------------------------------------
246 * RCCR - RISC Controller Configuration Register 19-4
247 *-----------------------------------------------------------------------
248 */
249/* +0x09C4 => TIMEP=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_RCCR 0x0100
wdenke0648062002-08-20 00:12:21 +0000251
252/*-----------------------------------------------------------------------
253 * RMDS - RISC Microcode Development Support Control Register
254 *-----------------------------------------------------------------------
255 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_RMDS 0
wdenke0648062002-08-20 00:12:21 +0000257
258/*-----------------------------------------------------------------------
259 *
260 *-----------------------------------------------------------------------
261 *
262 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_DER 0
wdenke0648062002-08-20 00:12:21 +0000264
265/*
266 * Init Memory Controller:
267 *
268 * BR0 and OR0 (FLASH)
269 */
270
271#define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
272
273/* used to re-map FLASH
274 * restrict access enough to keep SRAM working (if any)
275 * but not too much to meddle with FLASH accesses
276 */
277/* allow for max 4 MB of Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_REMAP_OR_AM 0xFFC00000 /* OR addr mask */
279#define CONFIG_SYS_PRELIM_OR_AM 0xFFC00000 /* OR addr mask */
wdenke0648062002-08-20 00:12:21 +0000280
281/* FLASH timing: ACS = 11, TRLX = 1, CSNT = 1, SCY = 5, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_OR_TIMING_FLASH ( OR_CSNT_SAM | /*OR_ACS_DIV4 |*/ OR_BI | \
wdenke0648062002-08-20 00:12:21 +0000283 OR_SCY_5_CLK | OR_TRLX)
284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
286#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
wdenke0648062002-08-20 00:12:21 +0000287/* 8 bit, bank valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenke0648062002-08-20 00:12:21 +0000289
290/*
291 * BR1/OR1 - SDRAM
292 *
293 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
294 */
295#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank */
296#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
297#define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
298
299#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_OR1_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
302#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenke0648062002-08-20 00:12:21 +0000303
304/*
305 * BR2/OR2 - HPRO2: PEB2256 @ 0xE0000000, 8 Bit wide
306 */
307#define HPRO2_BASE 0xE0000000
308#define HPRO2_OR_AM 0xFFFF8000
309#define HPRO2_TIMING 0x00000934
310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_OR2 (HPRO2_OR_AM | HPRO2_TIMING)
312#define CONFIG_SYS_BR2 ((HPRO2_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
wdenke0648062002-08-20 00:12:21 +0000313
314/*
315 * BR3/OR3: not used
316 * BR4/OR4: not used
317 * BR5/OR5: not used
318 * BR6/OR6: not used
319 * BR7/OR7: not used
320 */
321
322/*
323 * MAMR settings for SDRAM
324 */
325
326/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenke0648062002-08-20 00:12:21 +0000328
329/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke0648062002-08-20 00:12:21 +0000331 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
332 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
333/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke0648062002-08-20 00:12:21 +0000335 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
336 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
wdenke0648062002-08-20 00:12:21 +0000337#endif /* __CONFIG_H */