blob: 9a5432278bd5dd2e6f2669b2d44700269ad90cff [file] [log] [blame]
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#include <config_cmd_default.h>
11
12#define CONFIG_LS102XA
13
14#define CONFIG_SYS_GENERIC_BOARD
15
16#define CONFIG_DISPLAY_CPUINFO
17#define CONFIG_DISPLAY_BOARDINFO
18
19#define CONFIG_SKIP_LOWLEVEL_INIT
20#define CONFIG_BOARD_EARLY_INIT_F
21
22/*
23 * Size of malloc() pool
24 */
25#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26
27#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
28#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
29
30/*
31 * Generic Timer Definitions
32 */
33#define GENERIC_TIMER_CLK 12500000
34
35#define CONFIG_SYS_CLK_FREQ 100000000
36#define CONFIG_DDR_CLK_FREQ 100000000
37
Alison Wang8415bb62014-12-03 15:00:48 +080038#ifdef CONFIG_RAMBOOT_PBL
39#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
40#endif
41
42#ifdef CONFIG_SD_BOOT
43#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg
44#define CONFIG_SPL_FRAMEWORK
45#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
46#define CONFIG_SPL_LIBCOMMON_SUPPORT
47#define CONFIG_SPL_LIBGENERIC_SUPPORT
48#define CONFIG_SPL_ENV_SUPPORT
49#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
50#define CONFIG_SPL_I2C_SUPPORT
51#define CONFIG_SPL_WATCHDOG_SUPPORT
52#define CONFIG_SPL_SERIAL_SUPPORT
53#define CONFIG_SPL_MMC_SUPPORT
54#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
55#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
56
57#define CONFIG_SPL_TEXT_BASE 0x10000000
58#define CONFIG_SPL_MAX_SIZE 0x1a000
59#define CONFIG_SPL_STACK 0x1001d000
60#define CONFIG_SPL_PAD_TO 0x1c000
61#define CONFIG_SYS_TEXT_BASE 0x82000000
62
63#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
64#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
65#define CONFIG_SPL_BSS_START_ADDR 0x80100000
66#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
67#define CONFIG_SYS_MONITOR_LEN 0x80000
68#endif
69
Wang Huanc8a7d9d2014-09-05 13:52:45 +080070#ifndef CONFIG_SYS_TEXT_BASE
71#define CONFIG_SYS_TEXT_BASE 0x67f80000
72#endif
73
74#define CONFIG_NR_DRAM_BANKS 1
75#define PHYS_SDRAM 0x80000000
76#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
77
78#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
80
81#define CONFIG_SYS_HAS_SERDES
82
Ruchika Gupta4ba4a092014-10-15 11:39:06 +053083#define CONFIG_FSL_CAAM /* Enable CAAM */
84
Zhao Qiangeaa859e2014-09-26 16:25:33 +080085#if !defined(CONFIG_SDCARD) && !defined(CONFIG_NAND) && !defined(CONFIG_SPI)
86#define CONFIG_U_QE
87#endif
88
Wang Huanc8a7d9d2014-09-05 13:52:45 +080089/*
90 * IFC Definitions
91 */
92#define CONFIG_FSL_IFC
93#define CONFIG_SYS_FLASH_BASE 0x60000000
94#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
95
96#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
97#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
98 CSPR_PORT_SIZE_16 | \
99 CSPR_MSEL_NOR | \
100 CSPR_V)
101#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
102
103/* NOR Flash Timing Params */
104#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
105 CSOR_NOR_TRHZ_80)
106#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
107 FTIM0_NOR_TEADC(0x5) | \
108 FTIM0_NOR_TAVDS(0x0) | \
109 FTIM0_NOR_TEAHC(0x5))
110#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
111 FTIM1_NOR_TRAD_NOR(0x1A) | \
112 FTIM1_NOR_TSEQRAD_NOR(0x13))
113#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
114 FTIM2_NOR_TCH(0x4) | \
115 FTIM2_NOR_TWP(0x1c) | \
116 FTIM2_NOR_TWPH(0x0e))
117#define CONFIG_SYS_NOR_FTIM3 0
118
119#define CONFIG_FLASH_CFI_DRIVER
120#define CONFIG_SYS_FLASH_CFI
121#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
122#define CONFIG_SYS_FLASH_QUIET_TEST
123#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
124
125#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
126#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
127#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
128#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129
130#define CONFIG_SYS_FLASH_EMPTY_INFO
131#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
132
133#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800134#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800135
136/* CPLD */
137
138#define CONFIG_SYS_CPLD_BASE 0x7fb00000
139#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
140
141#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
142#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
143 CSPR_PORT_SIZE_8 | \
144 CSPR_MSEL_GPCM | \
145 CSPR_V)
146#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
147#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
148 CSOR_NOR_NOR_MODE_AVD_NOR | \
149 CSOR_NOR_TRHZ_80)
150
151/* CPLD Timing parameters for IFC GPCM */
152#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
153 FTIM0_GPCM_TEADC(0xf) | \
154 FTIM0_GPCM_TEAHC(0xf))
155#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
156 FTIM1_GPCM_TRAD(0x3f))
157#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
158 FTIM2_GPCM_TCH(0xf) | \
159 FTIM2_GPCM_TWP(0xff))
160#define CONFIG_SYS_FPGA_FTIM3 0x0
161#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
162#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
163#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
164#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
165#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
166#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
167#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
168#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
169#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
170#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
171#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
172#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
173#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
174#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
175#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
176#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
177
178/*
179 * Serial Port
180 */
181#define CONFIG_CONS_INDEX 1
182#define CONFIG_SYS_NS16550
183#define CONFIG_SYS_NS16550_SERIAL
184#define CONFIG_SYS_NS16550_REG_SIZE 1
185#define CONFIG_SYS_NS16550_CLK get_serial_clock()
186
187#define CONFIG_BAUDRATE 115200
188
189/*
190 * I2C
191 */
192#define CONFIG_CMD_I2C
193#define CONFIG_SYS_I2C
194#define CONFIG_SYS_I2C_MXC
195
Alison Wang5175a282014-10-17 15:26:35 +0800196/* EEPROM */
197#ifndef CONFIG_SD_BOOT
198#define CONFIG_ID_EEPROM
199#define CONFIG_SYS_I2C_EEPROM_NXID
200#define CONFIG_SYS_EEPROM_BUS_NUM 1
201#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
202#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
203#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
204#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
205#endif
206
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800207/*
208 * MMC
209 */
210#define CONFIG_MMC
211#define CONFIG_CMD_MMC
212#define CONFIG_FSL_ESDHC
213#define CONFIG_GENERIC_MMC
214
215/*
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800216 * Video
217 */
218#define CONFIG_FSL_DCU_FB
219
220#ifdef CONFIG_FSL_DCU_FB
221#define CONFIG_VIDEO
222#define CONFIG_CMD_BMP
223#define CONFIG_CFB_CONSOLE
224#define CONFIG_VGA_AS_SINGLE_DEVICE
225#define CONFIG_VIDEO_LOGO
226#define CONFIG_VIDEO_BMP_LOGO
227
228#define CONFIG_FSL_DCU_SII9022A
229#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
230#define CONFIG_SYS_I2C_DVI_ADDR 0x39
231#endif
232
233/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800234 * eTSEC
235 */
236#define CONFIG_TSEC_ENET
237
238#ifdef CONFIG_TSEC_ENET
239#define CONFIG_MII
240#define CONFIG_MII_DEFAULT_TSEC 1
241#define CONFIG_TSEC1 1
242#define CONFIG_TSEC1_NAME "eTSEC1"
243#define CONFIG_TSEC2 1
244#define CONFIG_TSEC2_NAME "eTSEC2"
245#define CONFIG_TSEC3 1
246#define CONFIG_TSEC3_NAME "eTSEC3"
247
248#define TSEC1_PHY_ADDR 2
249#define TSEC2_PHY_ADDR 0
250#define TSEC3_PHY_ADDR 1
251
252#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
253#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
254#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
255
256#define TSEC1_PHYIDX 0
257#define TSEC2_PHYIDX 0
258#define TSEC3_PHYIDX 0
259
260#define CONFIG_ETHPRIME "eTSEC1"
261
262#define CONFIG_PHY_GIGE
263#define CONFIG_PHYLIB
264#define CONFIG_PHY_ATHEROS
265
266#define CONFIG_HAS_ETH0
267#define CONFIG_HAS_ETH1
268#define CONFIG_HAS_ETH2
269#endif
270
Minghuan Lianda419022014-10-31 13:43:44 +0800271/* PCIe */
272#define CONFIG_PCI /* Enable PCI/PCIE */
273#define CONFIG_PCIE1 /* PCIE controler 1 */
274#define CONFIG_PCIE2 /* PCIE controler 2 */
275#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
276#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
277
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800278#define CONFIG_CMD_PING
279#define CONFIG_CMD_DHCP
280#define CONFIG_CMD_MII
281#define CONFIG_CMD_NET
282
283#define CONFIG_CMDLINE_TAG
284#define CONFIG_CMDLINE_EDITING
Alison Wang8415bb62014-12-03 15:00:48 +0800285
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800286#define CONFIG_CMD_IMLS
287
288#define CONFIG_HWCONFIG
289#define HWCONFIG_BUFFER_SIZE 128
290
291#define CONFIG_BOOTDELAY 3
292
293#define CONFIG_EXTRA_ENV_SETTINGS \
294 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
295 "initrd_high=0xcfffffff\0" \
296 "fdt_high=0xcfffffff\0"
297
298/*
299 * Miscellaneous configurable options
300 */
301#define CONFIG_SYS_LONGHELP /* undef to save memory */
302#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
303#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800304#define CONFIG_AUTO_COMPLETE
305#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
306#define CONFIG_SYS_PBSIZE \
307 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
308#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
309#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
310
311#define CONFIG_CMD_ENV_EXISTS
312#define CONFIG_CMD_GREPENV
313#define CONFIG_CMD_MEMINFO
314#define CONFIG_CMD_MEMTEST
315#define CONFIG_SYS_MEMTEST_START 0x80000000
316#define CONFIG_SYS_MEMTEST_END 0x9fffffff
317
318#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800319
320/*
321 * Stack sizes
322 * The stack sizes are set up in start.S using the settings below
323 */
324#define CONFIG_STACKSIZE (30 * 1024)
325
326#define CONFIG_SYS_INIT_SP_OFFSET \
327 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
328#define CONFIG_SYS_INIT_SP_ADDR \
329 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
330
Alison Wang8415bb62014-12-03 15:00:48 +0800331#ifdef CONFIG_SPL_BUILD
332#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
333#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800334#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang8415bb62014-12-03 15:00:48 +0800335#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800336
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800337#define CONFIG_SYS_QE_FW_ADDR 0x67f40000
338
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800339/*
340 * Environment
341 */
342#define CONFIG_ENV_OVERWRITE
343
Alison Wang8415bb62014-12-03 15:00:48 +0800344#if defined(CONFIG_SD_BOOT)
345#define CONFIG_ENV_OFFSET 0x100000
346#define CONFIG_ENV_IS_IN_MMC
347#define CONFIG_SYS_MMC_ENV_DEV 0
348#define CONFIG_ENV_SIZE 0x20000
349#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800350#define CONFIG_ENV_IS_IN_FLASH
351#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
352#define CONFIG_ENV_SIZE 0x20000
353#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang8415bb62014-12-03 15:00:48 +0800354#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800355
356#define CONFIG_OF_LIBFDT
357#define CONFIG_OF_BOARD_SETUP
358#define CONFIG_CMD_BOOTZ
359
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530360#define CONFIG_MISC_INIT_R
361
362/* Hash command with SHA acceleration supported in hardware */
363#define CONFIG_CMD_HASH
364#define CONFIG_SHA_HW_ACCEL
365
Ruchika Guptaba474022014-10-07 15:48:47 +0530366#ifdef CONFIG_SECURE_BOOT
367#define CONFIG_CMD_BLOB
368#endif
369
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800370#endif