blob: c5de89e1f806e2b0d3d610116d4ec599594e7b53 [file] [log] [blame]
Ryan Mallonb8d41dd2011-06-05 07:21:22 +00001/*
2 * Bluewater Systems Snapper 9260 and 9G20 modules
3 *
4 * (C) Copyright 2011 Bluewater Systems
5 * Author: Andre Renaud <andre@bluewatersys.com>
6 * Author: Ryan Mallon <ryan@bluewatersys.com>
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Ryan Mallonb8d41dd2011-06-05 07:21:22 +00009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* SoC type is defined in boards.cfg */
15#include <asm/hardware.h>
16#include <asm/sizes.h>
17
18#define CONFIG_SYS_TEXT_BASE 0x20000000
19
20/* ARM asynchronous clock */
21#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* External Crystal, in Hz */
22#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
23#define CONFIG_SYS_HZ 1000
24
25/* CPU */
26#define CONFIG_ARCH_CPU_INIT
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000027
28#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS
30#define CONFIG_INITRD_TAG
31#define CONFIG_SKIP_LOWLEVEL_INIT
32#define CONFIG_SKIP_RELOCATE_UBOOT
33#define CONFIG_DISPLAY_CPUINFO
34#define CONFIG_FIT
35
36/* SDRAM */
37#define CONFIG_NR_DRAM_BANKS 1
38#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
39#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) /* 64MB */
40#define CONFIG_SYS_INIT_SP_ADDR (ATMEL_BASE_SRAM1 + 0x1000 - \
41 GENERATED_GBL_DATA_SIZE)
42
43/* Mem test settings */
44#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
45#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + (1024 * 1024))
46
47/* NAND Flash */
48#define CONFIG_NAND_ATMEL
49#define CONFIG_SYS_NO_FLASH
50#define CONFIG_SYS_MAX_NAND_DEVICE 1
51#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
52#define CONFIG_SYS_NAND_DBW_8
53#define CONFIG_SYS_NAND_MASK_ALE (1 << 21) /* AD21 */
54#define CONFIG_SYS_NAND_MASK_CLE (1 << 22) /* AD22 */
55#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
56#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13
57
58/* Ethernet */
59#define CONFIG_MACB
60#define CONFIG_RMII
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000061#define CONFIG_NET_RETRY_COUNT 20
62#define CONFIG_RESET_PHY_R
63#define CONFIG_TFTP_PORT
64#define CONFIG_TFTP_TSIZE
65
66/* USB */
67#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +080068#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000069#define CONFIG_USB_OHCI_NEW
70#define CONFIG_DOS_PARTITION
71#define CONFIG_SYS_USB_OHCI_CPU_INIT
72#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_UHP_BASE
73#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260"
74#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
75#define CONFIG_USB_STORAGE
76
77/* GPIOs and IO expander */
78#define CONFIG_AT91_LEGACY
79#define CONFIG_ATMEL_LEGACY
80#define CONFIG_AT91_GPIO
81#define CONFIG_AT91_GPIO_PULLUP 1
82#define CONFIG_PCA953X
83#define CONFIG_SYS_I2C_PCA953X_ADDR 0x28
84#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x28, 16} }
85
86/* UARTs/Serial console */
87#define CONFIG_ATMEL_USART
88#define CONFIG_USART_BASE ATMEL_BASE_DBGU
89#define CONFIG_USART_ID ATMEL_ID_SYS
90#define CONFIG_BAUDRATE 115200
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000091#define CONFIG_SYS_PROMPT "Snapper> "
92
93/* I2C - Bit-bashed */
Heiko Schocherea818db2013-01-29 08:53:15 +010094#define CONFIG_SYS_I2C
95#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
96#define CONFIG_SYS_I2C_SOFT_SPEED 100000
97#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000098#define CONFIG_SOFT_I2C_READ_REPEATED_START
Ryan Mallonb8d41dd2011-06-05 07:21:22 +000099#define I2C_INIT do { \
100 at91_set_gpio_output(AT91_PIN_PA23, 1); \
101 at91_set_gpio_output(AT91_PIN_PA24, 1); \
102 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \
103 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \
104 } while (0)
105#define I2C_SOFT_DECLARATIONS
106#define I2C_ACTIVE
107#define I2C_TRISTATE at91_set_gpio_input(AT91_PIN_PA23, 1);
108#define I2C_READ at91_get_gpio_value(AT91_PIN_PA23);
109#define I2C_SDA(bit) do { \
110 if (bit) { \
111 at91_set_gpio_input(AT91_PIN_PA23, 1); \
112 } else { \
113 at91_set_gpio_output(AT91_PIN_PA23, 1); \
114 at91_set_gpio_value(AT91_PIN_PA23, bit); \
115 } \
116 } while (0)
117#define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit)
118#define I2C_DELAY udelay(2)
119
120/* Boot options */
121#define CONFIG_SYS_LOAD_ADDR 0x23000000
122#define CONFIG_BOOTDELAY 3
123#define CONFIG_ZERO_BOOTDELAY_CHECK
124
125#define CONFIG_BOOTP_BOOTFILESIZE
126#define CONFIG_BOOTP_BOOTPATH
127#define CONFIG_BOOTP_GATEWAY
128#define CONFIG_BOOTP_HOSTNAME
129
130/* Environment settings */
131#define CONFIG_ENV_IS_IN_NAND
132#define CONFIG_ENV_OFFSET (512 << 10)
133#define CONFIG_ENV_SIZE (256 << 10)
134#define CONFIG_ENV_OVERWRITE
135#define CONFIG_BOOTARGS "console=ttyS0,115200 ip=any"
136
137/* Console settings */
138#define CONFIG_SYS_CBSIZE 256
139#define CONFIG_SYS_MAXARGS 16
140#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
141 sizeof(CONFIG_SYS_PROMPT) + 16)
142#define CONFIG_SYS_LONGHELP
Ryan Mallonb8d41dd2011-06-05 07:21:22 +0000143#define CONFIG_CMDLINE_EDITING
144#define CONFIG_AUTO_COMPLETE
145#define CONFIG_SYS_HUSH_PARSER
Ryan Mallonb8d41dd2011-06-05 07:21:22 +0000146
147/* U-Boot memory settings */
148#define CONFIG_SYS_MALLOC_LEN (1 << 20)
Ryan Mallonb8d41dd2011-06-05 07:21:22 +0000149
150/* Command line configuration */
151#include <config_cmd_default.h>
152#undef CONFIG_CMD_BDI
153#undef CONFIG_CMD_FPGA
154#undef CONFIG_CMD_IMI
155#undef CONFIG_CMD_IMLS
156#undef CONFIG_CMD_LOADS
157#undef CONFIG_CMD_SOURCE
158
159#define CONFIG_CMD_PING
160#define CONFIG_CMD_DHCP
161#define CONFIG_CMD_FAT
162#define CONFIG_CMD_I2C
163#undef CONFIG_CMD_GPIO
164#define CONFIG_CMD_USB
165#define CONFIG_CMD_MII
166#define CONFIG_CMD_NAND
167#define CONFIG_CMD_PCA953X
168#define CONFIG_CMD_PCA953X_INFO
169
170#endif /* __CONFIG_H */