blob: 84956e809bb959839ac855d871c72dcc90e08415 [file] [log] [blame]
Chia-I Wue54854a2014-08-05 10:23:50 +08001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "kmd/winsys.h"
26#include "dispatch_tables.h"
27#include "gpu.h"
Chia-I Wue09b5362014-08-07 09:25:14 +080028#include "queue.h"
Chia-I Wue54854a2014-08-05 10:23:50 +080029#include "dev.h"
30
Chia-I Wue54854a2014-08-05 10:23:50 +080031static struct intel_dev_dbg *dev_dbg_create(const XGL_DEVICE_CREATE_INFO *info)
32{
33 struct intel_dev_dbg *dbg;
34
35 dbg = icd_alloc(sizeof(*dbg), 0, XGL_SYSTEM_ALLOC_DEBUG);
36 if (!dbg)
37 return NULL;
38
39 memset(dbg, 0, sizeof(*dbg));
40
41 if (!intel_base_dbg_init(&dbg->base, XGL_DBG_OBJECT_DEVICE,
42 info, sizeof(*info))) {
43 icd_free(dbg);
44 return NULL;
45 }
46
47 return dbg;
48}
49
50static void dev_dbg_destroy(struct intel_dev_dbg *dbg)
51{
52 struct intel_dev_dbg_msg_filter *filter;
53
54 filter = dbg->filters;
55 while (filter) {
56 struct intel_dev_dbg_msg_filter *next = filter->next;
57 icd_free(filter);
58 filter = next;
59 }
60
61 intel_base_dbg_cleanup(&dbg->base);
62 icd_free(dbg);
63}
64
65static XGL_RESULT dev_create_queues(struct intel_dev *dev,
66 const XGL_DEVICE_QUEUE_CREATE_INFO *queues,
67 XGL_UINT count)
68{
69 XGL_UINT i;
70
71 if (!count)
72 return XGL_ERROR_INVALID_POINTER;
73
74 for (i = 0; i < count; i++) {
75 const XGL_DEVICE_QUEUE_CREATE_INFO *q = &queues[i];
76 XGL_RESULT ret = XGL_SUCCESS;
77
78 if (q->queueNodeIndex >= INTEL_GPU_ENGINE_COUNT ||
79 q->queueCount > 1 ||
80 dev->queues[q->queueNodeIndex]) {
81 ret = XGL_ERROR_INVALID_POINTER;
82 }
83 else {
84 dev->queues[q->queueNodeIndex] =
Chia-I Wue09b5362014-08-07 09:25:14 +080085 intel_queue_create(dev, q->queueNodeIndex);
Chia-I Wue54854a2014-08-05 10:23:50 +080086 if (!dev->queues[q->queueNodeIndex])
87 ret = XGL_ERROR_OUT_OF_MEMORY;
88 }
89
90 if (ret != XGL_SUCCESS) {
91 XGL_UINT j;
92 for (j = 0; j < i; j++)
Chia-I Wue09b5362014-08-07 09:25:14 +080093 intel_queue_destroy(dev->queues[j]);
Chia-I Wue54854a2014-08-05 10:23:50 +080094
95 return ret;
96 }
97 }
98
99 return XGL_SUCCESS;
100}
101
102XGL_RESULT intel_dev_create(struct intel_gpu *gpu,
103 const XGL_DEVICE_CREATE_INFO *info,
104 struct intel_dev **dev_ret)
105{
106 const struct icd_dispatch_table *dispatch;
107 struct intel_dev_dbg *dbg;
108 struct intel_dev *dev;
109 XGL_RESULT ret;
110
111 if (info->extensionCount)
112 return XGL_ERROR_INVALID_EXTENSION;
113
114 if (gpu->fd >= 0)
115 return XGL_ERROR_DEVICE_ALREADY_CREATED;
116
117 dev = icd_alloc(sizeof(*dev), 0, XGL_SYSTEM_ALLOC_API_OBJECT);
118 if (!dev)
119 return XGL_ERROR_OUT_OF_MEMORY;
120
121 memset(dev, 0, sizeof(*dev));
122 dev->gpu = gpu;
123
124 ret = intel_gpu_open(gpu);
125 if (ret != XGL_SUCCESS) {
126 intel_dev_destroy(dev);
127 return ret;
128 }
129
130 dev->winsys = intel_winsys_create_for_fd(gpu->fd);
131 if (!dev->winsys) {
132 icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0, XGL_NULL_HANDLE,
133 0, 0, "failed to create device winsys for %s", gpu->path);
134 intel_dev_destroy(dev);
135 return XGL_ERROR_UNKNOWN;
136 }
137
138 ret = dev_create_queues(dev, info->pRequestedQueues,
139 info->queueRecordCount);
140 if (ret != XGL_SUCCESS) {
141 intel_dev_destroy(dev);
142 return ret;
143 }
144
145 if (info->flags & XGL_DEVICE_CREATE_VALIDATION_BIT) {
146 dispatch = &intel_debug_dispatch_table;
147 dbg = dev_dbg_create(info);
148
149 if (!dbg) {
150 icd_log(XGL_DBG_MSG_ERROR, XGL_VALIDATION_LEVEL_0,
151 XGL_NULL_HANDLE, 0, 0,
152 "failed to create device debug layer for %s", gpu->path);
153 return XGL_ERROR_OUT_OF_MEMORY;
154 }
155 } else {
156 dispatch = &intel_normal_dispatch_table;
157 dbg = NULL;
158 }
159
160 dev->base.dispatch = dispatch;
161 dev->base.dbg = &dbg->base;
162
163 *dev_ret = dev;
164
165 return XGL_SUCCESS;
166}
167
168void intel_dev_destroy(struct intel_dev *dev)
169{
170 XGL_UINT i;
171
172 if (dev->base.dbg)
173 dev_dbg_destroy((struct intel_dev_dbg *) dev->base.dbg);
174
175 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
176 if (dev->queues[i])
Chia-I Wue09b5362014-08-07 09:25:14 +0800177 intel_queue_destroy(dev->queues[i]);
Chia-I Wue54854a2014-08-05 10:23:50 +0800178 }
179
180 if (dev->winsys)
181 intel_winsys_destroy(dev->winsys);
182
183 if (dev->gpu->fd >= 0)
184 intel_gpu_close(dev->gpu);
185
186 icd_free(dev);
187}
188
189void intel_dev_get_heap_props(const struct intel_dev *dev,
190 XGL_MEMORY_HEAP_PROPERTIES *props)
191{
192 props->structSize = sizeof(XGL_MEMORY_HEAP_PROPERTIES);
193
194 props->heapMemoryType = XGL_HEAP_MEMORY_LOCAL;
195
196 props->heapSize = 0xffffffff; /* TODO system memory size */
197
198 props->pageSize = 4096;
199 props->flags = XGL_MEMORY_HEAP_CPU_VISIBLE_BIT |
200 XGL_MEMORY_HEAP_CPU_GPU_COHERENT_BIT |
201 XGL_MEMORY_HEAP_CPU_WRITE_COMBINED_BIT |
202 XGL_MEMORY_HEAP_HOLDS_PINNED_BIT |
203 XGL_MEMORY_HEAP_SHAREABLE_BIT;
204
205 props->gpuReadPerfRating = 100.0f;
206 props->gpuWritePerfRating = 100.0f;
207 props->cpuReadPerfRating = 10.0f;
208 props->cpuWritePerfRating = 80.0f;
209}
210
211XGL_RESULT intel_dev_add_msg_filter(struct intel_dev *dev,
212 XGL_INT msg_code,
213 XGL_DBG_MSG_FILTER filter)
214{
215 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
216 struct intel_dev_dbg_msg_filter *f = dbg->filters;
217
218 assert(filter != XGL_DBG_MSG_FILTER_NONE);
219
220 while (f) {
221 if (f->msg_code == msg_code)
222 break;
223 f = f->next;
224 }
225
226 if (f) {
227 if (f->filter != filter) {
228 f->filter = filter;
229 f->triggered = false;
230 }
231 } else {
232 f = icd_alloc(sizeof(*f), 0, XGL_SYSTEM_ALLOC_DEBUG);
233 if (!f)
234 return XGL_ERROR_OUT_OF_MEMORY;
235
236 f->msg_code = msg_code;
237 f->filter = filter;
238 f->triggered = false;
239
240 f->next = dbg->filters;
241 dbg->filters = f;
242 }
243
244 return XGL_SUCCESS;
245}
246
247void intel_dev_remove_msg_filter(struct intel_dev *dev,
248 XGL_INT msg_code)
249{
250 struct intel_dev_dbg *dbg = intel_dev_dbg(dev);
251 struct intel_dev_dbg_msg_filter *f = dbg->filters, *prev = NULL;
252
253 while (f) {
254 if (f->msg_code == msg_code) {
255 if (prev)
256 prev->next = f->next;
257 else
258 dbg->filters = f->next;
259
260 icd_free(f);
261 break;
262 }
263
264 prev = f;
265 f = f->next;
266 }
267}
Chia-I Wua207aba2014-08-05 15:13:37 +0800268
269XGL_RESULT XGLAPI intelCreateDevice(
270 XGL_PHYSICAL_GPU gpu_,
271 const XGL_DEVICE_CREATE_INFO* pCreateInfo,
272 XGL_DEVICE* pDevice)
273{
274 struct intel_gpu *gpu = intel_gpu(gpu_);
275
276 return intel_dev_create(gpu, pCreateInfo, (struct intel_dev **) pDevice);
277}
278
279XGL_RESULT XGLAPI intelDestroyDevice(
280 XGL_DEVICE device)
281{
282 struct intel_dev *dev = intel_dev(device);
283
284 intel_dev_destroy(dev);
285
286 return XGL_SUCCESS;
287}
288
289XGL_RESULT XGLAPI intelGetMemoryHeapCount(
290 XGL_DEVICE device,
291 XGL_UINT* pCount)
292{
293 *pCount = 1;
294 return XGL_SUCCESS;
295}
296
297XGL_RESULT XGLAPI intelGetMemoryHeapInfo(
298 XGL_DEVICE device,
299 XGL_UINT heapId,
300 XGL_MEMORY_HEAP_INFO_TYPE infoType,
301 XGL_SIZE* pDataSize,
302 XGL_VOID* pData)
303{
304 struct intel_dev *dev = intel_dev(device);
305
306 intel_dev_get_heap_props(dev, pData);
307 *pDataSize = sizeof(XGL_MEMORY_HEAP_PROPERTIES);
308
309 return XGL_SUCCESS;
310}
Chia-I Wu49dbee82014-08-06 12:48:47 +0800311
312XGL_RESULT XGLAPI intelGetDeviceQueue(
313 XGL_DEVICE device,
314 XGL_QUEUE_TYPE queueType,
315 XGL_UINT queueIndex,
316 XGL_QUEUE* pQueue)
317{
318 struct intel_dev *dev = intel_dev(device);
319
320 switch (queueType) {
321 case XGL_QUEUE_TYPE_GRAPHICS:
322 case XGL_QUEUE_TYPE_COMPUTE:
323 if (queueIndex > 0)
324 return XGL_ERROR_UNAVAILABLE;
325 *pQueue = dev->queues[INTEL_GPU_ENGINE_3D];
326 return XGL_SUCCESS;
327 case XGL_QUEUE_TYPE_DMA:
328 default:
329 return XGL_ERROR_UNAVAILABLE;
330 }
331}
332
Chia-I Wu49dbee82014-08-06 12:48:47 +0800333XGL_RESULT XGLAPI intelDeviceWaitIdle(
334 XGL_DEVICE device)
335{
336 struct intel_dev *dev = intel_dev(device);
337 XGL_RESULT ret = XGL_SUCCESS;
338 XGL_UINT i;
339
340 for (i = 0; i < ARRAY_SIZE(dev->queues); i++) {
341 if (dev->queues[i]) {
Chia-I Wue09b5362014-08-07 09:25:14 +0800342 const XGL_RESULT r = intel_queue_wait(dev->queues[i], -1);
Chia-I Wu49dbee82014-08-06 12:48:47 +0800343 if (r != XGL_SUCCESS)
344 ret = r;
345 }
346 }
347
348 return ret;
349}