Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Mesa 3-D graphics library |
| 3 | * |
| 4 | * Copyright (C) 2012-2014 LunarG, Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included |
| 14 | * in all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Chia-I Wu <olv@lunarg.com> |
| 26 | */ |
| 27 | |
| 28 | #include <string.h> |
Courtney Goeltzenleuchter | 8d65104 | 2014-09-25 18:15:33 -0600 | [diff] [blame] | 29 | #include <stdlib.h> |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 30 | #include <limits.h> |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 31 | #include <errno.h> |
| 32 | #ifndef ETIME |
| 33 | #define ETIME ETIMEDOUT |
| 34 | #endif |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 35 | #include <assert.h> |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 36 | |
| 37 | #include <xf86drm.h> |
| 38 | #include <i915_drm.h> |
| 39 | #include <intel_bufmgr.h> |
| 40 | |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 41 | #include "icd-instance.h" |
Chia-I Wu | 08cd6e9 | 2015-02-11 13:44:50 -0700 | [diff] [blame] | 42 | #include "icd-utils.h" |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 43 | #include "winsys.h" |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 44 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 45 | struct intel_winsys { |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 46 | const struct icd_instance *instance; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 47 | int fd; |
| 48 | drm_intel_bufmgr *bufmgr; |
| 49 | struct intel_winsys_info info; |
| 50 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 51 | drm_intel_context *ctx; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 52 | }; |
| 53 | |
| 54 | static drm_intel_bo * |
| 55 | gem_bo(const struct intel_bo *bo) |
| 56 | { |
| 57 | return (drm_intel_bo *) bo; |
| 58 | } |
| 59 | |
| 60 | static bool |
| 61 | get_param(struct intel_winsys *winsys, int param, int *value) |
| 62 | { |
| 63 | struct drm_i915_getparam gp; |
| 64 | int err; |
| 65 | |
| 66 | *value = 0; |
| 67 | |
| 68 | memset(&gp, 0, sizeof(gp)); |
| 69 | gp.param = param; |
| 70 | gp.value = value; |
| 71 | |
| 72 | err = drmCommandWriteRead(winsys->fd, DRM_I915_GETPARAM, &gp, sizeof(gp)); |
| 73 | if (err) { |
| 74 | *value = 0; |
| 75 | return false; |
| 76 | } |
| 77 | |
| 78 | return true; |
| 79 | } |
| 80 | |
| 81 | static bool |
| 82 | test_address_swizzling(struct intel_winsys *winsys) |
| 83 | { |
| 84 | drm_intel_bo *bo; |
| 85 | uint32_t tiling = I915_TILING_X, swizzle; |
| 86 | unsigned long pitch; |
| 87 | |
| 88 | bo = drm_intel_bo_alloc_tiled(winsys->bufmgr, |
| 89 | "address swizzling test", 64, 64, 4, &tiling, &pitch, 0); |
| 90 | if (bo) { |
| 91 | drm_intel_bo_get_tiling(bo, &tiling, &swizzle); |
| 92 | drm_intel_bo_unreference(bo); |
| 93 | } |
| 94 | else { |
| 95 | swizzle = I915_BIT_6_SWIZZLE_NONE; |
| 96 | } |
| 97 | |
| 98 | return (swizzle != I915_BIT_6_SWIZZLE_NONE); |
| 99 | } |
| 100 | |
| 101 | static bool |
| 102 | test_reg_read(struct intel_winsys *winsys, uint32_t reg) |
| 103 | { |
| 104 | uint64_t dummy; |
| 105 | |
| 106 | return !drm_intel_reg_read(winsys->bufmgr, reg, &dummy); |
| 107 | } |
| 108 | |
| 109 | static bool |
| 110 | probe_winsys(struct intel_winsys *winsys) |
| 111 | { |
| 112 | struct intel_winsys_info *info = &winsys->info; |
| 113 | int val; |
| 114 | |
| 115 | /* |
| 116 | * When we need the Nth vertex from a user vertex buffer, and the vertex is |
| 117 | * uploaded to, say, the beginning of a bo, we want the first vertex in the |
| 118 | * bo to be fetched. One way to do this is to set the base address of the |
| 119 | * vertex buffer to |
| 120 | * |
| 121 | * bo->offset64 + (vb->buffer_offset - vb->stride * N). |
| 122 | * |
| 123 | * The second term may be negative, and we need kernel support to do that. |
| 124 | * |
| 125 | * This check is taken from the classic driver. u_vbuf_upload_buffers() |
| 126 | * guarantees the term is never negative, but it is good to require a |
| 127 | * recent kernel. |
| 128 | */ |
| 129 | get_param(winsys, I915_PARAM_HAS_RELAXED_DELTA, &val); |
| 130 | if (!val) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 131 | return false; |
| 132 | } |
| 133 | |
| 134 | info->devid = drm_intel_bufmgr_gem_get_devid(winsys->bufmgr); |
| 135 | |
Chia-I Wu | bbedc59 | 2015-02-11 11:10:14 -0700 | [diff] [blame] | 136 | if (drm_intel_get_aperture_sizes(winsys->fd, |
| 137 | &info->aperture_mappable, &info->aperture_total)) { |
| 138 | return false; |
| 139 | } |
| 140 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 141 | get_param(winsys, I915_PARAM_HAS_LLC, &val); |
| 142 | info->has_llc = val; |
| 143 | info->has_address_swizzling = test_address_swizzling(winsys); |
| 144 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 145 | winsys->ctx = drm_intel_gem_context_create(winsys->bufmgr); |
| 146 | if (!winsys->ctx) |
| 147 | return false; |
| 148 | |
| 149 | info->has_logical_context = (winsys->ctx != NULL); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 150 | |
| 151 | get_param(winsys, I915_PARAM_HAS_ALIASING_PPGTT, &val); |
| 152 | info->has_ppgtt = val; |
| 153 | |
| 154 | /* test TIMESTAMP read */ |
| 155 | info->has_timestamp = test_reg_read(winsys, 0x2358); |
| 156 | |
| 157 | get_param(winsys, I915_PARAM_HAS_GEN7_SOL_RESET, &val); |
| 158 | info->has_gen7_sol_reset = val; |
| 159 | |
| 160 | return true; |
| 161 | } |
| 162 | |
| 163 | struct intel_winsys * |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 164 | intel_winsys_create_for_fd(const struct icd_instance *instance, int fd) |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 165 | { |
Mike Stroyan | 9fca712 | 2015-02-09 13:08:26 -0700 | [diff] [blame] | 166 | /* so that we can have enough relocs per bo */ |
| 167 | const int batch_size = sizeof(uint32_t) * 150 * 1024; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 168 | struct intel_winsys *winsys; |
| 169 | |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 170 | winsys = icd_instance_alloc(instance, sizeof(*winsys), 0, |
| 171 | XGL_SYSTEM_ALLOC_INTERNAL); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 172 | if (!winsys) |
| 173 | return NULL; |
| 174 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 175 | memset(winsys, 0, sizeof(*winsys)); |
| 176 | |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 177 | winsys->instance = instance; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 178 | winsys->fd = fd; |
| 179 | |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 180 | winsys->bufmgr = drm_intel_bufmgr_gem_init(winsys->fd, batch_size); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 181 | if (!winsys->bufmgr) { |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 182 | icd_instance_free(instance, winsys); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 183 | return NULL; |
| 184 | } |
| 185 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 186 | if (!probe_winsys(winsys)) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 187 | drm_intel_bufmgr_destroy(winsys->bufmgr); |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 188 | icd_instance_free(instance, winsys); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 189 | return NULL; |
| 190 | } |
| 191 | |
| 192 | /* |
| 193 | * No need to implicitly set up a fence register for each non-linear reloc |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 194 | * entry. INTEL_RELOC_FENCE will be set on reloc entries that need them. |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 195 | */ |
| 196 | drm_intel_bufmgr_gem_enable_fenced_relocs(winsys->bufmgr); |
| 197 | |
| 198 | drm_intel_bufmgr_gem_enable_reuse(winsys->bufmgr); |
Chia-I Wu | aa155ce | 2015-02-24 10:06:26 -0700 | [diff] [blame] | 199 | drm_intel_bufmgr_gem_set_vma_cache_size(winsys->bufmgr, -1); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 200 | |
| 201 | return winsys; |
| 202 | } |
| 203 | |
| 204 | void |
| 205 | intel_winsys_destroy(struct intel_winsys *winsys) |
| 206 | { |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 207 | drm_intel_gem_context_destroy(winsys->ctx); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 208 | drm_intel_bufmgr_destroy(winsys->bufmgr); |
Chia-I Wu | f13ed3c | 2015-02-22 14:09:00 +0800 | [diff] [blame^] | 209 | icd_instance_free(winsys->instance, winsys); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 210 | } |
| 211 | |
| 212 | const struct intel_winsys_info * |
| 213 | intel_winsys_get_info(const struct intel_winsys *winsys) |
| 214 | { |
| 215 | return &winsys->info; |
| 216 | } |
| 217 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 218 | int |
| 219 | intel_winsys_read_reg(struct intel_winsys *winsys, |
| 220 | uint32_t reg, uint64_t *val) |
| 221 | { |
| 222 | return drm_intel_reg_read(winsys->bufmgr, reg, val); |
| 223 | } |
| 224 | |
| 225 | struct intel_bo * |
| 226 | intel_winsys_alloc_bo(struct intel_winsys *winsys, |
| 227 | const char *name, |
| 228 | enum intel_tiling_mode tiling, |
| 229 | unsigned long pitch, |
| 230 | unsigned long height, |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 231 | bool cpu_init) |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 232 | { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 233 | const unsigned int alignment = 4096; /* always page-aligned */ |
| 234 | unsigned long size; |
| 235 | drm_intel_bo *bo; |
| 236 | |
| 237 | switch (tiling) { |
| 238 | case INTEL_TILING_X: |
| 239 | if (pitch % 512) |
| 240 | return NULL; |
| 241 | break; |
| 242 | case INTEL_TILING_Y: |
| 243 | if (pitch % 128) |
| 244 | return NULL; |
| 245 | break; |
| 246 | default: |
| 247 | break; |
| 248 | } |
| 249 | |
| 250 | if (pitch > ULONG_MAX / height) |
| 251 | return NULL; |
| 252 | |
| 253 | size = pitch * height; |
| 254 | |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 255 | if (cpu_init) { |
| 256 | bo = drm_intel_bo_alloc(winsys->bufmgr, name, size, alignment); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 257 | } |
| 258 | else { |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 259 | bo = drm_intel_bo_alloc_for_render(winsys->bufmgr, |
| 260 | name, size, alignment); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 261 | } |
| 262 | |
| 263 | if (bo && tiling != INTEL_TILING_NONE) { |
| 264 | uint32_t real_tiling = tiling; |
| 265 | int err; |
| 266 | |
| 267 | err = drm_intel_bo_set_tiling(bo, &real_tiling, pitch); |
| 268 | if (err || real_tiling != tiling) { |
| 269 | assert(!"tiling mismatch"); |
| 270 | drm_intel_bo_unreference(bo); |
| 271 | return NULL; |
| 272 | } |
| 273 | } |
| 274 | |
| 275 | return (struct intel_bo *) bo; |
| 276 | } |
| 277 | |
| 278 | struct intel_bo * |
| 279 | intel_winsys_import_handle(struct intel_winsys *winsys, |
| 280 | const char *name, |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 281 | const struct intel_winsys_handle *handle, |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 282 | unsigned long height, |
| 283 | enum intel_tiling_mode *tiling, |
| 284 | unsigned long *pitch) |
| 285 | { |
| 286 | uint32_t real_tiling, swizzle; |
| 287 | drm_intel_bo *bo; |
| 288 | int err; |
| 289 | |
| 290 | switch (handle->type) { |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 291 | case INTEL_WINSYS_HANDLE_SHARED: |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 292 | { |
| 293 | const uint32_t gem_name = handle->handle; |
| 294 | bo = drm_intel_bo_gem_create_from_name(winsys->bufmgr, |
| 295 | name, gem_name); |
| 296 | } |
| 297 | break; |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 298 | case INTEL_WINSYS_HANDLE_FD: |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 299 | { |
| 300 | const int fd = (int) handle->handle; |
| 301 | bo = drm_intel_bo_gem_create_from_prime(winsys->bufmgr, |
| 302 | fd, height * handle->stride); |
| 303 | } |
| 304 | break; |
| 305 | default: |
| 306 | bo = NULL; |
| 307 | break; |
| 308 | } |
| 309 | |
| 310 | if (!bo) |
| 311 | return NULL; |
| 312 | |
| 313 | err = drm_intel_bo_get_tiling(bo, &real_tiling, &swizzle); |
| 314 | if (err) { |
| 315 | drm_intel_bo_unreference(bo); |
| 316 | return NULL; |
| 317 | } |
| 318 | |
| 319 | *tiling = real_tiling; |
| 320 | *pitch = handle->stride; |
| 321 | |
| 322 | return (struct intel_bo *) bo; |
| 323 | } |
| 324 | |
| 325 | int |
| 326 | intel_winsys_export_handle(struct intel_winsys *winsys, |
| 327 | struct intel_bo *bo, |
| 328 | enum intel_tiling_mode tiling, |
| 329 | unsigned long pitch, |
| 330 | unsigned long height, |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 331 | struct intel_winsys_handle *handle) |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 332 | { |
| 333 | int err = 0; |
| 334 | |
| 335 | switch (handle->type) { |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 336 | case INTEL_WINSYS_HANDLE_SHARED: |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 337 | { |
| 338 | uint32_t name; |
| 339 | |
| 340 | err = drm_intel_bo_flink(gem_bo(bo), &name); |
| 341 | if (!err) |
| 342 | handle->handle = name; |
| 343 | } |
| 344 | break; |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 345 | case INTEL_WINSYS_HANDLE_KMS: |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 346 | handle->handle = gem_bo(bo)->handle; |
| 347 | break; |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 348 | case INTEL_WINSYS_HANDLE_FD: |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 349 | { |
Chia-I Wu | aaebcc5 | 2014-09-18 16:11:36 +0800 | [diff] [blame] | 350 | uint32_t real_tiling = tiling; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 351 | int fd; |
| 352 | |
Chia-I Wu | aaebcc5 | 2014-09-18 16:11:36 +0800 | [diff] [blame] | 353 | err = drm_intel_bo_set_tiling(gem_bo(bo), &real_tiling, pitch); |
| 354 | if (!err) |
| 355 | err = drm_intel_bo_gem_export_to_prime(gem_bo(bo), &fd); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 356 | if (!err) |
| 357 | handle->handle = fd; |
| 358 | } |
| 359 | break; |
| 360 | default: |
| 361 | err = -EINVAL; |
| 362 | break; |
| 363 | } |
| 364 | |
| 365 | if (err) |
| 366 | return err; |
| 367 | |
| 368 | handle->stride = pitch; |
| 369 | |
| 370 | return 0; |
| 371 | } |
| 372 | |
| 373 | bool |
| 374 | intel_winsys_can_submit_bo(struct intel_winsys *winsys, |
| 375 | struct intel_bo **bo_array, |
| 376 | int count) |
| 377 | { |
| 378 | return !drm_intel_bufmgr_check_aperture_space((drm_intel_bo **) bo_array, |
| 379 | count); |
| 380 | } |
| 381 | |
| 382 | int |
| 383 | intel_winsys_submit_bo(struct intel_winsys *winsys, |
| 384 | enum intel_ring_type ring, |
| 385 | struct intel_bo *bo, int used, |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 386 | unsigned long flags) |
| 387 | { |
| 388 | const unsigned long exec_flags = (unsigned long) ring | flags; |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 389 | drm_intel_context *ctx; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 390 | |
| 391 | /* logical contexts are only available for the render ring */ |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 392 | ctx = (ring == INTEL_RING_RENDER) ? winsys->ctx : NULL; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 393 | |
| 394 | if (ctx) { |
| 395 | return drm_intel_gem_bo_context_exec(gem_bo(bo), |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 396 | ctx, used, exec_flags); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 397 | } |
| 398 | else { |
| 399 | return drm_intel_bo_mrb_exec(gem_bo(bo), |
| 400 | used, NULL, 0, 0, exec_flags); |
| 401 | } |
| 402 | } |
| 403 | |
| 404 | void |
| 405 | intel_winsys_decode_bo(struct intel_winsys *winsys, |
| 406 | struct intel_bo *bo, int used) |
| 407 | { |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 408 | struct drm_intel_decode *decode; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 409 | void *ptr; |
| 410 | |
| 411 | ptr = intel_bo_map(bo, false); |
| 412 | if (!ptr) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 413 | return; |
| 414 | } |
| 415 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 416 | decode = drm_intel_decode_context_alloc(winsys->info.devid); |
| 417 | if (!decode) { |
| 418 | intel_bo_unmap(bo); |
| 419 | return; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 420 | } |
| 421 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 422 | drm_intel_decode_set_output_file(decode, stderr); |
| 423 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 424 | /* in dwords */ |
| 425 | used /= 4; |
| 426 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 427 | drm_intel_decode_set_batch_pointer(decode, |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 428 | ptr, gem_bo(bo)->offset64, used); |
| 429 | |
Chia-I Wu | 770b309 | 2014-08-05 14:22:03 +0800 | [diff] [blame] | 430 | drm_intel_decode(decode); |
Courtney Goeltzenleuchter | 8d65104 | 2014-09-25 18:15:33 -0600 | [diff] [blame] | 431 | free(decode); |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 432 | intel_bo_unmap(bo); |
| 433 | } |
| 434 | |
Chia-I Wu | 242b35a | 2015-02-11 11:26:44 -0700 | [diff] [blame] | 435 | int |
| 436 | intel_winsys_read_reset_stats(struct intel_winsys *winsys, |
| 437 | uint32_t *active, uint32_t *pending) |
| 438 | { |
| 439 | return drm_intel_get_reset_stats(winsys->ctx, NULL, active, pending); |
| 440 | } |
| 441 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 442 | void |
| 443 | intel_bo_reference(struct intel_bo *bo) |
| 444 | { |
| 445 | drm_intel_bo_reference(gem_bo(bo)); |
| 446 | } |
| 447 | |
| 448 | void |
| 449 | intel_bo_unreference(struct intel_bo *bo) |
| 450 | { |
| 451 | drm_intel_bo_unreference(gem_bo(bo)); |
| 452 | } |
| 453 | |
| 454 | void * |
| 455 | intel_bo_map(struct intel_bo *bo, bool write_enable) |
| 456 | { |
| 457 | int err; |
| 458 | |
| 459 | err = drm_intel_bo_map(gem_bo(bo), write_enable); |
| 460 | if (err) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 461 | return NULL; |
| 462 | } |
| 463 | |
| 464 | return gem_bo(bo)->virtual; |
| 465 | } |
| 466 | |
| 467 | void * |
Chia-I Wu | 6702e97 | 2015-02-25 09:47:10 -0700 | [diff] [blame] | 468 | intel_bo_map_async(struct intel_bo *bo) |
| 469 | { |
| 470 | int err; |
| 471 | |
| 472 | err = drm_intel_gem_bo_map_unsynchronized_non_gtt(gem_bo(bo)); |
| 473 | if (err) { |
| 474 | return NULL; |
| 475 | } |
| 476 | |
| 477 | return gem_bo(bo)->virtual; |
| 478 | } |
| 479 | |
| 480 | void * |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 481 | intel_bo_map_gtt(struct intel_bo *bo) |
| 482 | { |
| 483 | int err; |
| 484 | |
| 485 | err = drm_intel_gem_bo_map_gtt(gem_bo(bo)); |
| 486 | if (err) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 487 | return NULL; |
| 488 | } |
| 489 | |
| 490 | return gem_bo(bo)->virtual; |
| 491 | } |
| 492 | |
| 493 | void * |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 494 | intel_bo_map_gtt_async(struct intel_bo *bo) |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 495 | { |
| 496 | int err; |
| 497 | |
| 498 | err = drm_intel_gem_bo_map_unsynchronized(gem_bo(bo)); |
| 499 | if (err) { |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 500 | return NULL; |
| 501 | } |
| 502 | |
| 503 | return gem_bo(bo)->virtual; |
| 504 | } |
| 505 | |
| 506 | void |
| 507 | intel_bo_unmap(struct intel_bo *bo) |
| 508 | { |
Chia-I Wu | 08cd6e9 | 2015-02-11 13:44:50 -0700 | [diff] [blame] | 509 | int err U_ASSERT_ONLY; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 510 | |
| 511 | err = drm_intel_bo_unmap(gem_bo(bo)); |
| 512 | assert(!err); |
| 513 | } |
| 514 | |
| 515 | int |
| 516 | intel_bo_pwrite(struct intel_bo *bo, unsigned long offset, |
| 517 | unsigned long size, const void *data) |
| 518 | { |
| 519 | return drm_intel_bo_subdata(gem_bo(bo), offset, size, data); |
| 520 | } |
| 521 | |
| 522 | int |
| 523 | intel_bo_pread(struct intel_bo *bo, unsigned long offset, |
| 524 | unsigned long size, void *data) |
| 525 | { |
| 526 | return drm_intel_bo_get_subdata(gem_bo(bo), offset, size, data); |
| 527 | } |
| 528 | |
| 529 | int |
| 530 | intel_bo_add_reloc(struct intel_bo *bo, uint32_t offset, |
| 531 | struct intel_bo *target_bo, uint32_t target_offset, |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 532 | uint32_t flags, uint64_t *presumed_offset) |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 533 | { |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 534 | uint32_t read_domains, write_domain; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 535 | int err; |
| 536 | |
Chia-I Wu | 32a2246 | 2014-08-26 14:13:46 +0800 | [diff] [blame] | 537 | if (flags & INTEL_RELOC_WRITE) { |
| 538 | /* |
| 539 | * Because of the translation to domains, INTEL_RELOC_GGTT should only |
| 540 | * be set on GEN6 when the bo is written by MI_* or PIPE_CONTROL. The |
| 541 | * kernel will translate it back to INTEL_RELOC_GGTT. |
| 542 | */ |
| 543 | write_domain = (flags & INTEL_RELOC_GGTT) ? |
| 544 | I915_GEM_DOMAIN_INSTRUCTION : I915_GEM_DOMAIN_RENDER; |
| 545 | read_domains = write_domain; |
| 546 | } else { |
| 547 | write_domain = 0; |
| 548 | read_domains = I915_GEM_DOMAIN_RENDER | |
| 549 | I915_GEM_DOMAIN_SAMPLER | |
| 550 | I915_GEM_DOMAIN_INSTRUCTION | |
| 551 | I915_GEM_DOMAIN_VERTEX; |
| 552 | } |
| 553 | |
| 554 | if (flags & INTEL_RELOC_FENCE) { |
| 555 | err = drm_intel_bo_emit_reloc_fence(gem_bo(bo), offset, |
| 556 | gem_bo(target_bo), target_offset, |
| 557 | read_domains, write_domain); |
| 558 | } else { |
| 559 | err = drm_intel_bo_emit_reloc(gem_bo(bo), offset, |
| 560 | gem_bo(target_bo), target_offset, |
| 561 | read_domains, write_domain); |
| 562 | } |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 563 | |
| 564 | *presumed_offset = gem_bo(target_bo)->offset64 + target_offset; |
| 565 | |
| 566 | return err; |
| 567 | } |
| 568 | |
| 569 | int |
| 570 | intel_bo_get_reloc_count(struct intel_bo *bo) |
| 571 | { |
| 572 | return drm_intel_gem_bo_get_reloc_count(gem_bo(bo)); |
| 573 | } |
| 574 | |
| 575 | void |
| 576 | intel_bo_truncate_relocs(struct intel_bo *bo, int start) |
| 577 | { |
| 578 | drm_intel_gem_bo_clear_relocs(gem_bo(bo), start); |
| 579 | } |
| 580 | |
| 581 | bool |
| 582 | intel_bo_has_reloc(struct intel_bo *bo, struct intel_bo *target_bo) |
| 583 | { |
| 584 | return drm_intel_bo_references(gem_bo(bo), gem_bo(target_bo)); |
| 585 | } |
| 586 | |
| 587 | int |
| 588 | intel_bo_wait(struct intel_bo *bo, int64_t timeout) |
| 589 | { |
Chia-I Wu | 05a45f8 | 2014-10-13 13:20:11 +0800 | [diff] [blame] | 590 | int err = 0; |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 591 | |
Chia-I Wu | 05a45f8 | 2014-10-13 13:20:11 +0800 | [diff] [blame] | 592 | if (timeout >= 0) |
| 593 | err = drm_intel_gem_bo_wait(gem_bo(bo), timeout); |
| 594 | else |
| 595 | drm_intel_bo_wait_rendering(gem_bo(bo)); |
| 596 | |
Chia-I Wu | 6464ff2 | 2014-08-05 11:59:54 +0800 | [diff] [blame] | 597 | /* consider the bo idle on errors */ |
| 598 | if (err && err != -ETIME) |
| 599 | err = 0; |
| 600 | |
| 601 | return err; |
| 602 | } |