blob: 849295a8eb93aa44f51b78bf3d74ec56f026b37f [file] [log] [blame]
Chia-I Wu6464ff22014-08-05 11:59:54 +08001/*
2 * Mesa 3-D graphics library
3 *
4 * Copyright (C) 2012-2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Chia-I Wu <olv@lunarg.com>
26 */
27
28#include <string.h>
Courtney Goeltzenleuchter8d651042014-09-25 18:15:33 -060029#include <stdlib.h>
Chia-I Wu770b3092014-08-05 14:22:03 +080030#include <limits.h>
Chia-I Wu6464ff22014-08-05 11:59:54 +080031#include <errno.h>
32#ifndef ETIME
33#define ETIME ETIMEDOUT
34#endif
Chia-I Wu770b3092014-08-05 14:22:03 +080035#include <assert.h>
Chia-I Wu6464ff22014-08-05 11:59:54 +080036
37#include <xf86drm.h>
38#include <i915_drm.h>
39#include <intel_bufmgr.h>
40
Chia-I Wuf13ed3c2015-02-22 14:09:00 +080041#include "icd-instance.h"
Chia-I Wu08cd6e92015-02-11 13:44:50 -070042#include "icd-utils.h"
Chia-I Wu770b3092014-08-05 14:22:03 +080043#include "winsys.h"
Chia-I Wu6464ff22014-08-05 11:59:54 +080044
Chia-I Wu6464ff22014-08-05 11:59:54 +080045struct intel_winsys {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +080046 const struct icd_instance *instance;
Chia-I Wu6464ff22014-08-05 11:59:54 +080047 int fd;
48 drm_intel_bufmgr *bufmgr;
49 struct intel_winsys_info info;
50
Chia-I Wu770b3092014-08-05 14:22:03 +080051 drm_intel_context *ctx;
Chia-I Wu6464ff22014-08-05 11:59:54 +080052};
53
54static drm_intel_bo *
55gem_bo(const struct intel_bo *bo)
56{
57 return (drm_intel_bo *) bo;
58}
59
60static bool
61get_param(struct intel_winsys *winsys, int param, int *value)
62{
63 struct drm_i915_getparam gp;
64 int err;
65
66 *value = 0;
67
68 memset(&gp, 0, sizeof(gp));
69 gp.param = param;
70 gp.value = value;
71
72 err = drmCommandWriteRead(winsys->fd, DRM_I915_GETPARAM, &gp, sizeof(gp));
73 if (err) {
74 *value = 0;
75 return false;
76 }
77
78 return true;
79}
80
81static bool
82test_address_swizzling(struct intel_winsys *winsys)
83{
84 drm_intel_bo *bo;
85 uint32_t tiling = I915_TILING_X, swizzle;
86 unsigned long pitch;
87
88 bo = drm_intel_bo_alloc_tiled(winsys->bufmgr,
89 "address swizzling test", 64, 64, 4, &tiling, &pitch, 0);
90 if (bo) {
91 drm_intel_bo_get_tiling(bo, &tiling, &swizzle);
92 drm_intel_bo_unreference(bo);
93 }
94 else {
95 swizzle = I915_BIT_6_SWIZZLE_NONE;
96 }
97
98 return (swizzle != I915_BIT_6_SWIZZLE_NONE);
99}
100
101static bool
102test_reg_read(struct intel_winsys *winsys, uint32_t reg)
103{
104 uint64_t dummy;
105
106 return !drm_intel_reg_read(winsys->bufmgr, reg, &dummy);
107}
108
109static bool
110probe_winsys(struct intel_winsys *winsys)
111{
112 struct intel_winsys_info *info = &winsys->info;
113 int val;
114
115 /*
116 * When we need the Nth vertex from a user vertex buffer, and the vertex is
117 * uploaded to, say, the beginning of a bo, we want the first vertex in the
118 * bo to be fetched. One way to do this is to set the base address of the
119 * vertex buffer to
120 *
121 * bo->offset64 + (vb->buffer_offset - vb->stride * N).
122 *
123 * The second term may be negative, and we need kernel support to do that.
124 *
125 * This check is taken from the classic driver. u_vbuf_upload_buffers()
126 * guarantees the term is never negative, but it is good to require a
127 * recent kernel.
128 */
129 get_param(winsys, I915_PARAM_HAS_RELAXED_DELTA, &val);
130 if (!val) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800131 return false;
132 }
133
134 info->devid = drm_intel_bufmgr_gem_get_devid(winsys->bufmgr);
135
Chia-I Wubbedc592015-02-11 11:10:14 -0700136 if (drm_intel_get_aperture_sizes(winsys->fd,
137 &info->aperture_mappable, &info->aperture_total)) {
138 return false;
139 }
140
Chia-I Wu6464ff22014-08-05 11:59:54 +0800141 get_param(winsys, I915_PARAM_HAS_LLC, &val);
142 info->has_llc = val;
143 info->has_address_swizzling = test_address_swizzling(winsys);
144
Chia-I Wu770b3092014-08-05 14:22:03 +0800145 winsys->ctx = drm_intel_gem_context_create(winsys->bufmgr);
146 if (!winsys->ctx)
147 return false;
148
149 info->has_logical_context = (winsys->ctx != NULL);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800150
151 get_param(winsys, I915_PARAM_HAS_ALIASING_PPGTT, &val);
152 info->has_ppgtt = val;
153
154 /* test TIMESTAMP read */
155 info->has_timestamp = test_reg_read(winsys, 0x2358);
156
157 get_param(winsys, I915_PARAM_HAS_GEN7_SOL_RESET, &val);
158 info->has_gen7_sol_reset = val;
159
160 return true;
161}
162
163struct intel_winsys *
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800164intel_winsys_create_for_fd(const struct icd_instance *instance, int fd)
Chia-I Wu6464ff22014-08-05 11:59:54 +0800165{
Mike Stroyan9fca7122015-02-09 13:08:26 -0700166 /* so that we can have enough relocs per bo */
167 const int batch_size = sizeof(uint32_t) * 150 * 1024;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800168 struct intel_winsys *winsys;
169
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800170 winsys = icd_instance_alloc(instance, sizeof(*winsys), 0,
171 XGL_SYSTEM_ALLOC_INTERNAL);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800172 if (!winsys)
173 return NULL;
174
Chia-I Wu770b3092014-08-05 14:22:03 +0800175 memset(winsys, 0, sizeof(*winsys));
176
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800177 winsys->instance = instance;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800178 winsys->fd = fd;
179
Chia-I Wu32a22462014-08-26 14:13:46 +0800180 winsys->bufmgr = drm_intel_bufmgr_gem_init(winsys->fd, batch_size);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800181 if (!winsys->bufmgr) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800182 icd_instance_free(instance, winsys);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800183 return NULL;
184 }
185
Chia-I Wu6464ff22014-08-05 11:59:54 +0800186 if (!probe_winsys(winsys)) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800187 drm_intel_bufmgr_destroy(winsys->bufmgr);
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800188 icd_instance_free(instance, winsys);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800189 return NULL;
190 }
191
192 /*
193 * No need to implicitly set up a fence register for each non-linear reloc
Chia-I Wu32a22462014-08-26 14:13:46 +0800194 * entry. INTEL_RELOC_FENCE will be set on reloc entries that need them.
Chia-I Wu6464ff22014-08-05 11:59:54 +0800195 */
196 drm_intel_bufmgr_gem_enable_fenced_relocs(winsys->bufmgr);
197
198 drm_intel_bufmgr_gem_enable_reuse(winsys->bufmgr);
Chia-I Wuaa155ce2015-02-24 10:06:26 -0700199 drm_intel_bufmgr_gem_set_vma_cache_size(winsys->bufmgr, -1);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800200
201 return winsys;
202}
203
204void
205intel_winsys_destroy(struct intel_winsys *winsys)
206{
Chia-I Wu770b3092014-08-05 14:22:03 +0800207 drm_intel_gem_context_destroy(winsys->ctx);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800208 drm_intel_bufmgr_destroy(winsys->bufmgr);
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800209 icd_instance_free(winsys->instance, winsys);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800210}
211
212const struct intel_winsys_info *
213intel_winsys_get_info(const struct intel_winsys *winsys)
214{
215 return &winsys->info;
216}
217
Chia-I Wu6464ff22014-08-05 11:59:54 +0800218int
219intel_winsys_read_reg(struct intel_winsys *winsys,
220 uint32_t reg, uint64_t *val)
221{
222 return drm_intel_reg_read(winsys->bufmgr, reg, val);
223}
224
225struct intel_bo *
226intel_winsys_alloc_bo(struct intel_winsys *winsys,
227 const char *name,
228 enum intel_tiling_mode tiling,
229 unsigned long pitch,
230 unsigned long height,
Chia-I Wu32a22462014-08-26 14:13:46 +0800231 bool cpu_init)
Chia-I Wu6464ff22014-08-05 11:59:54 +0800232{
Chia-I Wu6464ff22014-08-05 11:59:54 +0800233 const unsigned int alignment = 4096; /* always page-aligned */
234 unsigned long size;
235 drm_intel_bo *bo;
236
237 switch (tiling) {
238 case INTEL_TILING_X:
239 if (pitch % 512)
240 return NULL;
241 break;
242 case INTEL_TILING_Y:
243 if (pitch % 128)
244 return NULL;
245 break;
246 default:
247 break;
248 }
249
250 if (pitch > ULONG_MAX / height)
251 return NULL;
252
253 size = pitch * height;
254
Chia-I Wu32a22462014-08-26 14:13:46 +0800255 if (cpu_init) {
256 bo = drm_intel_bo_alloc(winsys->bufmgr, name, size, alignment);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800257 }
258 else {
Chia-I Wu32a22462014-08-26 14:13:46 +0800259 bo = drm_intel_bo_alloc_for_render(winsys->bufmgr,
260 name, size, alignment);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800261 }
262
263 if (bo && tiling != INTEL_TILING_NONE) {
264 uint32_t real_tiling = tiling;
265 int err;
266
267 err = drm_intel_bo_set_tiling(bo, &real_tiling, pitch);
268 if (err || real_tiling != tiling) {
269 assert(!"tiling mismatch");
270 drm_intel_bo_unreference(bo);
271 return NULL;
272 }
273 }
274
275 return (struct intel_bo *) bo;
276}
277
278struct intel_bo *
279intel_winsys_import_handle(struct intel_winsys *winsys,
280 const char *name,
Chia-I Wu770b3092014-08-05 14:22:03 +0800281 const struct intel_winsys_handle *handle,
Chia-I Wu6464ff22014-08-05 11:59:54 +0800282 unsigned long height,
283 enum intel_tiling_mode *tiling,
284 unsigned long *pitch)
285{
286 uint32_t real_tiling, swizzle;
287 drm_intel_bo *bo;
288 int err;
289
290 switch (handle->type) {
Chia-I Wu770b3092014-08-05 14:22:03 +0800291 case INTEL_WINSYS_HANDLE_SHARED:
Chia-I Wu6464ff22014-08-05 11:59:54 +0800292 {
293 const uint32_t gem_name = handle->handle;
294 bo = drm_intel_bo_gem_create_from_name(winsys->bufmgr,
295 name, gem_name);
296 }
297 break;
Chia-I Wu770b3092014-08-05 14:22:03 +0800298 case INTEL_WINSYS_HANDLE_FD:
Chia-I Wu6464ff22014-08-05 11:59:54 +0800299 {
300 const int fd = (int) handle->handle;
301 bo = drm_intel_bo_gem_create_from_prime(winsys->bufmgr,
302 fd, height * handle->stride);
303 }
304 break;
305 default:
306 bo = NULL;
307 break;
308 }
309
310 if (!bo)
311 return NULL;
312
313 err = drm_intel_bo_get_tiling(bo, &real_tiling, &swizzle);
314 if (err) {
315 drm_intel_bo_unreference(bo);
316 return NULL;
317 }
318
319 *tiling = real_tiling;
320 *pitch = handle->stride;
321
322 return (struct intel_bo *) bo;
323}
324
325int
326intel_winsys_export_handle(struct intel_winsys *winsys,
327 struct intel_bo *bo,
328 enum intel_tiling_mode tiling,
329 unsigned long pitch,
330 unsigned long height,
Chia-I Wu770b3092014-08-05 14:22:03 +0800331 struct intel_winsys_handle *handle)
Chia-I Wu6464ff22014-08-05 11:59:54 +0800332{
333 int err = 0;
334
335 switch (handle->type) {
Chia-I Wu770b3092014-08-05 14:22:03 +0800336 case INTEL_WINSYS_HANDLE_SHARED:
Chia-I Wu6464ff22014-08-05 11:59:54 +0800337 {
338 uint32_t name;
339
340 err = drm_intel_bo_flink(gem_bo(bo), &name);
341 if (!err)
342 handle->handle = name;
343 }
344 break;
Chia-I Wu770b3092014-08-05 14:22:03 +0800345 case INTEL_WINSYS_HANDLE_KMS:
Chia-I Wu6464ff22014-08-05 11:59:54 +0800346 handle->handle = gem_bo(bo)->handle;
347 break;
Chia-I Wu770b3092014-08-05 14:22:03 +0800348 case INTEL_WINSYS_HANDLE_FD:
Chia-I Wu6464ff22014-08-05 11:59:54 +0800349 {
Chia-I Wuaaebcc52014-09-18 16:11:36 +0800350 uint32_t real_tiling = tiling;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800351 int fd;
352
Chia-I Wuaaebcc52014-09-18 16:11:36 +0800353 err = drm_intel_bo_set_tiling(gem_bo(bo), &real_tiling, pitch);
354 if (!err)
355 err = drm_intel_bo_gem_export_to_prime(gem_bo(bo), &fd);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800356 if (!err)
357 handle->handle = fd;
358 }
359 break;
360 default:
361 err = -EINVAL;
362 break;
363 }
364
365 if (err)
366 return err;
367
368 handle->stride = pitch;
369
370 return 0;
371}
372
373bool
374intel_winsys_can_submit_bo(struct intel_winsys *winsys,
375 struct intel_bo **bo_array,
376 int count)
377{
378 return !drm_intel_bufmgr_check_aperture_space((drm_intel_bo **) bo_array,
379 count);
380}
381
382int
383intel_winsys_submit_bo(struct intel_winsys *winsys,
384 enum intel_ring_type ring,
385 struct intel_bo *bo, int used,
Chia-I Wu6464ff22014-08-05 11:59:54 +0800386 unsigned long flags)
387{
388 const unsigned long exec_flags = (unsigned long) ring | flags;
Chia-I Wu770b3092014-08-05 14:22:03 +0800389 drm_intel_context *ctx;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800390
391 /* logical contexts are only available for the render ring */
Chia-I Wu770b3092014-08-05 14:22:03 +0800392 ctx = (ring == INTEL_RING_RENDER) ? winsys->ctx : NULL;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800393
394 if (ctx) {
395 return drm_intel_gem_bo_context_exec(gem_bo(bo),
Chia-I Wu770b3092014-08-05 14:22:03 +0800396 ctx, used, exec_flags);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800397 }
398 else {
399 return drm_intel_bo_mrb_exec(gem_bo(bo),
400 used, NULL, 0, 0, exec_flags);
401 }
402}
403
404void
405intel_winsys_decode_bo(struct intel_winsys *winsys,
406 struct intel_bo *bo, int used)
407{
Chia-I Wu770b3092014-08-05 14:22:03 +0800408 struct drm_intel_decode *decode;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800409 void *ptr;
410
411 ptr = intel_bo_map(bo, false);
412 if (!ptr) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800413 return;
414 }
415
Chia-I Wu770b3092014-08-05 14:22:03 +0800416 decode = drm_intel_decode_context_alloc(winsys->info.devid);
417 if (!decode) {
418 intel_bo_unmap(bo);
419 return;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800420 }
421
Chia-I Wu770b3092014-08-05 14:22:03 +0800422 drm_intel_decode_set_output_file(decode, stderr);
423
Chia-I Wu6464ff22014-08-05 11:59:54 +0800424 /* in dwords */
425 used /= 4;
426
Chia-I Wu770b3092014-08-05 14:22:03 +0800427 drm_intel_decode_set_batch_pointer(decode,
Chia-I Wu6464ff22014-08-05 11:59:54 +0800428 ptr, gem_bo(bo)->offset64, used);
429
Chia-I Wu770b3092014-08-05 14:22:03 +0800430 drm_intel_decode(decode);
Courtney Goeltzenleuchter8d651042014-09-25 18:15:33 -0600431 free(decode);
Chia-I Wu6464ff22014-08-05 11:59:54 +0800432 intel_bo_unmap(bo);
433}
434
Chia-I Wu242b35a2015-02-11 11:26:44 -0700435int
436intel_winsys_read_reset_stats(struct intel_winsys *winsys,
437 uint32_t *active, uint32_t *pending)
438{
439 return drm_intel_get_reset_stats(winsys->ctx, NULL, active, pending);
440}
441
Chia-I Wu6464ff22014-08-05 11:59:54 +0800442void
443intel_bo_reference(struct intel_bo *bo)
444{
445 drm_intel_bo_reference(gem_bo(bo));
446}
447
448void
449intel_bo_unreference(struct intel_bo *bo)
450{
451 drm_intel_bo_unreference(gem_bo(bo));
452}
453
454void *
455intel_bo_map(struct intel_bo *bo, bool write_enable)
456{
457 int err;
458
459 err = drm_intel_bo_map(gem_bo(bo), write_enable);
460 if (err) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800461 return NULL;
462 }
463
464 return gem_bo(bo)->virtual;
465}
466
467void *
Chia-I Wu6702e972015-02-25 09:47:10 -0700468intel_bo_map_async(struct intel_bo *bo)
469{
470 int err;
471
472 err = drm_intel_gem_bo_map_unsynchronized_non_gtt(gem_bo(bo));
473 if (err) {
474 return NULL;
475 }
476
477 return gem_bo(bo)->virtual;
478}
479
480void *
Chia-I Wu6464ff22014-08-05 11:59:54 +0800481intel_bo_map_gtt(struct intel_bo *bo)
482{
483 int err;
484
485 err = drm_intel_gem_bo_map_gtt(gem_bo(bo));
486 if (err) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800487 return NULL;
488 }
489
490 return gem_bo(bo)->virtual;
491}
492
493void *
Chia-I Wu32a22462014-08-26 14:13:46 +0800494intel_bo_map_gtt_async(struct intel_bo *bo)
Chia-I Wu6464ff22014-08-05 11:59:54 +0800495{
496 int err;
497
498 err = drm_intel_gem_bo_map_unsynchronized(gem_bo(bo));
499 if (err) {
Chia-I Wu6464ff22014-08-05 11:59:54 +0800500 return NULL;
501 }
502
503 return gem_bo(bo)->virtual;
504}
505
506void
507intel_bo_unmap(struct intel_bo *bo)
508{
Chia-I Wu08cd6e92015-02-11 13:44:50 -0700509 int err U_ASSERT_ONLY;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800510
511 err = drm_intel_bo_unmap(gem_bo(bo));
512 assert(!err);
513}
514
515int
516intel_bo_pwrite(struct intel_bo *bo, unsigned long offset,
517 unsigned long size, const void *data)
518{
519 return drm_intel_bo_subdata(gem_bo(bo), offset, size, data);
520}
521
522int
523intel_bo_pread(struct intel_bo *bo, unsigned long offset,
524 unsigned long size, void *data)
525{
526 return drm_intel_bo_get_subdata(gem_bo(bo), offset, size, data);
527}
528
529int
530intel_bo_add_reloc(struct intel_bo *bo, uint32_t offset,
531 struct intel_bo *target_bo, uint32_t target_offset,
Chia-I Wu32a22462014-08-26 14:13:46 +0800532 uint32_t flags, uint64_t *presumed_offset)
Chia-I Wu6464ff22014-08-05 11:59:54 +0800533{
Chia-I Wu32a22462014-08-26 14:13:46 +0800534 uint32_t read_domains, write_domain;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800535 int err;
536
Chia-I Wu32a22462014-08-26 14:13:46 +0800537 if (flags & INTEL_RELOC_WRITE) {
538 /*
539 * Because of the translation to domains, INTEL_RELOC_GGTT should only
540 * be set on GEN6 when the bo is written by MI_* or PIPE_CONTROL. The
541 * kernel will translate it back to INTEL_RELOC_GGTT.
542 */
543 write_domain = (flags & INTEL_RELOC_GGTT) ?
544 I915_GEM_DOMAIN_INSTRUCTION : I915_GEM_DOMAIN_RENDER;
545 read_domains = write_domain;
546 } else {
547 write_domain = 0;
548 read_domains = I915_GEM_DOMAIN_RENDER |
549 I915_GEM_DOMAIN_SAMPLER |
550 I915_GEM_DOMAIN_INSTRUCTION |
551 I915_GEM_DOMAIN_VERTEX;
552 }
553
554 if (flags & INTEL_RELOC_FENCE) {
555 err = drm_intel_bo_emit_reloc_fence(gem_bo(bo), offset,
556 gem_bo(target_bo), target_offset,
557 read_domains, write_domain);
558 } else {
559 err = drm_intel_bo_emit_reloc(gem_bo(bo), offset,
560 gem_bo(target_bo), target_offset,
561 read_domains, write_domain);
562 }
Chia-I Wu6464ff22014-08-05 11:59:54 +0800563
564 *presumed_offset = gem_bo(target_bo)->offset64 + target_offset;
565
566 return err;
567}
568
569int
570intel_bo_get_reloc_count(struct intel_bo *bo)
571{
572 return drm_intel_gem_bo_get_reloc_count(gem_bo(bo));
573}
574
575void
576intel_bo_truncate_relocs(struct intel_bo *bo, int start)
577{
578 drm_intel_gem_bo_clear_relocs(gem_bo(bo), start);
579}
580
581bool
582intel_bo_has_reloc(struct intel_bo *bo, struct intel_bo *target_bo)
583{
584 return drm_intel_bo_references(gem_bo(bo), gem_bo(target_bo));
585}
586
587int
588intel_bo_wait(struct intel_bo *bo, int64_t timeout)
589{
Chia-I Wu05a45f82014-10-13 13:20:11 +0800590 int err = 0;
Chia-I Wu6464ff22014-08-05 11:59:54 +0800591
Chia-I Wu05a45f82014-10-13 13:20:11 +0800592 if (timeout >= 0)
593 err = drm_intel_gem_bo_wait(gem_bo(bo), timeout);
594 else
595 drm_intel_bo_wait_rendering(gem_bo(bo));
596
Chia-I Wu6464ff22014-08-05 11:59:54 +0800597 /* consider the bo idle on errors */
598 if (err && err != -ETIME)
599 err = 0;
600
601 return err;
602}