blob: 8ec47f404e69d9fb21822e7488a4ec5484f36b77 [file] [log] [blame]
Colin Cross07a58322022-02-08 19:45:27 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef KFD_IOCTL_H_INCLUDED
20#define KFD_IOCTL_H_INCLUDED
21#include <drm/drm.h>
22#include <linux/ioctl.h>
23#define KFD_IOCTL_MAJOR_VERSION 1
Jordan Demeulenaere2d505822022-08-11 17:20:14 +020024#define KFD_IOCTL_MINOR_VERSION 8
Colin Cross07a58322022-02-08 19:45:27 -080025struct kfd_ioctl_get_version_args {
26 __u32 major_version;
27 __u32 minor_version;
28};
29#define KFD_IOC_QUEUE_TYPE_COMPUTE 0x0
30#define KFD_IOC_QUEUE_TYPE_SDMA 0x1
31#define KFD_IOC_QUEUE_TYPE_COMPUTE_AQL 0x2
32#define KFD_IOC_QUEUE_TYPE_SDMA_XGMI 0x3
33#define KFD_MAX_QUEUE_PERCENTAGE 100
34#define KFD_MAX_QUEUE_PRIORITY 15
35struct kfd_ioctl_create_queue_args {
36 __u64 ring_base_address;
37 __u64 write_pointer_address;
38 __u64 read_pointer_address;
39 __u64 doorbell_offset;
40 __u32 ring_size;
41 __u32 gpu_id;
42 __u32 queue_type;
43 __u32 queue_percentage;
44 __u32 queue_priority;
45 __u32 queue_id;
46 __u64 eop_buffer_address;
47 __u64 eop_buffer_size;
48 __u64 ctx_save_restore_address;
49 __u32 ctx_save_restore_size;
50 __u32 ctl_stack_size;
51};
52struct kfd_ioctl_destroy_queue_args {
53 __u32 queue_id;
54 __u32 pad;
55};
56struct kfd_ioctl_update_queue_args {
57 __u64 ring_base_address;
58 __u32 queue_id;
59 __u32 ring_size;
60 __u32 queue_percentage;
61 __u32 queue_priority;
62};
63struct kfd_ioctl_set_cu_mask_args {
64 __u32 queue_id;
65 __u32 num_cu_mask;
66 __u64 cu_mask_ptr;
67};
68struct kfd_ioctl_get_queue_wave_state_args {
69 __u64 ctl_stack_address;
70 __u32 ctl_stack_used_size;
71 __u32 save_area_used_size;
72 __u32 queue_id;
73 __u32 pad;
74};
75#define KFD_IOC_CACHE_POLICY_COHERENT 0
76#define KFD_IOC_CACHE_POLICY_NONCOHERENT 1
77struct kfd_ioctl_set_memory_policy_args {
78 __u64 alternate_aperture_base;
79 __u64 alternate_aperture_size;
80 __u32 gpu_id;
81 __u32 default_policy;
82 __u32 alternate_policy;
83 __u32 pad;
84};
85struct kfd_ioctl_get_clock_counters_args {
86 __u64 gpu_clock_counter;
87 __u64 cpu_clock_counter;
88 __u64 system_clock_counter;
89 __u64 system_clock_freq;
90 __u32 gpu_id;
91 __u32 pad;
92};
93struct kfd_process_device_apertures {
94 __u64 lds_base;
95 __u64 lds_limit;
96 __u64 scratch_base;
97 __u64 scratch_limit;
98 __u64 gpuvm_base;
99 __u64 gpuvm_limit;
100 __u32 gpu_id;
101 __u32 pad;
102};
103#define NUM_OF_SUPPORTED_GPUS 7
104struct kfd_ioctl_get_process_apertures_args {
105 struct kfd_process_device_apertures process_apertures[NUM_OF_SUPPORTED_GPUS];
106 __u32 num_of_nodes;
107 __u32 pad;
108};
109struct kfd_ioctl_get_process_apertures_new_args {
110 __u64 kfd_process_device_apertures_ptr;
111 __u32 num_of_nodes;
112 __u32 pad;
113};
114#define MAX_ALLOWED_NUM_POINTS 100
115#define MAX_ALLOWED_AW_BUFF_SIZE 4096
116#define MAX_ALLOWED_WAC_BUFF_SIZE 128
117struct kfd_ioctl_dbg_register_args {
118 __u32 gpu_id;
119 __u32 pad;
120};
121struct kfd_ioctl_dbg_unregister_args {
122 __u32 gpu_id;
123 __u32 pad;
124};
125struct kfd_ioctl_dbg_address_watch_args {
126 __u64 content_ptr;
127 __u32 gpu_id;
128 __u32 buf_size_in_bytes;
129};
130struct kfd_ioctl_dbg_wave_control_args {
131 __u64 content_ptr;
132 __u32 gpu_id;
133 __u32 buf_size_in_bytes;
134};
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200135#define KFD_INVALID_FD 0xffffffff
Colin Cross07a58322022-02-08 19:45:27 -0800136#define KFD_IOC_EVENT_SIGNAL 0
137#define KFD_IOC_EVENT_NODECHANGE 1
138#define KFD_IOC_EVENT_DEVICESTATECHANGE 2
139#define KFD_IOC_EVENT_HW_EXCEPTION 3
140#define KFD_IOC_EVENT_SYSTEM_EVENT 4
141#define KFD_IOC_EVENT_DEBUG_EVENT 5
142#define KFD_IOC_EVENT_PROFILE_EVENT 6
143#define KFD_IOC_EVENT_QUEUE_EVENT 7
144#define KFD_IOC_EVENT_MEMORY 8
145#define KFD_IOC_WAIT_RESULT_COMPLETE 0
146#define KFD_IOC_WAIT_RESULT_TIMEOUT 1
147#define KFD_IOC_WAIT_RESULT_FAIL 2
148#define KFD_SIGNAL_EVENT_LIMIT 4096
149#define KFD_HW_EXCEPTION_WHOLE_GPU_RESET 0
150#define KFD_HW_EXCEPTION_PER_ENGINE_RESET 1
151#define KFD_HW_EXCEPTION_GPU_HANG 0
152#define KFD_HW_EXCEPTION_ECC 1
153#define KFD_MEM_ERR_NO_RAS 0
154#define KFD_MEM_ERR_SRAM_ECC 1
155#define KFD_MEM_ERR_POISON_CONSUMED 2
156#define KFD_MEM_ERR_GPU_HANG 3
157struct kfd_ioctl_create_event_args {
158 __u64 event_page_offset;
159 __u32 event_trigger_data;
160 __u32 event_type;
161 __u32 auto_reset;
162 __u32 node_id;
163 __u32 event_id;
164 __u32 event_slot_index;
165};
166struct kfd_ioctl_destroy_event_args {
167 __u32 event_id;
168 __u32 pad;
169};
170struct kfd_ioctl_set_event_args {
171 __u32 event_id;
172 __u32 pad;
173};
174struct kfd_ioctl_reset_event_args {
175 __u32 event_id;
176 __u32 pad;
177};
178struct kfd_memory_exception_failure {
179 __u32 NotPresent;
180 __u32 ReadOnly;
181 __u32 NoExecute;
182 __u32 imprecise;
183};
184struct kfd_hsa_memory_exception_data {
185 struct kfd_memory_exception_failure failure;
186 __u64 va;
187 __u32 gpu_id;
188 __u32 ErrorType;
189};
190struct kfd_hsa_hw_exception_data {
191 __u32 reset_type;
192 __u32 reset_cause;
193 __u32 memory_lost;
194 __u32 gpu_id;
195};
196struct kfd_event_data {
197 union {
198 struct kfd_hsa_memory_exception_data memory_exception_data;
199 struct kfd_hsa_hw_exception_data hw_exception_data;
200 };
201 __u64 kfd_event_data_ext;
202 __u32 event_id;
203 __u32 pad;
204};
205struct kfd_ioctl_wait_events_args {
206 __u64 events_ptr;
207 __u32 num_events;
208 __u32 wait_for_all;
209 __u32 timeout;
210 __u32 wait_result;
211};
212struct kfd_ioctl_set_scratch_backing_va_args {
213 __u64 va_addr;
214 __u32 gpu_id;
215 __u32 pad;
216};
217struct kfd_ioctl_get_tile_config_args {
218 __u64 tile_config_ptr;
219 __u64 macro_tile_config_ptr;
220 __u32 num_tile_configs;
221 __u32 num_macro_tile_configs;
222 __u32 gpu_id;
223 __u32 gb_addr_config;
224 __u32 num_banks;
225 __u32 num_ranks;
226};
227struct kfd_ioctl_set_trap_handler_args {
228 __u64 tba_addr;
229 __u64 tma_addr;
230 __u32 gpu_id;
231 __u32 pad;
232};
233struct kfd_ioctl_acquire_vm_args {
234 __u32 drm_fd;
235 __u32 gpu_id;
236};
237#define KFD_IOC_ALLOC_MEM_FLAGS_VRAM (1 << 0)
238#define KFD_IOC_ALLOC_MEM_FLAGS_GTT (1 << 1)
239#define KFD_IOC_ALLOC_MEM_FLAGS_USERPTR (1 << 2)
240#define KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL (1 << 3)
241#define KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP (1 << 4)
242#define KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE (1 << 31)
243#define KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE (1 << 30)
244#define KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC (1 << 29)
245#define KFD_IOC_ALLOC_MEM_FLAGS_NO_SUBSTITUTE (1 << 28)
246#define KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM (1 << 27)
247#define KFD_IOC_ALLOC_MEM_FLAGS_COHERENT (1 << 26)
248#define KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED (1 << 25)
249struct kfd_ioctl_alloc_memory_of_gpu_args {
250 __u64 va_addr;
251 __u64 size;
252 __u64 handle;
253 __u64 mmap_offset;
254 __u32 gpu_id;
255 __u32 flags;
256};
257struct kfd_ioctl_free_memory_of_gpu_args {
258 __u64 handle;
259};
260struct kfd_ioctl_map_memory_to_gpu_args {
261 __u64 handle;
262 __u64 device_ids_array_ptr;
263 __u32 n_devices;
264 __u32 n_success;
265};
266struct kfd_ioctl_unmap_memory_from_gpu_args {
267 __u64 handle;
268 __u64 device_ids_array_ptr;
269 __u32 n_devices;
270 __u32 n_success;
271};
272struct kfd_ioctl_alloc_queue_gws_args {
273 __u32 queue_id;
274 __u32 num_gws;
275 __u32 first_gws;
276 __u32 pad;
277};
278struct kfd_ioctl_get_dmabuf_info_args {
279 __u64 size;
280 __u64 metadata_ptr;
281 __u32 metadata_size;
282 __u32 gpu_id;
283 __u32 flags;
284 __u32 dmabuf_fd;
285};
286struct kfd_ioctl_import_dmabuf_args {
287 __u64 va_addr;
288 __u64 handle;
289 __u32 gpu_id;
290 __u32 dmabuf_fd;
291};
292enum kfd_smi_event {
293 KFD_SMI_EVENT_NONE = 0,
294 KFD_SMI_EVENT_VMFAULT = 1,
295 KFD_SMI_EVENT_THERMAL_THROTTLE = 2,
296 KFD_SMI_EVENT_GPU_PRE_RESET = 3,
297 KFD_SMI_EVENT_GPU_POST_RESET = 4,
298};
299#define KFD_SMI_EVENT_MASK_FROM_INDEX(i) (1ULL << ((i) - 1))
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200300#define KFD_SMI_EVENT_MSG_SIZE 96
Colin Cross07a58322022-02-08 19:45:27 -0800301struct kfd_ioctl_smi_events_args {
302 __u32 gpuid;
303 __u32 anon_fd;
304};
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200305enum kfd_criu_op {
306 KFD_CRIU_OP_PROCESS_INFO,
307 KFD_CRIU_OP_CHECKPOINT,
308 KFD_CRIU_OP_UNPAUSE,
309 KFD_CRIU_OP_RESTORE,
310 KFD_CRIU_OP_RESUME,
311};
312struct kfd_ioctl_criu_args {
313 __u64 devices;
314 __u64 bos;
315 __u64 priv_data;
316 __u64 priv_data_size;
317 __u32 num_devices;
318 __u32 num_bos;
319 __u32 num_objects;
320 __u32 pid;
321 __u32 op;
322};
323struct kfd_criu_device_bucket {
324 __u32 user_gpu_id;
325 __u32 actual_gpu_id;
326 __u32 drm_fd;
327 __u32 pad;
328};
329struct kfd_criu_bo_bucket {
330 __u64 addr;
331 __u64 size;
332 __u64 offset;
333 __u64 restored_offset;
334 __u32 gpu_id;
335 __u32 alloc_flags;
336 __u32 dmabuf_fd;
337 __u32 pad;
338};
Colin Cross07a58322022-02-08 19:45:27 -0800339enum kfd_mmio_remap {
340 KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL = 0,
341 KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL = 4,
342};
343#define KFD_IOCTL_SVM_FLAG_HOST_ACCESS 0x00000001
344#define KFD_IOCTL_SVM_FLAG_COHERENT 0x00000002
345#define KFD_IOCTL_SVM_FLAG_HIVE_LOCAL 0x00000004
346#define KFD_IOCTL_SVM_FLAG_GPU_RO 0x00000008
347#define KFD_IOCTL_SVM_FLAG_GPU_EXEC 0x00000010
348#define KFD_IOCTL_SVM_FLAG_GPU_READ_MOSTLY 0x00000020
349enum kfd_ioctl_svm_op {
350 KFD_IOCTL_SVM_OP_SET_ATTR,
351 KFD_IOCTL_SVM_OP_GET_ATTR
352};
353enum kfd_ioctl_svm_location {
354 KFD_IOCTL_SVM_LOCATION_SYSMEM = 0,
355 KFD_IOCTL_SVM_LOCATION_UNDEFINED = 0xffffffff
356};
357enum kfd_ioctl_svm_attr_type {
358 KFD_IOCTL_SVM_ATTR_PREFERRED_LOC,
359 KFD_IOCTL_SVM_ATTR_PREFETCH_LOC,
360 KFD_IOCTL_SVM_ATTR_ACCESS,
361 KFD_IOCTL_SVM_ATTR_ACCESS_IN_PLACE,
362 KFD_IOCTL_SVM_ATTR_NO_ACCESS,
363 KFD_IOCTL_SVM_ATTR_SET_FLAGS,
364 KFD_IOCTL_SVM_ATTR_CLR_FLAGS,
365 KFD_IOCTL_SVM_ATTR_GRANULARITY
366};
367struct kfd_ioctl_svm_attribute {
368 __u32 type;
369 __u32 value;
370};
371struct kfd_ioctl_svm_args {
372 __u64 start_addr;
373 __u64 size;
374 __u32 op;
375 __u32 nattr;
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200376 struct kfd_ioctl_svm_attribute attrs[];
Colin Cross07a58322022-02-08 19:45:27 -0800377};
378struct kfd_ioctl_set_xnack_mode_args {
379 __s32 xnack_enabled;
380};
381#define AMDKFD_IOCTL_BASE 'K'
382#define AMDKFD_IO(nr) _IO(AMDKFD_IOCTL_BASE, nr)
383#define AMDKFD_IOR(nr,type) _IOR(AMDKFD_IOCTL_BASE, nr, type)
384#define AMDKFD_IOW(nr,type) _IOW(AMDKFD_IOCTL_BASE, nr, type)
385#define AMDKFD_IOWR(nr,type) _IOWR(AMDKFD_IOCTL_BASE, nr, type)
386#define AMDKFD_IOC_GET_VERSION AMDKFD_IOR(0x01, struct kfd_ioctl_get_version_args)
387#define AMDKFD_IOC_CREATE_QUEUE AMDKFD_IOWR(0x02, struct kfd_ioctl_create_queue_args)
388#define AMDKFD_IOC_DESTROY_QUEUE AMDKFD_IOWR(0x03, struct kfd_ioctl_destroy_queue_args)
389#define AMDKFD_IOC_SET_MEMORY_POLICY AMDKFD_IOW(0x04, struct kfd_ioctl_set_memory_policy_args)
390#define AMDKFD_IOC_GET_CLOCK_COUNTERS AMDKFD_IOWR(0x05, struct kfd_ioctl_get_clock_counters_args)
391#define AMDKFD_IOC_GET_PROCESS_APERTURES AMDKFD_IOR(0x06, struct kfd_ioctl_get_process_apertures_args)
392#define AMDKFD_IOC_UPDATE_QUEUE AMDKFD_IOW(0x07, struct kfd_ioctl_update_queue_args)
393#define AMDKFD_IOC_CREATE_EVENT AMDKFD_IOWR(0x08, struct kfd_ioctl_create_event_args)
394#define AMDKFD_IOC_DESTROY_EVENT AMDKFD_IOW(0x09, struct kfd_ioctl_destroy_event_args)
395#define AMDKFD_IOC_SET_EVENT AMDKFD_IOW(0x0A, struct kfd_ioctl_set_event_args)
396#define AMDKFD_IOC_RESET_EVENT AMDKFD_IOW(0x0B, struct kfd_ioctl_reset_event_args)
397#define AMDKFD_IOC_WAIT_EVENTS AMDKFD_IOWR(0x0C, struct kfd_ioctl_wait_events_args)
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200398#define AMDKFD_IOC_DBG_REGISTER_DEPRECATED AMDKFD_IOW(0x0D, struct kfd_ioctl_dbg_register_args)
399#define AMDKFD_IOC_DBG_UNREGISTER_DEPRECATED AMDKFD_IOW(0x0E, struct kfd_ioctl_dbg_unregister_args)
400#define AMDKFD_IOC_DBG_ADDRESS_WATCH_DEPRECATED AMDKFD_IOW(0x0F, struct kfd_ioctl_dbg_address_watch_args)
401#define AMDKFD_IOC_DBG_WAVE_CONTROL_DEPRECATED AMDKFD_IOW(0x10, struct kfd_ioctl_dbg_wave_control_args)
Colin Cross07a58322022-02-08 19:45:27 -0800402#define AMDKFD_IOC_SET_SCRATCH_BACKING_VA AMDKFD_IOWR(0x11, struct kfd_ioctl_set_scratch_backing_va_args)
403#define AMDKFD_IOC_GET_TILE_CONFIG AMDKFD_IOWR(0x12, struct kfd_ioctl_get_tile_config_args)
404#define AMDKFD_IOC_SET_TRAP_HANDLER AMDKFD_IOW(0x13, struct kfd_ioctl_set_trap_handler_args)
405#define AMDKFD_IOC_GET_PROCESS_APERTURES_NEW AMDKFD_IOWR(0x14, struct kfd_ioctl_get_process_apertures_new_args)
406#define AMDKFD_IOC_ACQUIRE_VM AMDKFD_IOW(0x15, struct kfd_ioctl_acquire_vm_args)
407#define AMDKFD_IOC_ALLOC_MEMORY_OF_GPU AMDKFD_IOWR(0x16, struct kfd_ioctl_alloc_memory_of_gpu_args)
408#define AMDKFD_IOC_FREE_MEMORY_OF_GPU AMDKFD_IOW(0x17, struct kfd_ioctl_free_memory_of_gpu_args)
409#define AMDKFD_IOC_MAP_MEMORY_TO_GPU AMDKFD_IOWR(0x18, struct kfd_ioctl_map_memory_to_gpu_args)
410#define AMDKFD_IOC_UNMAP_MEMORY_FROM_GPU AMDKFD_IOWR(0x19, struct kfd_ioctl_unmap_memory_from_gpu_args)
411#define AMDKFD_IOC_SET_CU_MASK AMDKFD_IOW(0x1A, struct kfd_ioctl_set_cu_mask_args)
412#define AMDKFD_IOC_GET_QUEUE_WAVE_STATE AMDKFD_IOWR(0x1B, struct kfd_ioctl_get_queue_wave_state_args)
413#define AMDKFD_IOC_GET_DMABUF_INFO AMDKFD_IOWR(0x1C, struct kfd_ioctl_get_dmabuf_info_args)
414#define AMDKFD_IOC_IMPORT_DMABUF AMDKFD_IOWR(0x1D, struct kfd_ioctl_import_dmabuf_args)
415#define AMDKFD_IOC_ALLOC_QUEUE_GWS AMDKFD_IOWR(0x1E, struct kfd_ioctl_alloc_queue_gws_args)
416#define AMDKFD_IOC_SMI_EVENTS AMDKFD_IOWR(0x1F, struct kfd_ioctl_smi_events_args)
417#define AMDKFD_IOC_SVM AMDKFD_IOWR(0x20, struct kfd_ioctl_svm_args)
418#define AMDKFD_IOC_SET_XNACK_MODE AMDKFD_IOWR(0x21, struct kfd_ioctl_set_xnack_mode_args)
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200419#define AMDKFD_IOC_CRIU_OP AMDKFD_IOWR(0x22, struct kfd_ioctl_criu_args)
Colin Cross07a58322022-02-08 19:45:27 -0800420#define AMDKFD_COMMAND_START 0x01
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200421#define AMDKFD_COMMAND_END 0x23
Colin Cross07a58322022-02-08 19:45:27 -0800422#endif