blob: f9e1bb999888d885b10e1efc85b4133de20ec664 [file] [log] [blame]
Colin Cross07a58322022-02-08 19:45:27 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef HABANALABS_H_
20#define HABANALABS_H_
21#include <linux/types.h>
22#include <linux/ioctl.h>
23#define GOYA_KMD_SRAM_RESERVED_SIZE_FROM_START 0x8000
24#define GAUDI_DRIVER_SRAM_RESERVED_SIZE_FROM_START 0x80
25#define GAUDI_FIRST_AVAILABLE_W_S_SYNC_OBJECT 144
26#define GAUDI_FIRST_AVAILABLE_W_S_MONITOR 72
Jordan Demeulenaere2d505822022-08-11 17:20:14 +020027#define TS_MAX_ELEMENTS_NUM (1 << 20)
Colin Cross07a58322022-02-08 19:45:27 -080028enum goya_queue_id {
29 GOYA_QUEUE_ID_DMA_0 = 0,
30 GOYA_QUEUE_ID_DMA_1 = 1,
31 GOYA_QUEUE_ID_DMA_2 = 2,
32 GOYA_QUEUE_ID_DMA_3 = 3,
33 GOYA_QUEUE_ID_DMA_4 = 4,
34 GOYA_QUEUE_ID_CPU_PQ = 5,
35 GOYA_QUEUE_ID_MME = 6,
36 GOYA_QUEUE_ID_TPC0 = 7,
37 GOYA_QUEUE_ID_TPC1 = 8,
38 GOYA_QUEUE_ID_TPC2 = 9,
39 GOYA_QUEUE_ID_TPC3 = 10,
40 GOYA_QUEUE_ID_TPC4 = 11,
41 GOYA_QUEUE_ID_TPC5 = 12,
42 GOYA_QUEUE_ID_TPC6 = 13,
43 GOYA_QUEUE_ID_TPC7 = 14,
44 GOYA_QUEUE_ID_SIZE
45};
46enum gaudi_queue_id {
47 GAUDI_QUEUE_ID_DMA_0_0 = 0,
48 GAUDI_QUEUE_ID_DMA_0_1 = 1,
49 GAUDI_QUEUE_ID_DMA_0_2 = 2,
50 GAUDI_QUEUE_ID_DMA_0_3 = 3,
51 GAUDI_QUEUE_ID_DMA_1_0 = 4,
52 GAUDI_QUEUE_ID_DMA_1_1 = 5,
53 GAUDI_QUEUE_ID_DMA_1_2 = 6,
54 GAUDI_QUEUE_ID_DMA_1_3 = 7,
55 GAUDI_QUEUE_ID_CPU_PQ = 8,
56 GAUDI_QUEUE_ID_DMA_2_0 = 9,
57 GAUDI_QUEUE_ID_DMA_2_1 = 10,
58 GAUDI_QUEUE_ID_DMA_2_2 = 11,
59 GAUDI_QUEUE_ID_DMA_2_3 = 12,
60 GAUDI_QUEUE_ID_DMA_3_0 = 13,
61 GAUDI_QUEUE_ID_DMA_3_1 = 14,
62 GAUDI_QUEUE_ID_DMA_3_2 = 15,
63 GAUDI_QUEUE_ID_DMA_3_3 = 16,
64 GAUDI_QUEUE_ID_DMA_4_0 = 17,
65 GAUDI_QUEUE_ID_DMA_4_1 = 18,
66 GAUDI_QUEUE_ID_DMA_4_2 = 19,
67 GAUDI_QUEUE_ID_DMA_4_3 = 20,
68 GAUDI_QUEUE_ID_DMA_5_0 = 21,
69 GAUDI_QUEUE_ID_DMA_5_1 = 22,
70 GAUDI_QUEUE_ID_DMA_5_2 = 23,
71 GAUDI_QUEUE_ID_DMA_5_3 = 24,
72 GAUDI_QUEUE_ID_DMA_6_0 = 25,
73 GAUDI_QUEUE_ID_DMA_6_1 = 26,
74 GAUDI_QUEUE_ID_DMA_6_2 = 27,
75 GAUDI_QUEUE_ID_DMA_6_3 = 28,
76 GAUDI_QUEUE_ID_DMA_7_0 = 29,
77 GAUDI_QUEUE_ID_DMA_7_1 = 30,
78 GAUDI_QUEUE_ID_DMA_7_2 = 31,
79 GAUDI_QUEUE_ID_DMA_7_3 = 32,
80 GAUDI_QUEUE_ID_MME_0_0 = 33,
81 GAUDI_QUEUE_ID_MME_0_1 = 34,
82 GAUDI_QUEUE_ID_MME_0_2 = 35,
83 GAUDI_QUEUE_ID_MME_0_3 = 36,
84 GAUDI_QUEUE_ID_MME_1_0 = 37,
85 GAUDI_QUEUE_ID_MME_1_1 = 38,
86 GAUDI_QUEUE_ID_MME_1_2 = 39,
87 GAUDI_QUEUE_ID_MME_1_3 = 40,
88 GAUDI_QUEUE_ID_TPC_0_0 = 41,
89 GAUDI_QUEUE_ID_TPC_0_1 = 42,
90 GAUDI_QUEUE_ID_TPC_0_2 = 43,
91 GAUDI_QUEUE_ID_TPC_0_3 = 44,
92 GAUDI_QUEUE_ID_TPC_1_0 = 45,
93 GAUDI_QUEUE_ID_TPC_1_1 = 46,
94 GAUDI_QUEUE_ID_TPC_1_2 = 47,
95 GAUDI_QUEUE_ID_TPC_1_3 = 48,
96 GAUDI_QUEUE_ID_TPC_2_0 = 49,
97 GAUDI_QUEUE_ID_TPC_2_1 = 50,
98 GAUDI_QUEUE_ID_TPC_2_2 = 51,
99 GAUDI_QUEUE_ID_TPC_2_3 = 52,
100 GAUDI_QUEUE_ID_TPC_3_0 = 53,
101 GAUDI_QUEUE_ID_TPC_3_1 = 54,
102 GAUDI_QUEUE_ID_TPC_3_2 = 55,
103 GAUDI_QUEUE_ID_TPC_3_3 = 56,
104 GAUDI_QUEUE_ID_TPC_4_0 = 57,
105 GAUDI_QUEUE_ID_TPC_4_1 = 58,
106 GAUDI_QUEUE_ID_TPC_4_2 = 59,
107 GAUDI_QUEUE_ID_TPC_4_3 = 60,
108 GAUDI_QUEUE_ID_TPC_5_0 = 61,
109 GAUDI_QUEUE_ID_TPC_5_1 = 62,
110 GAUDI_QUEUE_ID_TPC_5_2 = 63,
111 GAUDI_QUEUE_ID_TPC_5_3 = 64,
112 GAUDI_QUEUE_ID_TPC_6_0 = 65,
113 GAUDI_QUEUE_ID_TPC_6_1 = 66,
114 GAUDI_QUEUE_ID_TPC_6_2 = 67,
115 GAUDI_QUEUE_ID_TPC_6_3 = 68,
116 GAUDI_QUEUE_ID_TPC_7_0 = 69,
117 GAUDI_QUEUE_ID_TPC_7_1 = 70,
118 GAUDI_QUEUE_ID_TPC_7_2 = 71,
119 GAUDI_QUEUE_ID_TPC_7_3 = 72,
120 GAUDI_QUEUE_ID_NIC_0_0 = 73,
121 GAUDI_QUEUE_ID_NIC_0_1 = 74,
122 GAUDI_QUEUE_ID_NIC_0_2 = 75,
123 GAUDI_QUEUE_ID_NIC_0_3 = 76,
124 GAUDI_QUEUE_ID_NIC_1_0 = 77,
125 GAUDI_QUEUE_ID_NIC_1_1 = 78,
126 GAUDI_QUEUE_ID_NIC_1_2 = 79,
127 GAUDI_QUEUE_ID_NIC_1_3 = 80,
128 GAUDI_QUEUE_ID_NIC_2_0 = 81,
129 GAUDI_QUEUE_ID_NIC_2_1 = 82,
130 GAUDI_QUEUE_ID_NIC_2_2 = 83,
131 GAUDI_QUEUE_ID_NIC_2_3 = 84,
132 GAUDI_QUEUE_ID_NIC_3_0 = 85,
133 GAUDI_QUEUE_ID_NIC_3_1 = 86,
134 GAUDI_QUEUE_ID_NIC_3_2 = 87,
135 GAUDI_QUEUE_ID_NIC_3_3 = 88,
136 GAUDI_QUEUE_ID_NIC_4_0 = 89,
137 GAUDI_QUEUE_ID_NIC_4_1 = 90,
138 GAUDI_QUEUE_ID_NIC_4_2 = 91,
139 GAUDI_QUEUE_ID_NIC_4_3 = 92,
140 GAUDI_QUEUE_ID_NIC_5_0 = 93,
141 GAUDI_QUEUE_ID_NIC_5_1 = 94,
142 GAUDI_QUEUE_ID_NIC_5_2 = 95,
143 GAUDI_QUEUE_ID_NIC_5_3 = 96,
144 GAUDI_QUEUE_ID_NIC_6_0 = 97,
145 GAUDI_QUEUE_ID_NIC_6_1 = 98,
146 GAUDI_QUEUE_ID_NIC_6_2 = 99,
147 GAUDI_QUEUE_ID_NIC_6_3 = 100,
148 GAUDI_QUEUE_ID_NIC_7_0 = 101,
149 GAUDI_QUEUE_ID_NIC_7_1 = 102,
150 GAUDI_QUEUE_ID_NIC_7_2 = 103,
151 GAUDI_QUEUE_ID_NIC_7_3 = 104,
152 GAUDI_QUEUE_ID_NIC_8_0 = 105,
153 GAUDI_QUEUE_ID_NIC_8_1 = 106,
154 GAUDI_QUEUE_ID_NIC_8_2 = 107,
155 GAUDI_QUEUE_ID_NIC_8_3 = 108,
156 GAUDI_QUEUE_ID_NIC_9_0 = 109,
157 GAUDI_QUEUE_ID_NIC_9_1 = 110,
158 GAUDI_QUEUE_ID_NIC_9_2 = 111,
159 GAUDI_QUEUE_ID_NIC_9_3 = 112,
160 GAUDI_QUEUE_ID_SIZE
161};
162enum goya_engine_id {
163 GOYA_ENGINE_ID_DMA_0 = 0,
164 GOYA_ENGINE_ID_DMA_1,
165 GOYA_ENGINE_ID_DMA_2,
166 GOYA_ENGINE_ID_DMA_3,
167 GOYA_ENGINE_ID_DMA_4,
168 GOYA_ENGINE_ID_MME_0,
169 GOYA_ENGINE_ID_TPC_0,
170 GOYA_ENGINE_ID_TPC_1,
171 GOYA_ENGINE_ID_TPC_2,
172 GOYA_ENGINE_ID_TPC_3,
173 GOYA_ENGINE_ID_TPC_4,
174 GOYA_ENGINE_ID_TPC_5,
175 GOYA_ENGINE_ID_TPC_6,
176 GOYA_ENGINE_ID_TPC_7,
177 GOYA_ENGINE_ID_SIZE
178};
179enum gaudi_engine_id {
180 GAUDI_ENGINE_ID_DMA_0 = 0,
181 GAUDI_ENGINE_ID_DMA_1,
182 GAUDI_ENGINE_ID_DMA_2,
183 GAUDI_ENGINE_ID_DMA_3,
184 GAUDI_ENGINE_ID_DMA_4,
185 GAUDI_ENGINE_ID_DMA_5,
186 GAUDI_ENGINE_ID_DMA_6,
187 GAUDI_ENGINE_ID_DMA_7,
188 GAUDI_ENGINE_ID_MME_0,
189 GAUDI_ENGINE_ID_MME_1,
190 GAUDI_ENGINE_ID_MME_2,
191 GAUDI_ENGINE_ID_MME_3,
192 GAUDI_ENGINE_ID_TPC_0,
193 GAUDI_ENGINE_ID_TPC_1,
194 GAUDI_ENGINE_ID_TPC_2,
195 GAUDI_ENGINE_ID_TPC_3,
196 GAUDI_ENGINE_ID_TPC_4,
197 GAUDI_ENGINE_ID_TPC_5,
198 GAUDI_ENGINE_ID_TPC_6,
199 GAUDI_ENGINE_ID_TPC_7,
200 GAUDI_ENGINE_ID_NIC_0,
201 GAUDI_ENGINE_ID_NIC_1,
202 GAUDI_ENGINE_ID_NIC_2,
203 GAUDI_ENGINE_ID_NIC_3,
204 GAUDI_ENGINE_ID_NIC_4,
205 GAUDI_ENGINE_ID_NIC_5,
206 GAUDI_ENGINE_ID_NIC_6,
207 GAUDI_ENGINE_ID_NIC_7,
208 GAUDI_ENGINE_ID_NIC_8,
209 GAUDI_ENGINE_ID_NIC_9,
210 GAUDI_ENGINE_ID_SIZE
211};
212enum hl_goya_pll_index {
213 HL_GOYA_CPU_PLL = 0,
214 HL_GOYA_IC_PLL,
215 HL_GOYA_MC_PLL,
216 HL_GOYA_MME_PLL,
217 HL_GOYA_PCI_PLL,
218 HL_GOYA_EMMC_PLL,
219 HL_GOYA_TPC_PLL,
220 HL_GOYA_PLL_MAX
221};
222enum hl_gaudi_pll_index {
223 HL_GAUDI_CPU_PLL = 0,
224 HL_GAUDI_PCI_PLL,
225 HL_GAUDI_SRAM_PLL,
226 HL_GAUDI_HBM_PLL,
227 HL_GAUDI_NIC_PLL,
228 HL_GAUDI_DMA_PLL,
229 HL_GAUDI_MESH_PLL,
230 HL_GAUDI_MME_PLL,
231 HL_GAUDI_TPC_PLL,
232 HL_GAUDI_IF_PLL,
233 HL_GAUDI_PLL_MAX
234};
235enum hl_device_status {
236 HL_DEVICE_STATUS_OPERATIONAL,
237 HL_DEVICE_STATUS_IN_RESET,
238 HL_DEVICE_STATUS_MALFUNCTION,
239 HL_DEVICE_STATUS_NEEDS_RESET,
240 HL_DEVICE_STATUS_IN_DEVICE_CREATION,
241 HL_DEVICE_STATUS_LAST = HL_DEVICE_STATUS_IN_DEVICE_CREATION
242};
243enum hl_server_type {
244 HL_SERVER_TYPE_UNKNOWN = 0,
245 HL_SERVER_GAUDI_HLS1 = 1,
246 HL_SERVER_GAUDI_HLS1H = 2,
247 HL_SERVER_GAUDI_TYPE1 = 3,
248 HL_SERVER_GAUDI_TYPE2 = 4
249};
250#define HL_INFO_HW_IP_INFO 0
251#define HL_INFO_HW_EVENTS 1
252#define HL_INFO_DRAM_USAGE 2
253#define HL_INFO_HW_IDLE 3
254#define HL_INFO_DEVICE_STATUS 4
255#define HL_INFO_DEVICE_UTILIZATION 6
256#define HL_INFO_HW_EVENTS_AGGREGATE 7
257#define HL_INFO_CLK_RATE 8
258#define HL_INFO_RESET_COUNT 9
259#define HL_INFO_TIME_SYNC 10
260#define HL_INFO_CS_COUNTERS 11
261#define HL_INFO_PCI_COUNTERS 12
262#define HL_INFO_CLK_THROTTLE_REASON 13
263#define HL_INFO_SYNC_MANAGER 14
264#define HL_INFO_TOTAL_ENERGY 15
265#define HL_INFO_PLL_FREQUENCY 16
266#define HL_INFO_POWER 17
267#define HL_INFO_OPEN_STATS 18
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700268#define HL_INFO_DRAM_REPLACED_ROWS 21
269#define HL_INFO_DRAM_PENDING_ROWS 22
270#define HL_INFO_LAST_ERR_OPEN_DEV_TIME 23
271#define HL_INFO_CS_TIMEOUT_EVENT 24
272#define HL_INFO_RAZWI_EVENT 25
Colin Cross07a58322022-02-08 19:45:27 -0800273#define HL_INFO_VERSION_MAX_LEN 128
274#define HL_INFO_CARD_NAME_MAX_LEN 16
275struct hl_info_hw_ip_info {
276 __u64 sram_base_address;
277 __u64 dram_base_address;
278 __u64 dram_size;
279 __u32 sram_size;
280 __u32 num_of_events;
281 __u32 device_id;
282 __u32 module_id;
283 __u32 reserved;
284 __u16 first_available_interrupt_id;
285 __u16 server_type;
286 __u32 cpld_version;
287 __u32 psoc_pci_pll_nr;
288 __u32 psoc_pci_pll_nf;
289 __u32 psoc_pci_pll_od;
290 __u32 psoc_pci_pll_div_factor;
291 __u8 tpc_enabled_mask;
292 __u8 dram_enabled;
293 __u8 pad[2];
294 __u8 cpucp_version[HL_INFO_VERSION_MAX_LEN];
295 __u8 card_name[HL_INFO_CARD_NAME_MAX_LEN];
296 __u64 reserved2;
297 __u64 dram_page_size;
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200298 __u32 reserved3;
299 __u16 number_of_user_interrupts;
300 __u16 pad2;
Colin Cross07a58322022-02-08 19:45:27 -0800301};
302struct hl_info_dram_usage {
303 __u64 dram_free_mem;
304 __u64 ctx_dram_mem;
305};
306#define HL_BUSY_ENGINES_MASK_EXT_SIZE 2
307struct hl_info_hw_idle {
308 __u32 is_idle;
309 __u32 busy_engines_mask;
310 __u64 busy_engines_mask_ext[HL_BUSY_ENGINES_MASK_EXT_SIZE];
311};
312struct hl_info_device_status {
313 __u32 status;
314 __u32 pad;
315};
316struct hl_info_device_utilization {
317 __u32 utilization;
318 __u32 pad;
319};
320struct hl_info_clk_rate {
321 __u32 cur_clk_rate_mhz;
322 __u32 max_clk_rate_mhz;
323};
324struct hl_info_reset_count {
325 __u32 hard_reset_cnt;
326 __u32 soft_reset_cnt;
327};
328struct hl_info_time_sync {
329 __u64 device_time;
330 __u64 host_time;
331};
332struct hl_info_pci_counters {
333 __u64 rx_throughput;
334 __u64 tx_throughput;
335 __u64 replay_cnt;
336};
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700337enum hl_clk_throttling_type {
338 HL_CLK_THROTTLE_TYPE_POWER,
339 HL_CLK_THROTTLE_TYPE_THERMAL,
340 HL_CLK_THROTTLE_TYPE_MAX
341};
342#define HL_CLK_THROTTLE_POWER (1 << HL_CLK_THROTTLE_TYPE_POWER)
343#define HL_CLK_THROTTLE_THERMAL (1 << HL_CLK_THROTTLE_TYPE_THERMAL)
Colin Cross07a58322022-02-08 19:45:27 -0800344struct hl_info_clk_throttle {
345 __u32 clk_throttling_reason;
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700346 __u32 pad;
347 __u64 clk_throttling_timestamp_us[HL_CLK_THROTTLE_TYPE_MAX];
348 __u64 clk_throttling_duration_ns[HL_CLK_THROTTLE_TYPE_MAX];
Colin Cross07a58322022-02-08 19:45:27 -0800349};
350struct hl_info_energy {
351 __u64 total_energy_consumption;
352};
353#define HL_PLL_NUM_OUTPUTS 4
354struct hl_pll_frequency_info {
355 __u16 output[HL_PLL_NUM_OUTPUTS];
356};
357struct hl_open_stats_info {
358 __u64 open_counter;
359 __u64 last_open_period_ms;
360};
361struct hl_power_info {
362 __u64 power;
363};
364struct hl_info_sync_manager {
365 __u32 first_available_sync_object;
366 __u32 first_available_monitor;
367 __u32 first_available_cq;
368 __u32 reserved;
369};
370struct hl_info_cs_counters {
371 __u64 total_out_of_mem_drop_cnt;
372 __u64 ctx_out_of_mem_drop_cnt;
373 __u64 total_parsing_drop_cnt;
374 __u64 ctx_parsing_drop_cnt;
375 __u64 total_queue_full_drop_cnt;
376 __u64 ctx_queue_full_drop_cnt;
377 __u64 total_device_in_reset_drop_cnt;
378 __u64 ctx_device_in_reset_drop_cnt;
379 __u64 total_max_cs_in_flight_drop_cnt;
380 __u64 ctx_max_cs_in_flight_drop_cnt;
381 __u64 total_validation_drop_cnt;
382 __u64 ctx_validation_drop_cnt;
383};
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700384struct hl_info_last_err_open_dev_time {
385 __s64 timestamp;
386};
387struct hl_info_cs_timeout_event {
388 __s64 timestamp;
389 __u64 seq;
390};
391#define HL_RAZWI_PAGE_FAULT 0
392#define HL_RAZWI_MMU_ACCESS_ERROR 1
393struct hl_info_razwi_event {
394 __s64 timestamp;
395 __u64 addr;
396 __u16 engine_id_1;
397 __u16 engine_id_2;
398 __u8 no_engine_id;
399 __u8 error_type;
400 __u8 pad[2];
401};
Colin Cross07a58322022-02-08 19:45:27 -0800402enum gaudi_dcores {
403 HL_GAUDI_WS_DCORE,
404 HL_GAUDI_WN_DCORE,
405 HL_GAUDI_EN_DCORE,
406 HL_GAUDI_ES_DCORE
407};
408struct hl_info_args {
409 __u64 return_pointer;
410 __u32 return_size;
411 __u32 op;
412 union {
413 __u32 dcore_id;
414 __u32 ctx_id;
415 __u32 period_ms;
416 __u32 pll_index;
417 };
418 __u32 pad;
419};
420#define HL_CB_OP_CREATE 0
421#define HL_CB_OP_DESTROY 1
422#define HL_CB_OP_INFO 2
423#define HL_MAX_CB_SIZE (0x200000 - 32)
424#define HL_CB_FLAGS_MAP 0x1
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700425#define HL_CB_FLAGS_GET_DEVICE_VA 0x2
Colin Cross07a58322022-02-08 19:45:27 -0800426struct hl_cb_in {
427 __u64 cb_handle;
428 __u32 op;
429 __u32 cb_size;
430 __u32 ctx_id;
431 __u32 flags;
432};
433struct hl_cb_out {
434 union {
435 __u64 cb_handle;
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700436 union {
437 struct {
438 __u32 usage_cnt;
439 __u32 pad;
440 };
441 __u64 device_va;
Colin Cross07a58322022-02-08 19:45:27 -0800442 };
443 };
444};
445union hl_cb_args {
446 struct hl_cb_in in;
447 struct hl_cb_out out;
448};
449#define HL_CS_CHUNK_FLAGS_USER_ALLOC_CB 0x1
450struct hl_cs_chunk {
451 union {
452 __u64 cb_handle;
453 __u64 signal_seq_arr;
454 __u64 encaps_signal_seq;
455 };
456 __u32 queue_index;
457 union {
458 __u32 cb_size;
459 __u32 num_signal_seq_arr;
460 __u32 encaps_signal_offset;
461 };
462 __u32 cs_chunk_flags;
463 __u32 collective_engine_id;
464 __u32 pad[10];
465};
466#define HL_CS_FLAGS_FORCE_RESTORE 0x1
467#define HL_CS_FLAGS_SIGNAL 0x2
468#define HL_CS_FLAGS_WAIT 0x4
469#define HL_CS_FLAGS_COLLECTIVE_WAIT 0x8
470#define HL_CS_FLAGS_TIMESTAMP 0x20
471#define HL_CS_FLAGS_STAGED_SUBMISSION 0x40
472#define HL_CS_FLAGS_STAGED_SUBMISSION_FIRST 0x80
473#define HL_CS_FLAGS_STAGED_SUBMISSION_LAST 0x100
474#define HL_CS_FLAGS_CUSTOM_TIMEOUT 0x200
475#define HL_CS_FLAGS_SKIP_RESET_ON_TIMEOUT 0x400
476#define HL_CS_FLAGS_ENCAP_SIGNALS 0x800
477#define HL_CS_FLAGS_RESERVE_SIGNALS_ONLY 0x1000
478#define HL_CS_FLAGS_UNRESERVE_SIGNALS_ONLY 0x2000
479#define HL_CS_STATUS_SUCCESS 0
480#define HL_MAX_JOBS_PER_CS 512
481struct hl_cs_in {
482 __u64 chunks_restore;
483 __u64 chunks_execute;
484 union {
485 __u64 seq;
486 __u32 encaps_sig_handle_id;
487 struct {
488 __u32 encaps_signals_count;
489 __u32 encaps_signals_q_idx;
490 };
491 };
492 __u32 num_chunks_restore;
493 __u32 num_chunks_execute;
494 __u32 timeout;
495 __u32 cs_flags;
496 __u32 ctx_id;
497};
498struct hl_cs_out {
499 union {
500 __u64 seq;
501 struct {
502 __u32 handle_id;
503 __u32 count;
504 };
505 };
506 __u32 status;
507 __u32 sob_base_addr_offset;
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700508 __u16 sob_count_before_submission;
509 __u16 pad[3];
Colin Cross07a58322022-02-08 19:45:27 -0800510};
511union hl_cs_args {
512 struct hl_cs_in in;
513 struct hl_cs_out out;
514};
515#define HL_WAIT_CS_FLAGS_INTERRUPT 0x2
516#define HL_WAIT_CS_FLAGS_INTERRUPT_MASK 0xFFF00000
517#define HL_WAIT_CS_FLAGS_MULTI_CS 0x4
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700518#define HL_WAIT_CS_FLAGS_INTERRUPT_KERNEL_CQ 0x10
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200519#define HL_WAIT_CS_FLAGS_REGISTER_INTERRUPT 0x20
Colin Cross07a58322022-02-08 19:45:27 -0800520#define HL_WAIT_MULTI_CS_LIST_MAX_LEN 32
521struct hl_wait_cs_in {
522 union {
523 struct {
524 __u64 seq;
525 __u64 timeout_us;
526 };
527 struct {
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700528 union {
529 __u64 addr;
530 __u64 cq_counters_handle;
531 };
Colin Cross07a58322022-02-08 19:45:27 -0800532 __u64 target;
533 };
534 };
535 __u32 ctx_id;
536 __u32 flags;
Yu Liuf9ff4bc2022-03-23 16:52:11 -0700537 union {
538 struct {
539 __u8 seq_arr_len;
540 __u8 pad[7];
541 };
542 __u64 interrupt_timeout_us;
543 };
544 __u64 cq_counters_offset;
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200545 __u64 timestamp_handle;
546 __u64 timestamp_offset;
Colin Cross07a58322022-02-08 19:45:27 -0800547};
548#define HL_WAIT_CS_STATUS_COMPLETED 0
549#define HL_WAIT_CS_STATUS_BUSY 1
550#define HL_WAIT_CS_STATUS_TIMEDOUT 2
551#define HL_WAIT_CS_STATUS_ABORTED 3
552#define HL_WAIT_CS_STATUS_FLAG_GONE 0x1
553#define HL_WAIT_CS_STATUS_FLAG_TIMESTAMP_VLD 0x2
554struct hl_wait_cs_out {
555 __u32 status;
556 __u32 flags;
557 __s64 timestamp_nsec;
558 __u32 cs_completion_map;
559 __u32 pad;
560};
561union hl_wait_cs_args {
562 struct hl_wait_cs_in in;
563 struct hl_wait_cs_out out;
564};
565#define HL_MEM_OP_ALLOC 0
566#define HL_MEM_OP_FREE 1
567#define HL_MEM_OP_MAP 2
568#define HL_MEM_OP_UNMAP 3
569#define HL_MEM_OP_MAP_BLOCK 4
570#define HL_MEM_OP_EXPORT_DMABUF_FD 5
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200571#define HL_MEM_OP_TS_ALLOC 6
Colin Cross07a58322022-02-08 19:45:27 -0800572#define HL_MEM_CONTIGUOUS 0x1
573#define HL_MEM_SHARED 0x2
574#define HL_MEM_USERPTR 0x4
575#define HL_MEM_FORCE_HINT 0x8
576struct hl_mem_in {
577 union {
578 struct {
579 __u64 mem_size;
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200580 __u64 page_size;
Colin Cross07a58322022-02-08 19:45:27 -0800581 } alloc;
582 struct {
583 __u64 handle;
584 } free;
585 struct {
586 __u64 hint_addr;
587 __u64 handle;
588 } map_device;
589 struct {
590 __u64 host_virt_addr;
591 __u64 hint_addr;
592 __u64 mem_size;
593 } map_host;
594 struct {
595 __u64 block_addr;
596 } map_block;
597 struct {
598 __u64 device_virt_addr;
599 } unmap;
600 struct {
601 __u64 handle;
602 __u64 mem_size;
603 } export_dmabuf_fd;
604 };
605 __u32 op;
606 __u32 flags;
607 __u32 ctx_id;
Jordan Demeulenaere2d505822022-08-11 17:20:14 +0200608 __u32 num_of_elements;
Colin Cross07a58322022-02-08 19:45:27 -0800609};
610struct hl_mem_out {
611 union {
612 __u64 device_virt_addr;
613 __u64 handle;
614 struct {
615 __u64 block_handle;
616 __u32 block_size;
617 __u32 pad;
618 };
619 __s32 fd;
620 };
621};
622union hl_mem_args {
623 struct hl_mem_in in;
624 struct hl_mem_out out;
625};
626#define HL_DEBUG_MAX_AUX_VALUES 10
627struct hl_debug_params_etr {
628 __u64 buffer_address;
629 __u64 buffer_size;
630 __u32 sink_mode;
631 __u32 pad;
632};
633struct hl_debug_params_etf {
634 __u64 buffer_address;
635 __u64 buffer_size;
636 __u32 sink_mode;
637 __u32 pad;
638};
639struct hl_debug_params_stm {
640 __u64 he_mask;
641 __u64 sp_mask;
642 __u32 id;
643 __u32 frequency;
644};
645struct hl_debug_params_bmon {
646 __u64 start_addr0;
647 __u64 addr_mask0;
648 __u64 start_addr1;
649 __u64 addr_mask1;
650 __u32 bw_win;
651 __u32 win_capture;
652 __u32 id;
653 __u32 pad;
654};
655struct hl_debug_params_spmu {
656 __u64 event_types[HL_DEBUG_MAX_AUX_VALUES];
657 __u32 event_types_num;
658 __u32 pad;
659};
660#define HL_DEBUG_OP_ETR 0
661#define HL_DEBUG_OP_ETF 1
662#define HL_DEBUG_OP_STM 2
663#define HL_DEBUG_OP_FUNNEL 3
664#define HL_DEBUG_OP_BMON 4
665#define HL_DEBUG_OP_SPMU 5
666#define HL_DEBUG_OP_TIMESTAMP 6
667#define HL_DEBUG_OP_SET_MODE 7
668struct hl_debug_args {
669 __u64 input_ptr;
670 __u64 output_ptr;
671 __u32 input_size;
672 __u32 output_size;
673 __u32 op;
674 __u32 reg_idx;
675 __u32 enable;
676 __u32 ctx_id;
677};
678#define HL_IOCTL_INFO _IOWR('H', 0x01, struct hl_info_args)
679#define HL_IOCTL_CB _IOWR('H', 0x02, union hl_cb_args)
680#define HL_IOCTL_CS _IOWR('H', 0x03, union hl_cs_args)
681#define HL_IOCTL_WAIT_CS _IOWR('H', 0x04, union hl_wait_cs_args)
682#define HL_IOCTL_MEMORY _IOWR('H', 0x05, union hl_mem_args)
683#define HL_IOCTL_DEBUG _IOWR('H', 0x06, struct hl_debug_args)
684#define HL_COMMAND_START 0x01
685#define HL_COMMAND_END 0x07
686#endif