blob: 1f751ec4b55823091ba54fe1f0b541392d409029 [file] [log] [blame]
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301/* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/firmware.h>
15#include <linux/slab.h>
16#include <linux/platform_device.h>
17#include <linux/device.h>
18#include <linux/printk.h>
19#include <linux/ratelimit.h>
20#include <linux/debugfs.h>
21#include <linux/wait.h>
22#include <linux/bitops.h>
23#include <linux/clk.h>
24#include <linux/delay.h>
25#include <linux/pm_runtime.h>
26#include <linux/kernel.h>
27#include <linux/gpio.h>
28#include <linux/regmap.h>
29#include <linux/spi/spi.h>
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053030#include <linux/regulator/consumer.h>
Laxminath Kasam605b42f2017-08-01 22:02:15 +053031#include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
32#include <soc/swr-wcd.h>
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053033#include <sound/pcm.h>
34#include <sound/pcm_params.h>
35#include <sound/soc.h>
36#include <sound/soc-dapm.h>
37#include <sound/tlv.h>
38#include <sound/info.h>
Laxminath Kasam605b42f2017-08-01 22:02:15 +053039#include <asoc/wcd934x_registers.h>
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053040#include "wcd934x.h"
41#include "wcd934x-mbhc.h"
42#include "wcd934x-routing.h"
43#include "wcd934x-dsp-cntl.h"
Laxminath Kasam605b42f2017-08-01 22:02:15 +053044#include "wcd934x_irq.h"
45#include "../core.h"
46#include "../pdata.h"
47#include "../wcd9xxx-irq.h"
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053048#include "../wcd9xxx-common-v2.h"
49#include "../wcd9xxx-resmgr-v2.h"
50#include "../wcdcal-hwdep.h"
51#include "wcd934x-dsd.h"
52
53#define WCD934X_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
54 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
55 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
56 SNDRV_PCM_RATE_384000)
57/* Fractional Rates */
58#define WCD934X_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
59 SNDRV_PCM_RATE_176400)
60
61#define WCD934X_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
62 SNDRV_PCM_FMTBIT_S24_LE)
63
64#define WCD934X_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
65 SNDRV_PCM_FMTBIT_S24_LE | \
66 SNDRV_PCM_FMTBIT_S32_LE)
67
68#define WCD934X_FORMATS_S16_LE (SNDRV_PCM_FMTBIT_S16_LE)
69
70/* Macros for packing register writes into a U32 */
71#define WCD934X_PACKED_REG_SIZE sizeof(u32)
72#define WCD934X_CODEC_UNPACK_ENTRY(packed, reg, mask, val) \
73 do { \
74 ((reg) = ((packed >> 16) & (0xffff))); \
75 ((mask) = ((packed >> 8) & (0xff))); \
76 ((val) = ((packed) & (0xff))); \
77 } while (0)
78
79#define STRING(name) #name
80#define WCD_DAPM_ENUM(name, reg, offset, text) \
81static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
82static const struct snd_kcontrol_new name##_mux = \
83 SOC_DAPM_ENUM(STRING(name), name##_enum)
84
85#define WCD_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
86static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
87static const struct snd_kcontrol_new name##_mux = \
88 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
89
90#define WCD_DAPM_MUX(name, shift, kctl) \
91 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
92
93/*
94 * Timeout in milli seconds and it is the wait time for
95 * slim channel removal interrupt to receive.
96 */
97#define WCD934X_SLIM_CLOSE_TIMEOUT 1000
98#define WCD934X_SLIM_IRQ_OVERFLOW (1 << 0)
99#define WCD934X_SLIM_IRQ_UNDERFLOW (1 << 1)
100#define WCD934X_SLIM_IRQ_PORT_CLOSED (1 << 2)
101#define WCD934X_MCLK_CLK_12P288MHZ 12288000
102#define WCD934X_MCLK_CLK_9P6MHZ 9600000
103
104#define WCD934X_INTERP_MUX_NUM_INPUTS 3
105#define WCD934X_NUM_INTERPOLATORS 9
106#define WCD934X_NUM_DECIMATORS 9
107#define WCD934X_RX_PATH_CTL_OFFSET 20
108
109#define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
110
111#define WCD934X_REG_BITS 8
112#define WCD934X_MAX_VALID_ADC_MUX 13
113#define WCD934X_INVALID_ADC_MUX 9
114
115#define WCD934X_AMIC_PWR_LEVEL_LP 0
116#define WCD934X_AMIC_PWR_LEVEL_DEFAULT 1
117#define WCD934X_AMIC_PWR_LEVEL_HP 2
118#define WCD934X_AMIC_PWR_LVL_MASK 0x60
119#define WCD934X_AMIC_PWR_LVL_SHIFT 0x5
120
121#define WCD934X_DEC_PWR_LVL_MASK 0x06
122#define WCD934X_DEC_PWR_LVL_LP 0x02
123#define WCD934X_DEC_PWR_LVL_HP 0x04
124#define WCD934X_DEC_PWR_LVL_DF 0x00
125#define WCD934X_STRING_LEN 100
126
127#define WCD934X_CDC_SIDETONE_IIR_COEFF_MAX 5
128#define WCD934X_DIG_CORE_REG_MIN WCD934X_CDC_ANC0_CLK_RESET_CTL
129#define WCD934X_DIG_CORE_REG_MAX 0xFFF
130
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +0530131#define WCD934X_CHILD_DEVICES_MAX 6
132
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +0530133#define WCD934X_MAX_MICBIAS 4
134#define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
135#define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
136#define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
137#define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
138
139#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
140#define CF_MIN_3DB_4HZ 0x0
141#define CF_MIN_3DB_75HZ 0x1
142#define CF_MIN_3DB_150HZ 0x2
143
144#define CPE_ERR_WDOG_BITE BIT(0)
145#define CPE_FATAL_IRQS CPE_ERR_WDOG_BITE
146
147#define WCD934X_MAD_AUDIO_FIRMWARE_PATH "wcd934x/wcd934x_mad_audio.bin"
148
149#define TAVIL_VERSION_ENTRY_SIZE 17
150
151#define WCD934X_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
152
153enum {
154 POWER_COLLAPSE,
155 POWER_RESUME,
156};
157
158static int dig_core_collapse_enable = 1;
159module_param(dig_core_collapse_enable, int, 0664);
160MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
161
162/* dig_core_collapse timer in seconds */
163static int dig_core_collapse_timer = (WCD934X_DIG_CORE_COLLAPSE_TIMER_MS/1000);
164module_param(dig_core_collapse_timer, int, 0664);
165MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
166
167#define TAVIL_HPH_REG_RANGE_1 (WCD934X_HPH_R_DAC_CTL - WCD934X_HPH_CNP_EN + 1)
168#define TAVIL_HPH_REG_RANGE_2 (WCD934X_HPH_NEW_ANA_HPH3 -\
169 WCD934X_HPH_NEW_ANA_HPH2 + 1)
170#define TAVIL_HPH_REG_RANGE_3 (WCD934X_HPH_NEW_INT_PA_RDAC_MISC3 -\
171 WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL + 1)
172#define TAVIL_HPH_TOTAL_REG (TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2 +\
173 TAVIL_HPH_REG_RANGE_3)
174
175enum {
176 VI_SENSE_1,
177 VI_SENSE_2,
178 AUDIO_NOMINAL,
179 HPH_PA_DELAY,
180 CLSH_Z_CONFIG,
181 ANC_MIC_AMIC1,
182 ANC_MIC_AMIC2,
183 ANC_MIC_AMIC3,
184 ANC_MIC_AMIC4,
Asish Bhattacharya84f7f732017-07-25 16:29:27 +0530185 CLK_INTERNAL,
186 CLK_MODE,
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +0530187};
188
189enum {
190 AIF1_PB = 0,
191 AIF1_CAP,
192 AIF2_PB,
193 AIF2_CAP,
194 AIF3_PB,
195 AIF3_CAP,
196 AIF4_PB,
197 AIF4_VIFEED,
198 AIF4_MAD_TX,
199 NUM_CODEC_DAIS,
200};
201
202enum {
203 INTn_1_INP_SEL_ZERO = 0,
204 INTn_1_INP_SEL_DEC0,
205 INTn_1_INP_SEL_DEC1,
206 INTn_1_INP_SEL_IIR0,
207 INTn_1_INP_SEL_IIR1,
208 INTn_1_INP_SEL_RX0,
209 INTn_1_INP_SEL_RX1,
210 INTn_1_INP_SEL_RX2,
211 INTn_1_INP_SEL_RX3,
212 INTn_1_INP_SEL_RX4,
213 INTn_1_INP_SEL_RX5,
214 INTn_1_INP_SEL_RX6,
215 INTn_1_INP_SEL_RX7,
216};
217
218enum {
219 INTn_2_INP_SEL_ZERO = 0,
220 INTn_2_INP_SEL_RX0,
221 INTn_2_INP_SEL_RX1,
222 INTn_2_INP_SEL_RX2,
223 INTn_2_INP_SEL_RX3,
224 INTn_2_INP_SEL_RX4,
225 INTn_2_INP_SEL_RX5,
226 INTn_2_INP_SEL_RX6,
227 INTn_2_INP_SEL_RX7,
228 INTn_2_INP_SEL_PROXIMITY,
229};
230
231enum {
232 INTERP_MAIN_PATH,
233 INTERP_MIX_PATH,
234};
235
236struct tavil_idle_detect_config {
237 u8 hph_idle_thr;
238 u8 hph_idle_detect_en;
239};
240
241struct tavil_cpr_reg_defaults {
242 int wr_data;
243 int wr_addr;
244};
245
246struct interp_sample_rate {
247 int sample_rate;
248 int rate_val;
249};
250
251static struct interp_sample_rate sr_val_tbl[] = {
252 {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
253 {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
254 {176400, 0xB}, {352800, 0xC},
255};
256
257static const struct wcd9xxx_ch tavil_rx_chs[WCD934X_RX_MAX] = {
258 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER, 0),
259 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 1, 1),
260 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 2, 2),
261 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 3, 3),
262 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 4, 4),
263 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 5, 5),
264 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 6, 6),
265 WCD9XXX_CH(WCD934X_RX_PORT_START_NUMBER + 7, 7),
266};
267
268static const struct wcd9xxx_ch tavil_tx_chs[WCD934X_TX_MAX] = {
269 WCD9XXX_CH(0, 0),
270 WCD9XXX_CH(1, 1),
271 WCD9XXX_CH(2, 2),
272 WCD9XXX_CH(3, 3),
273 WCD9XXX_CH(4, 4),
274 WCD9XXX_CH(5, 5),
275 WCD9XXX_CH(6, 6),
276 WCD9XXX_CH(7, 7),
277 WCD9XXX_CH(8, 8),
278 WCD9XXX_CH(9, 9),
279 WCD9XXX_CH(10, 10),
280 WCD9XXX_CH(11, 11),
281 WCD9XXX_CH(12, 12),
282 WCD9XXX_CH(13, 13),
283 WCD9XXX_CH(14, 14),
284 WCD9XXX_CH(15, 15),
285};
286
287static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
288 0, /* AIF1_PB */
289 BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF1_CAP */
290 0, /* AIF2_PB */
291 BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX), /* AIF2_CAP */
292 0, /* AIF3_PB */
293 BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX), /* AIF3_CAP */
294 0, /* AIF4_PB */
295};
296
297/* Codec supports 2 IIR filters */
298enum {
299 IIR0 = 0,
300 IIR1,
301 IIR_MAX,
302};
303
304/* Each IIR has 5 Filter Stages */
305enum {
306 BAND1 = 0,
307 BAND2,
308 BAND3,
309 BAND4,
310 BAND5,
311 BAND_MAX,
312};
313
314enum {
315 COMPANDER_1, /* HPH_L */
316 COMPANDER_2, /* HPH_R */
317 COMPANDER_3, /* LO1_DIFF */
318 COMPANDER_4, /* LO2_DIFF */
319 COMPANDER_5, /* LO3_SE - not used in Tavil */
320 COMPANDER_6, /* LO4_SE - not used in Tavil */
321 COMPANDER_7, /* SWR SPK CH1 */
322 COMPANDER_8, /* SWR SPK CH2 */
323 COMPANDER_MAX,
324};
325
326enum {
327 ASRC_IN_HPHL,
328 ASRC_IN_LO1,
329 ASRC_IN_HPHR,
330 ASRC_IN_LO2,
331 ASRC_IN_SPKR1,
332 ASRC_IN_SPKR2,
333 ASRC_INVALID,
334};
335
336enum {
337 ASRC0,
338 ASRC1,
339 ASRC2,
340 ASRC3,
341 ASRC_MAX,
342};
343
344enum {
345 CONV_88P2K_TO_384K,
346 CONV_96K_TO_352P8K,
347 CONV_352P8K_TO_384K,
348 CONV_384K_TO_352P8K,
349 CONV_384K_TO_384K,
350 CONV_96K_TO_384K,
351};
352
353static struct afe_param_slimbus_slave_port_cfg tavil_slimbus_slave_port_cfg = {
354 .minor_version = 1,
355 .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
356 .slave_dev_pgd_la = 0,
357 .slave_dev_intfdev_la = 0,
358 .bit_width = 16,
359 .data_format = 0,
360 .num_channels = 1
361};
362
363static struct afe_param_cdc_reg_page_cfg tavil_cdc_reg_page_cfg = {
364 .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
365 .enable = 1,
366 .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
367};
368
369static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
370 {
371 1,
372 (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_MAIN_CTL_1),
373 HW_MAD_AUDIO_ENABLE, 0x1, WCD934X_REG_BITS, 0
374 },
375 {
376 1,
377 (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_3),
378 HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD934X_REG_BITS, 0
379 },
380 {
381 1,
382 (WCD934X_REGISTER_START_OFFSET + WCD934X_SOC_MAD_AUDIO_CTL_4),
383 HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD934X_REG_BITS, 0
384 },
385 {
386 1,
387 (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_CFG),
388 MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD934X_REG_BITS, 0
389 },
390 {
391 1,
392 (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_MASK3),
393 MAD_AUDIO_INT_MASK_REG, 0x1, WCD934X_REG_BITS, 0
394 },
395 {
396 1,
397 (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_STATUS3),
398 MAD_AUDIO_INT_STATUS_REG, 0x1, WCD934X_REG_BITS, 0
399 },
400 {
401 1,
402 (WCD934X_REGISTER_START_OFFSET + WCD934X_INTR_PIN2_CLEAR3),
403 MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD934X_REG_BITS, 0
404 },
405 {
406 1,
407 (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
408 SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
409 },
410 {
411 1,
412 (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_TX_BASE),
413 SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
414 },
415 {
416 1,
417 (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
418 SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD934X_REG_BITS, 0x1
419 },
420 {
421 1,
422 (WCD934X_REGISTER_START_OFFSET + WCD934X_SB_PGD_PORT_RX_BASE),
423 SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD934X_REG_BITS, 0x1
424 },
425 {
426 1,
427 (WCD934X_REGISTER_START_OFFSET +
428 WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
429 AANC_FF_GAIN_ADAPTIVE, 0x4, WCD934X_REG_BITS, 0
430 },
431 {
432 1,
433 (WCD934X_REGISTER_START_OFFSET +
434 WCD934X_CDC_ANC0_IIR_ADAPT_CTL),
435 AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD934X_REG_BITS, 0
436 },
437 {
438 1,
439 (WCD934X_REGISTER_START_OFFSET +
440 WCD934X_CDC_ANC0_FF_A_GAIN_CTL),
441 AANC_GAIN_CONTROL, 0xFF, WCD934X_REG_BITS, 0
442 },
443 {
444 1,
445 (WCD934X_REGISTER_START_OFFSET +
446 SB_PGD_TX_PORT_MULTI_CHANNEL_0(0)),
447 SB_PGD_TX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
448 },
449 {
450 1,
451 (WCD934X_REGISTER_START_OFFSET +
452 SB_PGD_TX_PORT_MULTI_CHANNEL_1(0)),
453 SB_PGD_TX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
454 },
455 {
456 1,
457 (WCD934X_REGISTER_START_OFFSET +
458 SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x180, 0)),
459 SB_PGD_RX_PORTn_MULTI_CHNL_0, 0xFF, WCD934X_REG_BITS, 0x4
460 },
461 {
462 1,
463 (WCD934X_REGISTER_START_OFFSET +
464 SB_PGD_RX_PORT_MULTI_CHANNEL_0(0x181, 0)),
465 SB_PGD_RX_PORTn_MULTI_CHNL_1, 0xFF, WCD934X_REG_BITS, 0x4
466 },
467};
468
469static struct afe_param_cdc_reg_cfg_data tavil_audio_reg_cfg = {
470 .num_registers = ARRAY_SIZE(audio_reg_cfg),
471 .reg_data = audio_reg_cfg,
472};
473
474static struct afe_param_id_cdc_aanc_version tavil_cdc_aanc_version = {
475 .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
476 .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
477};
478
479static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
480static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
481static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
482
483#define WCD934X_TX_UNMUTE_DELAY_MS 40
484
485static int tx_unmute_delay = WCD934X_TX_UNMUTE_DELAY_MS;
486module_param(tx_unmute_delay, int, 0664);
487MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
488
489static void tavil_codec_set_tx_hold(struct snd_soc_codec *, u16, bool);
490
491/* Hold instance to soundwire platform device */
492struct tavil_swr_ctrl_data {
493 struct platform_device *swr_pdev;
494};
495
496struct wcd_swr_ctrl_platform_data {
497 void *handle; /* holds codec private data */
498 int (*read)(void *handle, int reg);
499 int (*write)(void *handle, int reg, int val);
500 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
501 int (*clk)(void *handle, bool enable);
502 int (*handle_irq)(void *handle,
503 irqreturn_t (*swrm_irq_handler)(int irq, void *data),
504 void *swrm_handle, int action);
505};
506
507/* Holds all Soundwire and speaker related information */
508struct wcd934x_swr {
509 struct tavil_swr_ctrl_data *ctrl_data;
510 struct wcd_swr_ctrl_platform_data plat_data;
511 struct mutex read_mutex;
512 struct mutex write_mutex;
513 struct mutex clk_mutex;
514 int spkr_gain_offset;
515 int spkr_mode;
516 int clk_users;
517 int rx_7_count;
518 int rx_8_count;
519};
520
521struct tx_mute_work {
522 struct tavil_priv *tavil;
523 u8 decimator;
524 struct delayed_work dwork;
525};
526
527#define WCD934X_SPK_ANC_EN_DELAY_MS 350
528static int spk_anc_en_delay = WCD934X_SPK_ANC_EN_DELAY_MS;
529module_param(spk_anc_en_delay, int, 0664);
530MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
531
532struct spk_anc_work {
533 struct tavil_priv *tavil;
534 struct delayed_work dwork;
535};
536
537struct hpf_work {
538 struct tavil_priv *tavil;
539 u8 decimator;
540 u8 hpf_cut_off_freq;
541 struct delayed_work dwork;
542};
543
544struct tavil_priv {
545 struct device *dev;
546 struct wcd9xxx *wcd9xxx;
547 struct snd_soc_codec *codec;
548 u32 rx_bias_count;
549 s32 dmic_0_1_clk_cnt;
550 s32 dmic_2_3_clk_cnt;
551 s32 dmic_4_5_clk_cnt;
552 s32 micb_ref[TAVIL_MAX_MICBIAS];
553 s32 pullup_ref[TAVIL_MAX_MICBIAS];
554
555 /* ANC related */
556 u32 anc_slot;
557 bool anc_func;
558
559 /* compander */
560 int comp_enabled[COMPANDER_MAX];
561 int ear_spkr_gain;
562
563 /* class h specific data */
564 struct wcd_clsh_cdc_data clsh_d;
565 /* Tavil Interpolator Mode Select for EAR, HPH_L and HPH_R */
566 u32 hph_mode;
567
568 /* Mad switch reference count */
569 int mad_switch_cnt;
570
571 /* track tavil interface type */
572 u8 intf_type;
573
574 /* to track the status */
575 unsigned long status_mask;
576
577 struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
578
579 /* num of slim ports required */
580 struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
581 /* Port values for Rx and Tx codec_dai */
582 unsigned int rx_port_value[WCD934X_RX_MAX];
583 unsigned int tx_port_value;
584
585 struct wcd9xxx_resmgr_v2 *resmgr;
586 struct wcd934x_swr swr;
587 struct mutex micb_lock;
588
589 struct delayed_work power_gate_work;
590 struct mutex power_lock;
591
592 struct clk *wcd_ext_clk;
593
594 /* mbhc module */
595 struct wcd934x_mbhc *mbhc;
596
597 struct mutex codec_mutex;
598 struct work_struct tavil_add_child_devices_work;
599 struct hpf_work tx_hpf_work[WCD934X_NUM_DECIMATORS];
600 struct tx_mute_work tx_mute_dwork[WCD934X_NUM_DECIMATORS];
601 struct spk_anc_work spk_anc_dwork;
602
603 unsigned int vi_feed_value;
604
605 /* DSP control */
606 struct wcd_dsp_cntl *wdsp_cntl;
607
608 /* cal info for codec */
609 struct fw_info *fw_data;
610
611 /* Entry for version info */
612 struct snd_info_entry *entry;
613 struct snd_info_entry *version_entry;
614
615 /* SVS voting related */
616 struct mutex svs_mutex;
617 int svs_ref_cnt;
618
619 int native_clk_users;
620 /* ASRC users count */
621 int asrc_users[ASRC_MAX];
622 int asrc_output_mode[ASRC_MAX];
623 /* Main path clock users count */
624 int main_clk_users[WCD934X_NUM_INTERPOLATORS];
625 struct tavil_dsd_config *dsd_config;
626 struct tavil_idle_detect_config idle_det_cfg;
627
628 int power_active_ref;
629 int sidetone_coeff_array[IIR_MAX][BAND_MAX]
630 [WCD934X_CDC_SIDETONE_IIR_COEFF_MAX];
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +0530631
632 struct spi_device *spi;
633 struct platform_device *pdev_child_devices
634 [WCD934X_CHILD_DEVICES_MAX];
635 int child_count;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +0530636};
637
638static const struct tavil_reg_mask_val tavil_spkr_default[] = {
639 {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
640 {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
641 {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
642 {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
643 {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x50},
644 {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x50},
645};
646
647static const struct tavil_reg_mask_val tavil_spkr_mode1[] = {
648 {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x00},
649 {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x00},
650 {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x00},
651 {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x00},
652 {WCD934X_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
653 {WCD934X_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
654};
655
656static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil);
657
658/**
659 * tavil_set_spkr_gain_offset - offset the speaker path
660 * gain with the given offset value.
661 *
662 * @codec: codec instance
663 * @offset: Indicates speaker path gain offset value.
664 *
665 * Returns 0 on success or -EINVAL on error.
666 */
667int tavil_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
668{
669 struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
670
671 if (!priv)
672 return -EINVAL;
673
674 priv->swr.spkr_gain_offset = offset;
675 return 0;
676}
677EXPORT_SYMBOL(tavil_set_spkr_gain_offset);
678
679/**
680 * tavil_set_spkr_mode - Configures speaker compander and smartboost
681 * settings based on speaker mode.
682 *
683 * @codec: codec instance
684 * @mode: Indicates speaker configuration mode.
685 *
686 * Returns 0 on success or -EINVAL on error.
687 */
688int tavil_set_spkr_mode(struct snd_soc_codec *codec, int mode)
689{
690 struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
691 int i;
692 const struct tavil_reg_mask_val *regs;
693 int size;
694
695 if (!priv)
696 return -EINVAL;
697
698 switch (mode) {
699 case WCD934X_SPKR_MODE_1:
700 regs = tavil_spkr_mode1;
701 size = ARRAY_SIZE(tavil_spkr_mode1);
702 break;
703 default:
704 regs = tavil_spkr_default;
705 size = ARRAY_SIZE(tavil_spkr_default);
706 break;
707 }
708
709 priv->swr.spkr_mode = mode;
710 for (i = 0; i < size; i++)
711 snd_soc_update_bits(codec, regs[i].reg,
712 regs[i].mask, regs[i].val);
713 return 0;
714}
715EXPORT_SYMBOL(tavil_set_spkr_mode);
716
717/**
718 * tavil_get_afe_config - returns specific codec configuration to afe to write
719 *
720 * @codec: codec instance
721 * @config_type: Indicates type of configuration to write.
722 */
723void *tavil_get_afe_config(struct snd_soc_codec *codec,
724 enum afe_config_type config_type)
725{
726 struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
727
728 switch (config_type) {
729 case AFE_SLIMBUS_SLAVE_CONFIG:
730 return &priv->slimbus_slave_cfg;
731 case AFE_CDC_REGISTERS_CONFIG:
732 return &tavil_audio_reg_cfg;
733 case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
734 return &tavil_slimbus_slave_port_cfg;
735 case AFE_AANC_VERSION:
736 return &tavil_cdc_aanc_version;
737 case AFE_CDC_REGISTER_PAGE_CONFIG:
738 return &tavil_cdc_reg_page_cfg;
739 default:
740 dev_info(codec->dev, "%s: Unknown config_type 0x%x\n",
741 __func__, config_type);
742 return NULL;
743 }
744}
745EXPORT_SYMBOL(tavil_get_afe_config);
746
747static bool is_tavil_playback_dai(int dai_id)
748{
749 if ((dai_id == AIF1_PB) || (dai_id == AIF2_PB) ||
750 (dai_id == AIF3_PB) || (dai_id == AIF4_PB))
751 return true;
752
753 return false;
754}
755
756static int tavil_find_playback_dai_id_for_port(int port_id,
757 struct tavil_priv *tavil)
758{
759 struct wcd9xxx_codec_dai_data *dai;
760 struct wcd9xxx_ch *ch;
761 int i, slv_port_id;
762
763 for (i = AIF1_PB; i < NUM_CODEC_DAIS; i++) {
764 if (!is_tavil_playback_dai(i))
765 continue;
766
767 dai = &tavil->dai[i];
768 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
769 slv_port_id = wcd9xxx_get_slave_port(ch->ch_num);
770 if ((slv_port_id > 0) && (slv_port_id == port_id))
771 return i;
772 }
773 }
774
775 return -EINVAL;
776}
777
778static void tavil_vote_svs(struct tavil_priv *tavil, bool vote)
779{
780 struct wcd9xxx *wcd9xxx;
781
782 wcd9xxx = tavil->wcd9xxx;
783
784 mutex_lock(&tavil->svs_mutex);
785 if (vote) {
786 tavil->svs_ref_cnt++;
787 if (tavil->svs_ref_cnt == 1)
788 regmap_update_bits(wcd9xxx->regmap,
789 WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
790 0x01, 0x01);
791 } else {
792 /* Do not decrement ref count if it is already 0 */
793 if (tavil->svs_ref_cnt == 0)
794 goto done;
795
796 tavil->svs_ref_cnt--;
797 if (tavil->svs_ref_cnt == 0)
798 regmap_update_bits(wcd9xxx->regmap,
799 WCD934X_CPE_SS_PWR_SYS_PSTATE_CTL_0,
800 0x01, 0x00);
801 }
802done:
803 dev_dbg(tavil->dev, "%s: vote = %s, updated ref cnt = %u\n", __func__,
804 vote ? "vote" : "Unvote", tavil->svs_ref_cnt);
805 mutex_unlock(&tavil->svs_mutex);
806}
807
808static int tavil_get_anc_slot(struct snd_kcontrol *kcontrol,
809 struct snd_ctl_elem_value *ucontrol)
810{
811 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
812 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
813
814 ucontrol->value.integer.value[0] = tavil->anc_slot;
815 return 0;
816}
817
818static int tavil_put_anc_slot(struct snd_kcontrol *kcontrol,
819 struct snd_ctl_elem_value *ucontrol)
820{
821 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
822 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
823
824 tavil->anc_slot = ucontrol->value.integer.value[0];
825 return 0;
826}
827
828static int tavil_get_anc_func(struct snd_kcontrol *kcontrol,
829 struct snd_ctl_elem_value *ucontrol)
830{
831 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
832 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
833
834 ucontrol->value.integer.value[0] = (tavil->anc_func == true ? 1 : 0);
835 return 0;
836}
837
838static int tavil_put_anc_func(struct snd_kcontrol *kcontrol,
839 struct snd_ctl_elem_value *ucontrol)
840{
841 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
842 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
843 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
844
845 mutex_lock(&tavil->codec_mutex);
846 tavil->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
847 dev_dbg(codec->dev, "%s: anc_func %x", __func__, tavil->anc_func);
848
849 if (tavil->anc_func == true) {
850 snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
851 snd_soc_dapm_enable_pin(dapm, "ANC EAR");
852 snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
853 snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
854 snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
855 snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
856 snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
857 snd_soc_dapm_disable_pin(dapm, "EAR PA");
858 snd_soc_dapm_disable_pin(dapm, "EAR");
859 snd_soc_dapm_disable_pin(dapm, "HPHL PA");
860 snd_soc_dapm_disable_pin(dapm, "HPHR PA");
861 snd_soc_dapm_disable_pin(dapm, "HPHL");
862 snd_soc_dapm_disable_pin(dapm, "HPHR");
863 } else {
864 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
865 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
866 snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
867 snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
868 snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
869 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
870 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
871 snd_soc_dapm_enable_pin(dapm, "EAR PA");
872 snd_soc_dapm_enable_pin(dapm, "EAR");
873 snd_soc_dapm_enable_pin(dapm, "HPHL");
874 snd_soc_dapm_enable_pin(dapm, "HPHR");
875 snd_soc_dapm_enable_pin(dapm, "HPHL PA");
876 snd_soc_dapm_enable_pin(dapm, "HPHR PA");
877 }
878 mutex_unlock(&tavil->codec_mutex);
879
880 snd_soc_dapm_sync(dapm);
881 return 0;
882}
883
884static int tavil_codec_enable_anc(struct snd_soc_dapm_widget *w,
885 struct snd_kcontrol *kcontrol, int event)
886{
887 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
888 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
889 const char *filename;
890 const struct firmware *fw;
891 int i;
892 int ret = 0;
893 int num_anc_slots;
894 struct wcd9xxx_anc_header *anc_head;
895 struct firmware_cal *hwdep_cal = NULL;
896 u32 anc_writes_size = 0;
897 u32 anc_cal_size = 0;
898 int anc_size_remaining;
899 u32 *anc_ptr;
900 u16 reg;
901 u8 mask, val;
902 size_t cal_size;
903 const void *data;
904
905 if (!tavil->anc_func)
906 return 0;
907
908 switch (event) {
909 case SND_SOC_DAPM_PRE_PMU:
910 hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_ANC_CAL);
911 if (hwdep_cal) {
912 data = hwdep_cal->data;
913 cal_size = hwdep_cal->size;
914 dev_dbg(codec->dev, "%s: using hwdep calibration, cal_size %zd",
915 __func__, cal_size);
916 } else {
917 filename = "WCD934X/WCD934X_anc.bin";
918 ret = request_firmware(&fw, filename, codec->dev);
919 if (ret < 0) {
920 dev_err(codec->dev, "%s: Failed to acquire ANC data: %d\n",
921 __func__, ret);
922 return ret;
923 }
924 if (!fw) {
925 dev_err(codec->dev, "%s: Failed to get anc fw\n",
926 __func__);
927 return -ENODEV;
928 }
929 data = fw->data;
930 cal_size = fw->size;
931 dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
932 __func__);
933 }
934 if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
935 dev_err(codec->dev, "%s: Invalid cal_size %zd\n",
936 __func__, cal_size);
937 ret = -EINVAL;
938 goto err;
939 }
940 /* First number is the number of register writes */
941 anc_head = (struct wcd9xxx_anc_header *)(data);
942 anc_ptr = (u32 *)(data + sizeof(struct wcd9xxx_anc_header));
943 anc_size_remaining = cal_size -
944 sizeof(struct wcd9xxx_anc_header);
945 num_anc_slots = anc_head->num_anc_slots;
946
947 if (tavil->anc_slot >= num_anc_slots) {
948 dev_err(codec->dev, "%s: Invalid ANC slot selected\n",
949 __func__);
950 ret = -EINVAL;
951 goto err;
952 }
953 for (i = 0; i < num_anc_slots; i++) {
954 if (anc_size_remaining < WCD934X_PACKED_REG_SIZE) {
955 dev_err(codec->dev, "%s: Invalid register format\n",
956 __func__);
957 ret = -EINVAL;
958 goto err;
959 }
960 anc_writes_size = (u32)(*anc_ptr);
961 anc_size_remaining -= sizeof(u32);
962 anc_ptr += 1;
963
964 if ((anc_writes_size * WCD934X_PACKED_REG_SIZE) >
965 anc_size_remaining) {
966 dev_err(codec->dev, "%s: Invalid register format\n",
967 __func__);
968 ret = -EINVAL;
969 goto err;
970 }
971
972 if (tavil->anc_slot == i)
973 break;
974
975 anc_size_remaining -= (anc_writes_size *
976 WCD934X_PACKED_REG_SIZE);
977 anc_ptr += anc_writes_size;
978 }
979 if (i == num_anc_slots) {
980 dev_err(codec->dev, "%s: Selected ANC slot not present\n",
981 __func__);
982 ret = -EINVAL;
983 goto err;
984 }
985
986 anc_cal_size = anc_writes_size;
987 for (i = 0; i < anc_writes_size; i++) {
988 WCD934X_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
989 snd_soc_write(codec, reg, (val & mask));
990 }
991
992 /* Rate converter clk enable and set bypass mode */
993 if (!strcmp(w->name, "RX INT0 DAC") ||
994 !strcmp(w->name, "RX INT1 DAC") ||
995 !strcmp(w->name, "ANC SPK1 PA")) {
996 snd_soc_update_bits(codec,
997 WCD934X_CDC_ANC0_RC_COMMON_CTL,
998 0x05, 0x05);
999 if (!strcmp(w->name, "RX INT1 DAC")) {
1000 snd_soc_update_bits(codec,
1001 WCD934X_CDC_ANC0_FIFO_COMMON_CTL,
1002 0x66, 0x66);
1003 }
1004 } else if (!strcmp(w->name, "RX INT2 DAC")) {
1005 snd_soc_update_bits(codec,
1006 WCD934X_CDC_ANC1_RC_COMMON_CTL,
1007 0x05, 0x05);
1008 snd_soc_update_bits(codec,
1009 WCD934X_CDC_ANC1_FIFO_COMMON_CTL,
1010 0x66, 0x66);
1011 }
1012 if (!strcmp(w->name, "RX INT1 DAC"))
1013 snd_soc_update_bits(codec,
1014 WCD934X_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
1015 else if (!strcmp(w->name, "RX INT2 DAC"))
1016 snd_soc_update_bits(codec,
1017 WCD934X_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
1018
1019 if (!hwdep_cal)
1020 release_firmware(fw);
1021 break;
1022
1023 case SND_SOC_DAPM_POST_PMU:
1024 if (!strcmp(w->name, "ANC HPHL PA") ||
1025 !strcmp(w->name, "ANC HPHR PA")) {
1026 /* Remove ANC Rx from reset */
1027 snd_soc_update_bits(codec,
1028 WCD934X_CDC_ANC0_CLK_RESET_CTL,
1029 0x08, 0x00);
1030 snd_soc_update_bits(codec,
1031 WCD934X_CDC_ANC1_CLK_RESET_CTL,
1032 0x08, 0x00);
1033 }
1034
1035 break;
1036
1037 case SND_SOC_DAPM_POST_PMD:
1038 snd_soc_update_bits(codec, WCD934X_CDC_ANC0_RC_COMMON_CTL,
1039 0x05, 0x00);
1040 if (!strcmp(w->name, "ANC EAR PA") ||
1041 !strcmp(w->name, "ANC SPK1 PA") ||
1042 !strcmp(w->name, "ANC HPHL PA")) {
1043 snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
1044 0x30, 0x00);
1045 msleep(50);
1046 snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_1_CTL,
1047 0x01, 0x00);
1048 snd_soc_update_bits(codec,
1049 WCD934X_CDC_ANC0_CLK_RESET_CTL,
1050 0x38, 0x38);
1051 snd_soc_update_bits(codec,
1052 WCD934X_CDC_ANC0_CLK_RESET_CTL,
1053 0x07, 0x00);
1054 snd_soc_update_bits(codec,
1055 WCD934X_CDC_ANC0_CLK_RESET_CTL,
1056 0x38, 0x00);
1057 } else if (!strcmp(w->name, "ANC HPHR PA")) {
1058 snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
1059 0x30, 0x00);
1060 msleep(50);
1061 snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_1_CTL,
1062 0x01, 0x00);
1063 snd_soc_update_bits(codec,
1064 WCD934X_CDC_ANC1_CLK_RESET_CTL,
1065 0x38, 0x38);
1066 snd_soc_update_bits(codec,
1067 WCD934X_CDC_ANC1_CLK_RESET_CTL,
1068 0x07, 0x00);
1069 snd_soc_update_bits(codec,
1070 WCD934X_CDC_ANC1_CLK_RESET_CTL,
1071 0x38, 0x00);
1072 }
1073 break;
1074 }
1075
1076 return 0;
1077err:
1078 if (!hwdep_cal)
1079 release_firmware(fw);
1080 return ret;
1081}
1082
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05301083static int tavil_get_clkmode(struct snd_kcontrol *kcontrol,
1084 struct snd_ctl_elem_value *ucontrol)
1085{
1086 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
1087 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1088
1089 if (test_bit(CLK_MODE, &tavil_p->status_mask))
1090 ucontrol->value.enumerated.item[0] = 1;
1091 else
1092 ucontrol->value.enumerated.item[0] = 0;
1093
1094 dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
1095 test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
1096
1097 return 0;
1098}
1099
1100static int tavil_put_clkmode(struct snd_kcontrol *kcontrol,
1101 struct snd_ctl_elem_value *ucontrol)
1102{
1103 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
1104 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1105
1106 if (ucontrol->value.enumerated.item[0])
1107 set_bit(CLK_MODE, &tavil_p->status_mask);
1108 else
1109 clear_bit(CLK_MODE, &tavil_p->status_mask);
1110
1111 dev_dbg(codec->dev, "%s: is_low_power_clock: %s\n", __func__,
1112 test_bit(CLK_MODE, &tavil_p->status_mask) ? "true" : "false");
1113
1114 return 0;
1115}
1116
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301117static int tavil_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
1118 struct snd_ctl_elem_value *ucontrol)
1119{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301120 struct snd_soc_dapm_widget *widget =
1121 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301122 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1123 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1124
1125 ucontrol->value.integer.value[0] = tavil_p->vi_feed_value;
1126
1127 return 0;
1128}
1129
1130static int tavil_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
1131 struct snd_ctl_elem_value *ucontrol)
1132{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301133 struct snd_soc_dapm_widget *widget =
1134 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301135 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1136 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1137 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1138 struct soc_multi_mixer_control *mixer =
1139 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1140 u32 dai_id = widget->shift;
1141 u32 port_id = mixer->shift;
1142 u32 enable = ucontrol->value.integer.value[0];
1143
1144 dev_dbg(codec->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
1145 __func__, enable, port_id, dai_id);
1146
1147 tavil_p->vi_feed_value = ucontrol->value.integer.value[0];
1148
1149 mutex_lock(&tavil_p->codec_mutex);
1150 if (enable) {
1151 if (port_id == WCD934X_TX14 && !test_bit(VI_SENSE_1,
1152 &tavil_p->status_mask)) {
1153 list_add_tail(&core->tx_chs[WCD934X_TX14].list,
1154 &tavil_p->dai[dai_id].wcd9xxx_ch_list);
1155 set_bit(VI_SENSE_1, &tavil_p->status_mask);
1156 }
1157 if (port_id == WCD934X_TX15 && !test_bit(VI_SENSE_2,
1158 &tavil_p->status_mask)) {
1159 list_add_tail(&core->tx_chs[WCD934X_TX15].list,
1160 &tavil_p->dai[dai_id].wcd9xxx_ch_list);
1161 set_bit(VI_SENSE_2, &tavil_p->status_mask);
1162 }
1163 } else {
1164 if (port_id == WCD934X_TX14 && test_bit(VI_SENSE_1,
1165 &tavil_p->status_mask)) {
1166 list_del_init(&core->tx_chs[WCD934X_TX14].list);
1167 clear_bit(VI_SENSE_1, &tavil_p->status_mask);
1168 }
1169 if (port_id == WCD934X_TX15 && test_bit(VI_SENSE_2,
1170 &tavil_p->status_mask)) {
1171 list_del_init(&core->tx_chs[WCD934X_TX15].list);
1172 clear_bit(VI_SENSE_2, &tavil_p->status_mask);
1173 }
1174 }
1175 mutex_unlock(&tavil_p->codec_mutex);
1176 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
1177
1178 return 0;
1179}
1180
1181static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
1182 struct snd_ctl_elem_value *ucontrol)
1183{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301184 struct snd_soc_dapm_widget *widget =
1185 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301186 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1187 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1188
1189 ucontrol->value.integer.value[0] = tavil_p->tx_port_value;
1190 return 0;
1191}
1192
1193static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
1194 struct snd_ctl_elem_value *ucontrol)
1195{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301196 struct snd_soc_dapm_widget *widget =
1197 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301198 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1199 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1200 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1201 struct snd_soc_dapm_update *update = NULL;
1202 struct soc_multi_mixer_control *mixer =
1203 ((struct soc_multi_mixer_control *)kcontrol->private_value);
1204 u32 dai_id = widget->shift;
1205 u32 port_id = mixer->shift;
1206 u32 enable = ucontrol->value.integer.value[0];
1207 u32 vtable;
1208
1209 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1210 __func__,
1211 widget->name, ucontrol->id.name, tavil_p->tx_port_value,
1212 widget->shift, ucontrol->value.integer.value[0]);
1213
1214 mutex_lock(&tavil_p->codec_mutex);
1215 if (dai_id >= ARRAY_SIZE(vport_slim_check_table)) {
1216 dev_err(codec->dev, "%s: dai_id: %d, out of bounds\n",
1217 __func__, dai_id);
1218 mutex_unlock(&tavil_p->codec_mutex);
1219 return -EINVAL;
1220 }
1221 vtable = vport_slim_check_table[dai_id];
1222
1223 switch (dai_id) {
1224 case AIF1_CAP:
1225 case AIF2_CAP:
1226 case AIF3_CAP:
1227 /* only add to the list if value not set */
1228 if (enable && !(tavil_p->tx_port_value & 1 << port_id)) {
1229 if (wcd9xxx_tx_vport_validation(vtable, port_id,
1230 tavil_p->dai, NUM_CODEC_DAIS)) {
1231 dev_dbg(codec->dev, "%s: TX%u is used by other virtual port\n",
1232 __func__, port_id);
1233 mutex_unlock(&tavil_p->codec_mutex);
1234 return 0;
1235 }
1236 tavil_p->tx_port_value |= 1 << port_id;
1237 list_add_tail(&core->tx_chs[port_id].list,
1238 &tavil_p->dai[dai_id].wcd9xxx_ch_list);
1239 } else if (!enable && (tavil_p->tx_port_value &
1240 1 << port_id)) {
1241 tavil_p->tx_port_value &= ~(1 << port_id);
1242 list_del_init(&core->tx_chs[port_id].list);
1243 } else {
1244 if (enable)
1245 dev_dbg(codec->dev, "%s: TX%u port is used by\n"
1246 "this virtual port\n",
1247 __func__, port_id);
1248 else
1249 dev_dbg(codec->dev, "%s: TX%u port is not used by\n"
1250 "this virtual port\n",
1251 __func__, port_id);
1252 /* avoid update power function */
1253 mutex_unlock(&tavil_p->codec_mutex);
1254 return 0;
1255 }
1256 break;
1257 case AIF4_MAD_TX:
1258 break;
1259 default:
1260 dev_err(codec->dev, "Unknown AIF %d\n", dai_id);
1261 mutex_unlock(&tavil_p->codec_mutex);
1262 return -EINVAL;
1263 }
1264 dev_dbg(codec->dev, "%s: name %s sname %s updated value %u shift %d\n",
1265 __func__, widget->name, widget->sname, tavil_p->tx_port_value,
1266 widget->shift);
1267
1268 mutex_unlock(&tavil_p->codec_mutex);
1269 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
1270
1271 return 0;
1272}
1273
1274static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
1275 struct snd_ctl_elem_value *ucontrol)
1276{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301277 struct snd_soc_dapm_widget *widget =
1278 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301279 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1280 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1281
1282 ucontrol->value.enumerated.item[0] =
1283 tavil_p->rx_port_value[widget->shift];
1284 return 0;
1285}
1286
1287static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
1288 struct snd_ctl_elem_value *ucontrol)
1289{
Asish Bhattacharya34504582017-08-08 12:55:01 +05301290 struct snd_soc_dapm_widget *widget =
1291 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301292 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
1293 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1294 struct wcd9xxx *core = dev_get_drvdata(codec->dev->parent);
1295 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1296 struct snd_soc_dapm_update *update = NULL;
1297 unsigned int rx_port_value;
1298 u32 port_id = widget->shift;
1299
1300 tavil_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
1301 rx_port_value = tavil_p->rx_port_value[port_id];
1302
1303 mutex_lock(&tavil_p->codec_mutex);
1304 dev_dbg(codec->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
1305 __func__, widget->name, ucontrol->id.name,
1306 rx_port_value, widget->shift,
1307 ucontrol->value.integer.value[0]);
1308
1309 /* value need to match the Virtual port and AIF number */
1310 switch (rx_port_value) {
1311 case 0:
1312 list_del_init(&core->rx_chs[port_id].list);
1313 break;
1314 case 1:
1315 if (wcd9xxx_rx_vport_validation(port_id +
1316 WCD934X_RX_PORT_START_NUMBER,
1317 &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
1318 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1319 __func__, port_id);
1320 goto rtn;
1321 }
1322 list_add_tail(&core->rx_chs[port_id].list,
1323 &tavil_p->dai[AIF1_PB].wcd9xxx_ch_list);
1324 break;
1325 case 2:
1326 if (wcd9xxx_rx_vport_validation(port_id +
1327 WCD934X_RX_PORT_START_NUMBER,
1328 &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
1329 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1330 __func__, port_id);
1331 goto rtn;
1332 }
1333 list_add_tail(&core->rx_chs[port_id].list,
1334 &tavil_p->dai[AIF2_PB].wcd9xxx_ch_list);
1335 break;
1336 case 3:
1337 if (wcd9xxx_rx_vport_validation(port_id +
1338 WCD934X_RX_PORT_START_NUMBER,
1339 &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
1340 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1341 __func__, port_id);
1342 goto rtn;
1343 }
1344 list_add_tail(&core->rx_chs[port_id].list,
1345 &tavil_p->dai[AIF3_PB].wcd9xxx_ch_list);
1346 break;
1347 case 4:
1348 if (wcd9xxx_rx_vport_validation(port_id +
1349 WCD934X_RX_PORT_START_NUMBER,
1350 &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
1351 dev_dbg(codec->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
1352 __func__, port_id);
1353 goto rtn;
1354 }
1355 list_add_tail(&core->rx_chs[port_id].list,
1356 &tavil_p->dai[AIF4_PB].wcd9xxx_ch_list);
1357 break;
1358 default:
1359 dev_err(codec->dev, "Unknown AIF %d\n", rx_port_value);
1360 goto err;
1361 }
1362rtn:
1363 mutex_unlock(&tavil_p->codec_mutex);
1364 snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
1365 rx_port_value, e, update);
1366
1367 return 0;
1368err:
1369 mutex_unlock(&tavil_p->codec_mutex);
1370 return -EINVAL;
1371}
1372
1373static void tavil_codec_enable_slim_port_intr(
1374 struct wcd9xxx_codec_dai_data *dai,
1375 struct snd_soc_codec *codec)
1376{
1377 struct wcd9xxx_ch *ch;
1378 int port_num = 0;
1379 unsigned short reg = 0;
1380 u8 val = 0;
1381 struct tavil_priv *tavil_p;
1382
1383 if (!dai || !codec) {
1384 pr_err("%s: Invalid params\n", __func__);
1385 return;
1386 }
1387
1388 tavil_p = snd_soc_codec_get_drvdata(codec);
1389 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
1390 if (ch->port >= WCD934X_RX_PORT_START_NUMBER) {
1391 port_num = ch->port - WCD934X_RX_PORT_START_NUMBER;
1392 reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + (port_num / 8);
1393 val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
1394 reg);
1395 if (!(val & BYTE_BIT_MASK(port_num))) {
1396 val |= BYTE_BIT_MASK(port_num);
1397 wcd9xxx_interface_reg_write(
1398 tavil_p->wcd9xxx, reg, val);
1399 val = wcd9xxx_interface_reg_read(
1400 tavil_p->wcd9xxx, reg);
1401 }
1402 } else {
1403 port_num = ch->port;
1404 reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
1405 val = wcd9xxx_interface_reg_read(tavil_p->wcd9xxx,
1406 reg);
1407 if (!(val & BYTE_BIT_MASK(port_num))) {
1408 val |= BYTE_BIT_MASK(port_num);
1409 wcd9xxx_interface_reg_write(tavil_p->wcd9xxx,
1410 reg, val);
1411 val = wcd9xxx_interface_reg_read(
1412 tavil_p->wcd9xxx, reg);
1413 }
1414 }
1415 }
1416}
1417
1418static int tavil_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
1419 bool up)
1420{
1421 int ret = 0;
1422 struct wcd9xxx_ch *ch;
1423
1424 if (up) {
1425 list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
1426 ret = wcd9xxx_get_slave_port(ch->ch_num);
1427 if (ret < 0) {
1428 pr_err("%s: Invalid slave port ID: %d\n",
1429 __func__, ret);
1430 ret = -EINVAL;
1431 } else {
1432 set_bit(ret, &dai->ch_mask);
1433 }
1434 }
1435 } else {
1436 ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
1437 msecs_to_jiffies(
1438 WCD934X_SLIM_CLOSE_TIMEOUT));
1439 if (!ret) {
1440 pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
1441 __func__, dai->ch_mask);
1442 ret = -ETIMEDOUT;
1443 } else {
1444 ret = 0;
1445 }
1446 }
1447 return ret;
1448}
1449
1450static void tavil_codec_mute_dsd(struct snd_soc_codec *codec,
1451 struct list_head *ch_list)
1452{
1453 u8 dsd0_in;
1454 u8 dsd1_in;
1455 struct wcd9xxx_ch *ch;
1456
1457 /* Read DSD Input Ports */
1458 dsd0_in = (snd_soc_read(codec, WCD934X_CDC_DSD0_CFG0) & 0x3C) >> 2;
1459 dsd1_in = (snd_soc_read(codec, WCD934X_CDC_DSD1_CFG0) & 0x3C) >> 2;
1460
1461 if ((dsd0_in == 0) && (dsd1_in == 0))
1462 return;
1463
1464 /*
1465 * Check if the ports getting disabled are connected to DSD inputs.
1466 * If connected, enable DSD mute to avoid DC entering into DSD Filter
1467 */
1468 list_for_each_entry(ch, ch_list, list) {
1469 if (ch->port == (dsd0_in + WCD934X_RX_PORT_START_NUMBER - 1))
1470 snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
1471 0x04, 0x04);
1472 if (ch->port == (dsd1_in + WCD934X_RX_PORT_START_NUMBER - 1))
1473 snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
1474 0x04, 0x04);
1475 }
1476}
1477
1478static int tavil_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
1479 struct snd_kcontrol *kcontrol,
1480 int event)
1481{
1482 struct wcd9xxx *core;
1483 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1484 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1485 int ret = 0;
1486 struct wcd9xxx_codec_dai_data *dai;
1487 struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
1488
1489 core = dev_get_drvdata(codec->dev->parent);
1490
1491 dev_dbg(codec->dev, "%s: event called! codec name %s num_dai %d\n"
1492 "stream name %s event %d\n",
1493 __func__, codec->component.name,
1494 codec->component.num_dai, w->sname, event);
1495
1496 dai = &tavil_p->dai[w->shift];
1497 dev_dbg(codec->dev, "%s: w->name %s w->shift %d event %d\n",
1498 __func__, w->name, w->shift, event);
1499
1500 switch (event) {
1501 case SND_SOC_DAPM_POST_PMU:
1502 dai->bus_down_in_recovery = false;
1503 tavil_codec_enable_slim_port_intr(dai, codec);
1504 (void) tavil_codec_enable_slim_chmask(dai, true);
1505 ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
1506 dai->rate, dai->bit_width,
1507 &dai->grph);
1508 break;
1509 case SND_SOC_DAPM_POST_PMD:
1510 if (dsd_conf)
1511 tavil_codec_mute_dsd(codec, &dai->wcd9xxx_ch_list);
1512
1513 ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
1514 dai->grph);
1515 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
1516 __func__, ret);
1517
1518 if (!dai->bus_down_in_recovery)
1519 ret = tavil_codec_enable_slim_chmask(dai, false);
1520 else
1521 dev_dbg(codec->dev,
1522 "%s: bus in recovery skip enable slim_chmask",
1523 __func__);
1524 ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
1525 dai->grph);
1526 break;
1527 }
1528 return ret;
1529}
1530
1531static int tavil_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
1532 struct snd_kcontrol *kcontrol,
1533 int event)
1534{
1535 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1536 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
1537 struct wcd9xxx_codec_dai_data *dai;
1538 struct wcd9xxx *core;
1539 int ret = 0;
1540
1541 dev_dbg(codec->dev,
1542 "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
1543 __func__, w->name, w->shift,
1544 codec->component.num_dai, w->sname);
1545
1546 dai = &tavil_p->dai[w->shift];
1547 core = dev_get_drvdata(codec->dev->parent);
1548
1549 switch (event) {
1550 case SND_SOC_DAPM_POST_PMU:
1551 dai->bus_down_in_recovery = false;
1552 tavil_codec_enable_slim_port_intr(dai, codec);
1553 (void) tavil_codec_enable_slim_chmask(dai, true);
1554 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
1555 dai->rate, dai->bit_width,
1556 &dai->grph);
1557 break;
1558 case SND_SOC_DAPM_POST_PMD:
1559 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
1560 dai->grph);
1561 if (!dai->bus_down_in_recovery)
1562 ret = tavil_codec_enable_slim_chmask(dai, false);
1563 if (ret < 0) {
1564 ret = wcd9xxx_disconnect_port(core,
1565 &dai->wcd9xxx_ch_list,
1566 dai->grph);
1567 dev_dbg(codec->dev, "%s: Disconnect RX port, ret = %d\n",
1568 __func__, ret);
1569 }
1570 break;
1571 }
1572 return ret;
1573}
1574
1575static int tavil_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
1576 struct snd_kcontrol *kcontrol,
1577 int event)
1578{
1579 struct wcd9xxx *core = NULL;
1580 struct snd_soc_codec *codec = NULL;
1581 struct tavil_priv *tavil_p = NULL;
1582 int ret = 0;
1583 struct wcd9xxx_codec_dai_data *dai = NULL;
1584
1585 codec = snd_soc_dapm_to_codec(w->dapm);
1586 tavil_p = snd_soc_codec_get_drvdata(codec);
1587 core = dev_get_drvdata(codec->dev->parent);
1588
1589 dev_dbg(codec->dev,
1590 "%s: num_dai %d stream name %s w->name %s event %d shift %d\n",
1591 __func__, codec->component.num_dai, w->sname,
1592 w->name, event, w->shift);
1593
1594 if (w->shift != AIF4_VIFEED) {
1595 pr_err("%s Error in enabling the tx path\n", __func__);
1596 ret = -EINVAL;
1597 goto done;
1598 }
1599 dai = &tavil_p->dai[w->shift];
1600 switch (event) {
1601 case SND_SOC_DAPM_POST_PMU:
1602 if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
1603 dev_dbg(codec->dev, "%s: spkr1 enabled\n", __func__);
1604 /* Enable V&I sensing */
1605 snd_soc_update_bits(codec,
1606 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
1607 snd_soc_update_bits(codec,
1608 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
1609 0x20);
1610 snd_soc_update_bits(codec,
1611 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
1612 snd_soc_update_bits(codec,
1613 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
1614 0x00);
1615 snd_soc_update_bits(codec,
1616 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
1617 snd_soc_update_bits(codec,
1618 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
1619 0x10);
1620 snd_soc_update_bits(codec,
1621 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
1622 snd_soc_update_bits(codec,
1623 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
1624 0x00);
1625 }
1626 if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
1627 pr_debug("%s: spkr2 enabled\n", __func__);
1628 /* Enable V&I sensing */
1629 snd_soc_update_bits(codec,
1630 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
1631 0x20);
1632 snd_soc_update_bits(codec,
1633 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
1634 0x20);
1635 snd_soc_update_bits(codec,
1636 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
1637 0x00);
1638 snd_soc_update_bits(codec,
1639 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
1640 0x00);
1641 snd_soc_update_bits(codec,
1642 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
1643 0x10);
1644 snd_soc_update_bits(codec,
1645 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
1646 0x10);
1647 snd_soc_update_bits(codec,
1648 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
1649 0x00);
1650 snd_soc_update_bits(codec,
1651 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
1652 0x00);
1653 }
1654 dai->bus_down_in_recovery = false;
1655 tavil_codec_enable_slim_port_intr(dai, codec);
1656 (void) tavil_codec_enable_slim_chmask(dai, true);
1657 ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
1658 dai->rate, dai->bit_width,
1659 &dai->grph);
1660 break;
1661 case SND_SOC_DAPM_POST_PMD:
1662 ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
1663 dai->grph);
1664 if (ret)
1665 dev_err(codec->dev, "%s error in close_slim_sch_tx %d\n",
1666 __func__, ret);
1667 if (!dai->bus_down_in_recovery)
1668 ret = tavil_codec_enable_slim_chmask(dai, false);
1669 if (ret < 0) {
1670 ret = wcd9xxx_disconnect_port(core,
1671 &dai->wcd9xxx_ch_list,
1672 dai->grph);
1673 dev_dbg(codec->dev, "%s: Disconnect TX port, ret = %d\n",
1674 __func__, ret);
1675 }
1676 if (test_bit(VI_SENSE_1, &tavil_p->status_mask)) {
1677 /* Disable V&I sensing */
1678 dev_dbg(codec->dev, "%s: spkr1 disabled\n", __func__);
1679 snd_soc_update_bits(codec,
1680 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
1681 snd_soc_update_bits(codec,
1682 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
1683 0x20);
1684 snd_soc_update_bits(codec,
1685 WCD934X_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
1686 snd_soc_update_bits(codec,
1687 WCD934X_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
1688 0x00);
1689 }
1690 if (test_bit(VI_SENSE_2, &tavil_p->status_mask)) {
1691 /* Disable V&I sensing */
1692 dev_dbg(codec->dev, "%s: spkr2 disabled\n", __func__);
1693 snd_soc_update_bits(codec,
1694 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
1695 0x20);
1696 snd_soc_update_bits(codec,
1697 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
1698 0x20);
1699 snd_soc_update_bits(codec,
1700 WCD934X_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
1701 0x00);
1702 snd_soc_update_bits(codec,
1703 WCD934X_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
1704 0x00);
1705 }
1706 break;
1707 }
1708done:
1709 return ret;
1710}
1711
1712static int tavil_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
1713 struct snd_kcontrol *kcontrol, int event)
1714{
1715 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1716 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
1717
1718 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1719
1720 switch (event) {
1721 case SND_SOC_DAPM_PRE_PMU:
1722 tavil->rx_bias_count++;
1723 if (tavil->rx_bias_count == 1) {
1724 snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
1725 0x01, 0x01);
1726 }
1727 break;
1728 case SND_SOC_DAPM_POST_PMD:
1729 tavil->rx_bias_count--;
1730 if (!tavil->rx_bias_count)
1731 snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
1732 0x01, 0x00);
1733 break;
1734 };
1735 dev_dbg(codec->dev, "%s: Current RX BIAS user count: %d\n", __func__,
1736 tavil->rx_bias_count);
1737
1738 return 0;
1739}
1740
1741static void tavil_spk_anc_update_callback(struct work_struct *work)
1742{
1743 struct spk_anc_work *spk_anc_dwork;
1744 struct tavil_priv *tavil;
1745 struct delayed_work *delayed_work;
1746 struct snd_soc_codec *codec;
1747
1748 delayed_work = to_delayed_work(work);
1749 spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
1750 tavil = spk_anc_dwork->tavil;
1751 codec = tavil->codec;
1752
1753 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0, 0x10, 0x10);
1754}
1755
1756static int tavil_codec_enable_spkr_anc(struct snd_soc_dapm_widget *w,
1757 struct snd_kcontrol *kcontrol,
1758 int event)
1759{
1760 int ret = 0;
1761 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1762 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
1763
1764 if (!tavil->anc_func)
1765 return 0;
1766
1767 dev_dbg(codec->dev, "%s: w: %s event: %d anc: %d\n", __func__,
1768 w->name, event, tavil->anc_func);
1769
1770 switch (event) {
1771 case SND_SOC_DAPM_PRE_PMU:
1772 ret = tavil_codec_enable_anc(w, kcontrol, event);
1773 schedule_delayed_work(&tavil->spk_anc_dwork.dwork,
1774 msecs_to_jiffies(spk_anc_en_delay));
1775 break;
1776 case SND_SOC_DAPM_POST_PMD:
1777 cancel_delayed_work_sync(&tavil->spk_anc_dwork.dwork);
1778 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_CFG0,
1779 0x10, 0x00);
1780 ret = tavil_codec_enable_anc(w, kcontrol, event);
1781 break;
1782 }
1783 return ret;
1784}
1785
1786static int tavil_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
1787 struct snd_kcontrol *kcontrol,
1788 int event)
1789{
1790 int ret = 0;
1791 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1792
1793 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1794
1795 switch (event) {
1796 case SND_SOC_DAPM_POST_PMU:
1797 /*
1798 * 5ms sleep is required after PA is enabled as per
1799 * HW requirement
1800 */
1801 usleep_range(5000, 5500);
1802 snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CTL,
1803 0x10, 0x00);
1804 /* Remove mix path mute if it is enabled */
1805 if ((snd_soc_read(codec, WCD934X_CDC_RX0_RX_PATH_MIX_CTL)) &
1806 0x10)
1807 snd_soc_update_bits(codec,
1808 WCD934X_CDC_RX0_RX_PATH_MIX_CTL,
1809 0x10, 0x00);
1810 break;
1811 case SND_SOC_DAPM_POST_PMD:
1812 /*
1813 * 5ms sleep is required after PA is disabled as per
1814 * HW requirement
1815 */
1816 usleep_range(5000, 5500);
1817
1818 if (!(strcmp(w->name, "ANC EAR PA"))) {
1819 ret = tavil_codec_enable_anc(w, kcontrol, event);
1820 snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
1821 0x10, 0x00);
1822 }
1823 break;
1824 };
1825
1826 return ret;
1827}
1828
1829static void tavil_codec_override(struct snd_soc_codec *codec, int mode,
1830 int event)
1831{
1832 if (mode == CLS_AB || mode == CLS_AB_HIFI) {
1833 switch (event) {
1834 case SND_SOC_DAPM_PRE_PMU:
1835 case SND_SOC_DAPM_POST_PMU:
1836 snd_soc_update_bits(codec,
1837 WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
1838 break;
1839 case SND_SOC_DAPM_POST_PMD:
1840 snd_soc_update_bits(codec,
1841 WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
1842 break;
1843 }
1844 }
1845}
1846
1847static void tavil_codec_clear_anc_tx_hold(struct tavil_priv *tavil)
1848{
1849 if (test_and_clear_bit(ANC_MIC_AMIC1, &tavil->status_mask))
1850 tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC1, false);
1851 if (test_and_clear_bit(ANC_MIC_AMIC2, &tavil->status_mask))
1852 tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC2, false);
1853 if (test_and_clear_bit(ANC_MIC_AMIC3, &tavil->status_mask))
1854 tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC3, false);
1855 if (test_and_clear_bit(ANC_MIC_AMIC4, &tavil->status_mask))
1856 tavil_codec_set_tx_hold(tavil->codec, WCD934X_ANA_AMIC4, false);
1857}
1858
1859static int tavil_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
1860 struct snd_kcontrol *kcontrol,
1861 int event)
1862{
1863 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
1864 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
1865 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
1866 int ret = 0;
1867
1868 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
1869
1870 switch (event) {
1871 case SND_SOC_DAPM_PRE_PMU:
1872 if (TAVIL_IS_1_0(tavil->wcd9xxx))
1873 snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
1874 0x06, (0x03 << 1));
1875
1876 if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
1877 (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
1878 snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0xC0, 0xC0);
1879
1880 set_bit(HPH_PA_DELAY, &tavil->status_mask);
1881 if (dsd_conf &&
1882 (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01)) {
1883 /* Set regulator mode to AB if DSD is enabled */
1884 snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
1885 0x02, 0x02);
1886 }
1887 break;
1888 case SND_SOC_DAPM_POST_PMU:
1889 if ((!(strcmp(w->name, "ANC HPHR PA")))) {
1890 if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
1891 != 0xC0)
1892 /*
1893 * If PA_EN is not set (potentially in ANC case)
1894 * then do nothing for POST_PMU and let left
1895 * channel handle everything.
1896 */
1897 break;
1898 }
1899 /*
1900 * 7ms sleep is required after PA is enabled as per
1901 * HW requirement. If compander is disabled, then
1902 * 20ms delay is needed.
1903 */
1904 if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
1905 if (!tavil->comp_enabled[COMPANDER_2])
1906 usleep_range(20000, 20100);
1907 else
1908 usleep_range(7000, 7100);
1909 clear_bit(HPH_PA_DELAY, &tavil->status_mask);
1910 }
1911 if (tavil->anc_func) {
1912 /* Clear Tx FE HOLD if both PAs are enabled */
1913 if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
1914 0xC0) == 0xC0)
1915 tavil_codec_clear_anc_tx_hold(tavil);
1916 }
1917
1918 snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x01);
1919
1920 /* Remove mute */
1921 snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
1922 0x10, 0x00);
1923 /* Enable GM3 boost */
1924 snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
1925 0x80, 0x80);
1926 /* Enable AutoChop timer at the end of power up */
1927 snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
1928 0x02, 0x02);
1929 /* Remove mix path mute if it is enabled */
1930 if ((snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
1931 0x10)
1932 snd_soc_update_bits(codec,
1933 WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
1934 0x10, 0x00);
1935 if (dsd_conf &&
1936 (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
1937 snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
1938 0x04, 0x00);
1939 if (!(strcmp(w->name, "ANC HPHR PA"))) {
1940 pr_debug("%s:Do everything needed for left channel\n",
1941 __func__);
1942 /* Do everything needed for left channel */
1943 snd_soc_update_bits(codec, WCD934X_HPH_L_TEST,
1944 0x01, 0x01);
1945
1946 /* Remove mute */
1947 snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
1948 0x10, 0x00);
1949
1950 /* Remove mix path mute if it is enabled */
1951 if ((snd_soc_read(codec,
1952 WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
1953 0x10)
1954 snd_soc_update_bits(codec,
1955 WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
1956 0x10, 0x00);
1957
1958 if (dsd_conf && (snd_soc_read(codec,
1959 WCD934X_CDC_DSD0_PATH_CTL) &
1960 0x01))
1961 snd_soc_update_bits(codec,
1962 WCD934X_CDC_DSD0_CFG2,
1963 0x04, 0x00);
1964 /* Remove ANC Rx from reset */
1965 ret = tavil_codec_enable_anc(w, kcontrol, event);
1966 }
1967 tavil_codec_override(codec, tavil->hph_mode, event);
1968 break;
1969 case SND_SOC_DAPM_PRE_PMD:
1970 blocking_notifier_call_chain(&tavil->mbhc->notifier,
1971 WCD_EVENT_PRE_HPHR_PA_OFF,
1972 &tavil->mbhc->wcd_mbhc);
1973 /* Enable DSD Mute before PA disable */
1974 if (dsd_conf &&
1975 (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
1976 snd_soc_update_bits(codec, WCD934X_CDC_DSD1_CFG2,
1977 0x04, 0x04);
1978 snd_soc_update_bits(codec, WCD934X_HPH_R_TEST, 0x01, 0x00);
1979 snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
1980 0x10, 0x10);
1981 snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
1982 0x10, 0x10);
1983 if (!(strcmp(w->name, "ANC HPHR PA")))
1984 snd_soc_update_bits(codec, WCD934X_ANA_HPH, 0x40, 0x00);
1985 break;
1986 case SND_SOC_DAPM_POST_PMD:
1987 /*
1988 * 5ms sleep is required after PA disable. If compander is
1989 * disabled, then 20ms delay is needed after PA disable.
1990 */
1991 if (!tavil->comp_enabled[COMPANDER_2])
1992 usleep_range(20000, 20100);
1993 else
1994 usleep_range(5000, 5100);
1995 tavil_codec_override(codec, tavil->hph_mode, event);
1996 blocking_notifier_call_chain(&tavil->mbhc->notifier,
1997 WCD_EVENT_POST_HPHR_PA_OFF,
1998 &tavil->mbhc->wcd_mbhc);
1999 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2000 snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
2001 0x06, 0x0);
2002 if (!(strcmp(w->name, "ANC HPHR PA"))) {
2003 ret = tavil_codec_enable_anc(w, kcontrol, event);
2004 snd_soc_update_bits(codec,
2005 WCD934X_CDC_RX2_RX_PATH_CFG0,
2006 0x10, 0x00);
2007 }
2008 break;
2009 };
2010
2011 return ret;
2012}
2013
2014static int tavil_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
2015 struct snd_kcontrol *kcontrol,
2016 int event)
2017{
2018 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2019 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2020 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
2021 int ret = 0;
2022
2023 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2024
2025 switch (event) {
2026 case SND_SOC_DAPM_PRE_PMU:
2027 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2028 snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
2029 0x06, (0x03 << 1));
2030 if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
2031 (test_bit(HPH_PA_DELAY, &tavil->status_mask)))
2032 snd_soc_update_bits(codec, WCD934X_ANA_HPH,
2033 0xC0, 0xC0);
2034 set_bit(HPH_PA_DELAY, &tavil->status_mask);
2035 if (dsd_conf &&
2036 (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01)) {
2037 /* Set regulator mode to AB if DSD is enabled */
2038 snd_soc_update_bits(codec, WCD934X_ANA_RX_SUPPLIES,
2039 0x02, 0x02);
2040 }
2041 break;
2042 case SND_SOC_DAPM_POST_PMU:
2043 if (!(strcmp(w->name, "ANC HPHL PA"))) {
2044 if ((snd_soc_read(codec, WCD934X_ANA_HPH) & 0xC0)
2045 != 0xC0)
2046 /*
2047 * If PA_EN is not set (potentially in ANC
2048 * case) then do nothing for POST_PMU and
2049 * let right channel handle everything.
2050 */
2051 break;
2052 }
2053 /*
2054 * 7ms sleep is required after PA is enabled as per
2055 * HW requirement. If compander is disabled, then
2056 * 20ms delay is needed.
2057 */
2058 if (test_bit(HPH_PA_DELAY, &tavil->status_mask)) {
2059 if (!tavil->comp_enabled[COMPANDER_1])
2060 usleep_range(20000, 20100);
2061 else
2062 usleep_range(7000, 7100);
2063 clear_bit(HPH_PA_DELAY, &tavil->status_mask);
2064 }
2065 if (tavil->anc_func) {
2066 /* Clear Tx FE HOLD if both PAs are enabled */
2067 if ((snd_soc_read(tavil->codec, WCD934X_ANA_HPH) &
2068 0xC0) == 0xC0)
2069 tavil_codec_clear_anc_tx_hold(tavil);
2070 }
2071
2072 snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x01);
2073 /* Remove Mute on primary path */
2074 snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
2075 0x10, 0x00);
2076 /* Enable GM3 boost */
2077 snd_soc_update_bits(codec, WCD934X_HPH_CNP_WG_CTL,
2078 0x80, 0x80);
2079 /* Enable AutoChop timer at the end of power up */
2080 snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
2081 0x02, 0x02);
2082 /* Remove mix path mute if it is enabled */
2083 if ((snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL)) &
2084 0x10)
2085 snd_soc_update_bits(codec,
2086 WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
2087 0x10, 0x00);
2088 if (dsd_conf &&
2089 (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
2090 snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
2091 0x04, 0x00);
2092 if (!(strcmp(w->name, "ANC HPHL PA"))) {
2093 pr_debug("%s:Do everything needed for right channel\n",
2094 __func__);
2095
2096 /* Do everything needed for right channel */
2097 snd_soc_update_bits(codec, WCD934X_HPH_R_TEST,
2098 0x01, 0x01);
2099
2100 /* Remove mute */
2101 snd_soc_update_bits(codec, WCD934X_CDC_RX2_RX_PATH_CTL,
2102 0x10, 0x00);
2103
2104 /* Remove mix path mute if it is enabled */
2105 if ((snd_soc_read(codec,
2106 WCD934X_CDC_RX2_RX_PATH_MIX_CTL)) &
2107 0x10)
2108 snd_soc_update_bits(codec,
2109 WCD934X_CDC_RX2_RX_PATH_MIX_CTL,
2110 0x10, 0x00);
2111 if (dsd_conf && (snd_soc_read(codec,
2112 WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
2113 snd_soc_update_bits(codec,
2114 WCD934X_CDC_DSD1_CFG2,
2115 0x04, 0x00);
2116 /* Remove ANC Rx from reset */
2117 ret = tavil_codec_enable_anc(w, kcontrol, event);
2118 }
2119 tavil_codec_override(codec, tavil->hph_mode, event);
2120 break;
2121 case SND_SOC_DAPM_PRE_PMD:
2122 blocking_notifier_call_chain(&tavil->mbhc->notifier,
2123 WCD_EVENT_PRE_HPHL_PA_OFF,
2124 &tavil->mbhc->wcd_mbhc);
2125 /* Enable DSD Mute before PA disable */
2126 if (dsd_conf &&
2127 (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
2128 snd_soc_update_bits(codec, WCD934X_CDC_DSD0_CFG2,
2129 0x04, 0x04);
2130
2131 snd_soc_update_bits(codec, WCD934X_HPH_L_TEST, 0x01, 0x00);
2132 snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_CTL,
2133 0x10, 0x10);
2134 snd_soc_update_bits(codec, WCD934X_CDC_RX1_RX_PATH_MIX_CTL,
2135 0x10, 0x10);
2136 if (!(strcmp(w->name, "ANC HPHL PA")))
2137 snd_soc_update_bits(codec, WCD934X_ANA_HPH,
2138 0x80, 0x00);
2139 break;
2140 case SND_SOC_DAPM_POST_PMD:
2141 /*
2142 * 5ms sleep is required after PA disable. If compander is
2143 * disabled, then 20ms delay is needed after PA disable.
2144 */
2145 if (!tavil->comp_enabled[COMPANDER_1])
2146 usleep_range(20000, 20100);
2147 else
2148 usleep_range(5000, 5100);
2149 tavil_codec_override(codec, tavil->hph_mode, event);
2150 blocking_notifier_call_chain(&tavil->mbhc->notifier,
2151 WCD_EVENT_POST_HPHL_PA_OFF,
2152 &tavil->mbhc->wcd_mbhc);
2153 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2154 snd_soc_update_bits(codec, WCD934X_HPH_REFBUFF_LP_CTL,
2155 0x06, 0x0);
2156 if (!(strcmp(w->name, "ANC HPHL PA"))) {
2157 ret = tavil_codec_enable_anc(w, kcontrol, event);
2158 snd_soc_update_bits(codec,
2159 WCD934X_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
2160 }
2161 break;
2162 };
2163
2164 return ret;
2165}
2166
2167static int tavil_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
2168 struct snd_kcontrol *kcontrol,
2169 int event)
2170{
2171 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2172 u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
2173 u16 dsd_mute_reg = 0, dsd_clk_reg = 0;
2174 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2175 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
2176
2177 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2178
2179 if (w->reg == WCD934X_ANA_LO_1_2) {
2180 if (w->shift == 7) {
2181 lineout_vol_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
2182 lineout_mix_vol_reg = WCD934X_CDC_RX3_RX_PATH_MIX_CTL;
2183 dsd_mute_reg = WCD934X_CDC_DSD0_CFG2;
2184 dsd_clk_reg = WCD934X_CDC_DSD0_PATH_CTL;
2185 } else if (w->shift == 6) {
2186 lineout_vol_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
2187 lineout_mix_vol_reg = WCD934X_CDC_RX4_RX_PATH_MIX_CTL;
2188 dsd_mute_reg = WCD934X_CDC_DSD1_CFG2;
2189 dsd_clk_reg = WCD934X_CDC_DSD1_PATH_CTL;
2190 }
2191 } else {
2192 dev_err(codec->dev, "%s: Error enabling lineout PA\n",
2193 __func__);
2194 return -EINVAL;
2195 }
2196
2197 switch (event) {
2198 case SND_SOC_DAPM_PRE_PMU:
2199 tavil_codec_override(codec, CLS_AB, event);
2200 break;
2201 case SND_SOC_DAPM_POST_PMU:
2202 /*
2203 * 5ms sleep is required after PA is enabled as per
2204 * HW requirement
2205 */
2206 usleep_range(5000, 5500);
2207 snd_soc_update_bits(codec, lineout_vol_reg,
2208 0x10, 0x00);
2209 /* Remove mix path mute if it is enabled */
2210 if ((snd_soc_read(codec, lineout_mix_vol_reg)) & 0x10)
2211 snd_soc_update_bits(codec,
2212 lineout_mix_vol_reg,
2213 0x10, 0x00);
2214 if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
2215 snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x00);
2216 break;
2217 case SND_SOC_DAPM_PRE_PMD:
2218 if (dsd_conf && (snd_soc_read(codec, dsd_clk_reg) & 0x01))
2219 snd_soc_update_bits(codec, dsd_mute_reg, 0x04, 0x04);
2220 break;
2221 case SND_SOC_DAPM_POST_PMD:
2222 /*
2223 * 5ms sleep is required after PA is disabled as per
2224 * HW requirement
2225 */
2226 usleep_range(5000, 5500);
2227 tavil_codec_override(codec, CLS_AB, event);
2228 default:
2229 break;
2230 };
2231
2232 return 0;
2233}
2234
2235static int tavil_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
2236 struct snd_kcontrol *kcontrol,
2237 int event)
2238{
2239 int ret = 0;
2240 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2241 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2242
2243 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2244
2245 switch (event) {
2246 case SND_SOC_DAPM_PRE_PMU:
2247 /* Disable AutoChop timer during power up */
2248 snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
2249 0x02, 0x00);
2250
2251 if (tavil->anc_func)
2252 ret = tavil_codec_enable_anc(w, kcontrol, event);
2253
2254 wcd_clsh_fsm(codec, &tavil->clsh_d,
2255 WCD_CLSH_EVENT_PRE_DAC,
2256 WCD_CLSH_STATE_EAR,
2257 CLS_H_NORMAL);
2258 if (tavil->anc_func)
2259 snd_soc_update_bits(codec, WCD934X_CDC_RX0_RX_PATH_CFG0,
2260 0x10, 0x10);
2261 break;
2262 case SND_SOC_DAPM_POST_PMD:
2263 wcd_clsh_fsm(codec, &tavil->clsh_d,
2264 WCD_CLSH_EVENT_POST_PA,
2265 WCD_CLSH_STATE_EAR,
2266 CLS_H_NORMAL);
2267 break;
2268 default:
2269 break;
2270 };
2271
2272 return ret;
2273}
2274
2275static int tavil_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
2276 struct snd_kcontrol *kcontrol,
2277 int event)
2278{
2279 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2280 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2281 int hph_mode = tavil->hph_mode;
2282 u8 dem_inp;
2283 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
2284 int ret = 0;
2285
2286 dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
2287 w->name, event, hph_mode);
2288
2289 switch (event) {
2290 case SND_SOC_DAPM_PRE_PMU:
2291 if (tavil->anc_func) {
2292 ret = tavil_codec_enable_anc(w, kcontrol, event);
2293 /* 40 msec delay is needed to avoid click and pop */
2294 msleep(40);
2295 }
2296 /* Read DEM INP Select */
2297 dem_inp = snd_soc_read(codec, WCD934X_CDC_RX2_RX_PATH_SEC0) &
2298 0x03;
2299 if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
2300 (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
2301 dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
2302 __func__, hph_mode);
2303 return -EINVAL;
2304 }
2305 if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
2306 /* Ripple freq control enable */
2307 snd_soc_update_bits(codec,
2308 WCD934X_SIDO_NEW_VOUT_D_FREQ2,
2309 0x01, 0x01);
2310 /* Disable AutoChop timer during power up */
2311 snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
2312 0x02, 0x00);
2313 /* Set RDAC gain */
2314 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2315 snd_soc_update_bits(codec,
2316 WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
2317 0xF0, 0x40);
2318 if (dsd_conf &&
2319 (snd_soc_read(codec, WCD934X_CDC_DSD1_PATH_CTL) & 0x01))
2320 hph_mode = CLS_H_HIFI;
2321
2322 wcd_clsh_fsm(codec, &tavil->clsh_d,
2323 WCD_CLSH_EVENT_PRE_DAC,
2324 WCD_CLSH_STATE_HPHR,
2325 hph_mode);
2326 if (tavil->anc_func)
2327 snd_soc_update_bits(codec,
2328 WCD934X_CDC_RX2_RX_PATH_CFG0,
2329 0x10, 0x10);
2330 break;
2331 case SND_SOC_DAPM_POST_PMD:
2332 /* 1000us required as per HW requirement */
2333 usleep_range(1000, 1100);
2334 wcd_clsh_fsm(codec, &tavil->clsh_d,
2335 WCD_CLSH_EVENT_POST_PA,
2336 WCD_CLSH_STATE_HPHR,
2337 hph_mode);
2338 if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
2339 /* Ripple freq control disable */
2340 snd_soc_update_bits(codec,
2341 WCD934X_SIDO_NEW_VOUT_D_FREQ2,
2342 0x01, 0x0);
2343 /* Re-set RDAC gain */
2344 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2345 snd_soc_update_bits(codec,
2346 WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
2347 0xF0, 0x0);
2348 break;
2349 default:
2350 break;
2351 };
2352
2353 return 0;
2354}
2355
2356static int tavil_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
2357 struct snd_kcontrol *kcontrol,
2358 int event)
2359{
2360 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2361 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2362 int hph_mode = tavil->hph_mode;
2363 u8 dem_inp;
2364 int ret = 0;
2365 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
2366 uint32_t impedl = 0, impedr = 0;
2367
2368 dev_dbg(codec->dev, "%s wname: %s event: %d hph_mode: %d\n", __func__,
2369 w->name, event, hph_mode);
2370
2371 switch (event) {
2372 case SND_SOC_DAPM_PRE_PMU:
2373 if (tavil->anc_func) {
2374 ret = tavil_codec_enable_anc(w, kcontrol, event);
2375 /* 40 msec delay is needed to avoid click and pop */
2376 msleep(40);
2377 }
2378 /* Read DEM INP Select */
2379 dem_inp = snd_soc_read(codec, WCD934X_CDC_RX1_RX_PATH_SEC0) &
2380 0x03;
2381 if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
2382 (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
2383 dev_err(codec->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
2384 __func__, hph_mode);
2385 return -EINVAL;
2386 }
2387 if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
2388 /* Ripple freq control enable */
2389 snd_soc_update_bits(codec,
2390 WCD934X_SIDO_NEW_VOUT_D_FREQ2,
2391 0x01, 0x01);
2392 /* Disable AutoChop timer during power up */
2393 snd_soc_update_bits(codec, WCD934X_HPH_NEW_INT_HPH_TIMER1,
2394 0x02, 0x00);
2395 /* Set RDAC gain */
2396 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2397 snd_soc_update_bits(codec,
2398 WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
2399 0xF0, 0x40);
2400 if (dsd_conf &&
2401 (snd_soc_read(codec, WCD934X_CDC_DSD0_PATH_CTL) & 0x01))
2402 hph_mode = CLS_H_HIFI;
2403
2404 wcd_clsh_fsm(codec, &tavil->clsh_d,
2405 WCD_CLSH_EVENT_PRE_DAC,
2406 WCD_CLSH_STATE_HPHL,
2407 hph_mode);
2408
2409 if (tavil->anc_func)
2410 snd_soc_update_bits(codec,
2411 WCD934X_CDC_RX1_RX_PATH_CFG0,
2412 0x10, 0x10);
2413
2414 ret = tavil_mbhc_get_impedance(tavil->mbhc,
2415 &impedl, &impedr);
2416 if (!ret) {
2417 wcd_clsh_imped_config(codec, impedl, false);
2418 set_bit(CLSH_Z_CONFIG, &tavil->status_mask);
2419 } else {
2420 dev_dbg(codec->dev, "%s: Failed to get mbhc impedance %d\n",
2421 __func__, ret);
2422 ret = 0;
2423 }
2424
2425 break;
2426 case SND_SOC_DAPM_POST_PMD:
2427 /* 1000us required as per HW requirement */
2428 usleep_range(1000, 1100);
2429 wcd_clsh_fsm(codec, &tavil->clsh_d,
2430 WCD_CLSH_EVENT_POST_PA,
2431 WCD_CLSH_STATE_HPHL,
2432 hph_mode);
2433 if ((hph_mode != CLS_H_LP) && (hph_mode != CLS_H_ULP))
2434 /* Ripple freq control disable */
2435 snd_soc_update_bits(codec,
2436 WCD934X_SIDO_NEW_VOUT_D_FREQ2,
2437 0x01, 0x0);
2438 /* Re-set RDAC gain */
2439 if (TAVIL_IS_1_0(tavil->wcd9xxx))
2440 snd_soc_update_bits(codec,
2441 WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
2442 0xF0, 0x0);
2443
2444 if (test_bit(CLSH_Z_CONFIG, &tavil->status_mask)) {
2445 wcd_clsh_imped_config(codec, impedl, true);
2446 clear_bit(CLSH_Z_CONFIG, &tavil->status_mask);
2447 }
2448 break;
2449 default:
2450 break;
2451 };
2452
2453 return ret;
2454}
2455
2456static int tavil_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
2457 struct snd_kcontrol *kcontrol,
2458 int event)
2459{
2460 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2461 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2462
2463 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2464
2465 switch (event) {
2466 case SND_SOC_DAPM_PRE_PMU:
2467 wcd_clsh_fsm(codec, &tavil->clsh_d,
2468 WCD_CLSH_EVENT_PRE_DAC,
2469 WCD_CLSH_STATE_LO,
2470 CLS_AB);
2471 break;
2472 case SND_SOC_DAPM_POST_PMD:
2473 wcd_clsh_fsm(codec, &tavil->clsh_d,
2474 WCD_CLSH_EVENT_POST_PA,
2475 WCD_CLSH_STATE_LO,
2476 CLS_AB);
2477 break;
2478 }
2479
2480 return 0;
2481}
2482
2483static int tavil_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
2484 struct snd_kcontrol *kcontrol,
2485 int event)
2486{
2487 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2488 u16 boost_path_ctl, boost_path_cfg1;
2489 u16 reg, reg_mix;
2490
2491 dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
2492
2493 if (!strcmp(w->name, "RX INT7 CHAIN")) {
2494 boost_path_ctl = WCD934X_CDC_BOOST0_BOOST_PATH_CTL;
2495 boost_path_cfg1 = WCD934X_CDC_RX7_RX_PATH_CFG1;
2496 reg = WCD934X_CDC_RX7_RX_PATH_CTL;
2497 reg_mix = WCD934X_CDC_RX7_RX_PATH_MIX_CTL;
2498 } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
2499 boost_path_ctl = WCD934X_CDC_BOOST1_BOOST_PATH_CTL;
2500 boost_path_cfg1 = WCD934X_CDC_RX8_RX_PATH_CFG1;
2501 reg = WCD934X_CDC_RX8_RX_PATH_CTL;
2502 reg_mix = WCD934X_CDC_RX8_RX_PATH_MIX_CTL;
2503 } else {
2504 dev_err(codec->dev, "%s: unknown widget: %s\n",
2505 __func__, w->name);
2506 return -EINVAL;
2507 }
2508
2509 switch (event) {
2510 case SND_SOC_DAPM_PRE_PMU:
2511 snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
2512 snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
2513 snd_soc_update_bits(codec, reg, 0x10, 0x00);
2514 if ((snd_soc_read(codec, reg_mix)) & 0x10)
2515 snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
2516 break;
2517 case SND_SOC_DAPM_POST_PMD:
2518 snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
2519 snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
2520 break;
2521 };
2522
2523 return 0;
2524}
2525
2526static int __tavil_codec_enable_swr(struct snd_soc_dapm_widget *w, int event)
2527{
2528 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2529 struct tavil_priv *tavil;
2530 int ch_cnt = 0;
2531
2532 tavil = snd_soc_codec_get_drvdata(codec);
2533
2534 switch (event) {
2535 case SND_SOC_DAPM_PRE_PMU:
2536 if (((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
2537 (strnstr(w->name, "INT7 MIX2",
2538 sizeof("RX INT7 MIX2")))))
2539 tavil->swr.rx_7_count++;
2540 if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
2541 !tavil->swr.rx_8_count)
2542 tavil->swr.rx_8_count++;
2543 ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
2544
2545 swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
2546 SWR_DEVICE_UP, NULL);
2547 swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
2548 SWR_SET_NUM_RX_CH, &ch_cnt);
2549 break;
2550 case SND_SOC_DAPM_POST_PMD:
2551 if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) ||
2552 (strnstr(w->name, "INT7 MIX2",
2553 sizeof("RX INT7 MIX2"))))
2554 tavil->swr.rx_7_count--;
2555 if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
2556 tavil->swr.rx_8_count)
2557 tavil->swr.rx_8_count--;
2558 ch_cnt = !!(tavil->swr.rx_7_count) + tavil->swr.rx_8_count;
2559
2560 swrm_wcd_notify(tavil->swr.ctrl_data[0].swr_pdev,
2561 SWR_SET_NUM_RX_CH, &ch_cnt);
2562
2563 break;
2564 }
2565 dev_dbg(tavil->dev, "%s: %s: current swr ch cnt: %d\n",
2566 __func__, w->name, ch_cnt);
2567
2568 return 0;
2569}
2570
2571static int tavil_codec_enable_swr(struct snd_soc_dapm_widget *w,
2572 struct snd_kcontrol *kcontrol, int event)
2573{
2574 return __tavil_codec_enable_swr(w, event);
2575}
2576
2577static int tavil_codec_config_mad(struct snd_soc_codec *codec)
2578{
2579 int ret = 0;
2580 int idx;
2581 const struct firmware *fw;
2582 struct firmware_cal *hwdep_cal = NULL;
2583 struct wcd_mad_audio_cal *mad_cal = NULL;
2584 const void *data;
2585 const char *filename = WCD934X_MAD_AUDIO_FIRMWARE_PATH;
2586 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2587 size_t cal_size;
2588
2589 hwdep_cal = wcdcal_get_fw_cal(tavil->fw_data, WCD9XXX_MAD_CAL);
2590 if (hwdep_cal) {
2591 data = hwdep_cal->data;
2592 cal_size = hwdep_cal->size;
2593 dev_dbg(codec->dev, "%s: using hwdep calibration\n",
2594 __func__);
2595 } else {
2596 ret = request_firmware(&fw, filename, codec->dev);
2597 if (ret || !fw) {
2598 dev_err(codec->dev,
2599 "%s: MAD firmware acquire failed, err = %d\n",
2600 __func__, ret);
2601 return -ENODEV;
2602 }
2603 data = fw->data;
2604 cal_size = fw->size;
2605 dev_dbg(codec->dev, "%s: using request_firmware calibration\n",
2606 __func__);
2607 }
2608
2609 if (cal_size < sizeof(*mad_cal)) {
2610 dev_err(codec->dev,
2611 "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
2612 __func__, cal_size, sizeof(*mad_cal));
2613 ret = -ENOMEM;
2614 goto done;
2615 }
2616
2617 mad_cal = (struct wcd_mad_audio_cal *) (data);
2618 if (!mad_cal) {
2619 dev_err(codec->dev,
2620 "%s: Invalid calibration data\n",
2621 __func__);
2622 ret = -EINVAL;
2623 goto done;
2624 }
2625
2626 snd_soc_write(codec, WCD934X_SOC_MAD_MAIN_CTL_2,
2627 mad_cal->microphone_info.cycle_time);
2628 snd_soc_update_bits(codec, WCD934X_SOC_MAD_MAIN_CTL_1, 0xFF << 3,
2629 ((uint16_t)mad_cal->microphone_info.settle_time)
2630 << 3);
2631
2632 /* Audio */
2633 snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_8,
2634 mad_cal->audio_info.rms_omit_samples);
2635 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_1,
2636 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
2637 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2, 0x03 << 2,
2638 mad_cal->audio_info.detection_mechanism << 2);
2639 snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_7,
2640 mad_cal->audio_info.rms_diff_threshold & 0x3F);
2641 snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_5,
2642 mad_cal->audio_info.rms_threshold_lsb);
2643 snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_CTL_6,
2644 mad_cal->audio_info.rms_threshold_msb);
2645
2646 for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
2647 idx++) {
2648 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_PTR,
2649 0x3F, idx);
2650 snd_soc_write(codec, WCD934X_SOC_MAD_AUDIO_IIR_CTL_VAL,
2651 mad_cal->audio_info.iir_coefficients[idx]);
2652 dev_dbg(codec->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
2653 __func__, idx,
2654 mad_cal->audio_info.iir_coefficients[idx]);
2655 }
2656
2657 /* Beacon */
2658 snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_8,
2659 mad_cal->beacon_info.rms_omit_samples);
2660 snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_1,
2661 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
2662 snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_CTL_2, 0x03 << 2,
2663 mad_cal->beacon_info.detection_mechanism << 2);
2664 snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_7,
2665 mad_cal->beacon_info.rms_diff_threshold & 0x1F);
2666 snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_5,
2667 mad_cal->beacon_info.rms_threshold_lsb);
2668 snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_CTL_6,
2669 mad_cal->beacon_info.rms_threshold_msb);
2670
2671 for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
2672 idx++) {
2673 snd_soc_update_bits(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_PTR,
2674 0x3F, idx);
2675 snd_soc_write(codec, WCD934X_SOC_MAD_BEACON_IIR_CTL_VAL,
2676 mad_cal->beacon_info.iir_coefficients[idx]);
2677 dev_dbg(codec->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
2678 __func__, idx,
2679 mad_cal->beacon_info.iir_coefficients[idx]);
2680 }
2681
2682 /* Ultrasound */
2683 snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_1,
2684 0x07 << 4,
2685 mad_cal->ultrasound_info.rms_comp_time << 4);
2686 snd_soc_update_bits(codec, WCD934X_SOC_MAD_ULTR_CTL_2, 0x03 << 2,
2687 mad_cal->ultrasound_info.detection_mechanism << 2);
2688 snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_7,
2689 mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
2690 snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_5,
2691 mad_cal->ultrasound_info.rms_threshold_lsb);
2692 snd_soc_write(codec, WCD934X_SOC_MAD_ULTR_CTL_6,
2693 mad_cal->ultrasound_info.rms_threshold_msb);
2694
2695done:
2696 if (!hwdep_cal)
2697 release_firmware(fw);
2698
2699 return ret;
2700}
2701
2702static int __tavil_codec_enable_mad(struct snd_soc_codec *codec, bool enable)
2703{
2704 int rc = 0;
2705
2706 /* Return if CPE INPUT is DEC1 */
2707 if (snd_soc_read(codec, WCD934X_CPE_SS_SVA_CFG) & 0x04) {
2708 dev_dbg(codec->dev, "%s: MAD is bypassed, skip mad %s\n",
2709 __func__, enable ? "enable" : "disable");
2710 return rc;
2711 }
2712
2713 dev_dbg(codec->dev, "%s: enable = %s\n", __func__,
2714 enable ? "enable" : "disable");
2715
2716 if (enable) {
2717 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
2718 0x03, 0x03);
2719 rc = tavil_codec_config_mad(codec);
2720 if (rc < 0) {
2721 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
2722 0x03, 0x00);
2723 goto done;
2724 }
2725
2726 /* Turn on MAD clk */
2727 snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
2728 0x01, 0x01);
2729
2730 /* Undo reset for MAD */
2731 snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
2732 0x02, 0x00);
2733 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
2734 0x04, 0x04);
2735 } else {
2736 snd_soc_update_bits(codec, WCD934X_SOC_MAD_AUDIO_CTL_2,
2737 0x03, 0x00);
2738 /* Reset the MAD block */
2739 snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
2740 0x02, 0x02);
2741 /* Turn off MAD clk */
2742 snd_soc_update_bits(codec, WCD934X_CPE_SS_MAD_CTL,
2743 0x01, 0x00);
2744 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
2745 0x04, 0x00);
2746 }
2747done:
2748 return rc;
2749}
2750
2751static int tavil_codec_ape_enable_mad(struct snd_soc_dapm_widget *w,
2752 struct snd_kcontrol *kcontrol,
2753 int event)
2754{
2755 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2756 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2757 int rc = 0;
2758
2759 switch (event) {
2760 case SND_SOC_DAPM_PRE_PMU:
2761 snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x40);
2762 rc = __tavil_codec_enable_mad(codec, true);
2763 break;
2764 case SND_SOC_DAPM_PRE_PMD:
2765 snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x40, 0x00);
2766 __tavil_codec_enable_mad(codec, false);
2767 break;
2768 }
2769
2770 dev_dbg(tavil->dev, "%s: event = %d\n", __func__, event);
2771 return rc;
2772}
2773
2774static int tavil_codec_cpe_mad_ctl(struct snd_soc_dapm_widget *w,
2775 struct snd_kcontrol *kcontrol, int event)
2776{
2777 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2778 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2779 int rc = 0;
2780
2781 switch (event) {
2782 case SND_SOC_DAPM_PRE_PMU:
2783 tavil->mad_switch_cnt++;
2784 if (tavil->mad_switch_cnt != 1)
2785 goto done;
2786
2787 snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x20);
2788 rc = __tavil_codec_enable_mad(codec, true);
2789 if (rc < 0) {
2790 tavil->mad_switch_cnt--;
2791 goto done;
2792 }
2793
2794 break;
2795 case SND_SOC_DAPM_PRE_PMD:
2796 tavil->mad_switch_cnt--;
2797 if (tavil->mad_switch_cnt != 0)
2798 goto done;
2799
2800 snd_soc_update_bits(codec, WCD934X_CPE_SS_SVA_CFG, 0x20, 0x00);
2801 __tavil_codec_enable_mad(codec, false);
2802 break;
2803 }
2804done:
2805 dev_dbg(tavil->dev, "%s: event = %d, mad_switch_cnt = %d\n",
2806 __func__, event, tavil->mad_switch_cnt);
2807 return rc;
2808}
2809
2810static int tavil_get_asrc_mode(struct tavil_priv *tavil, int asrc,
2811 u8 main_sr, u8 mix_sr)
2812{
2813 u8 asrc_output_mode;
2814 int asrc_mode = CONV_88P2K_TO_384K;
2815
2816 if ((asrc < 0) || (asrc >= ASRC_MAX))
2817 return 0;
2818
2819 asrc_output_mode = tavil->asrc_output_mode[asrc];
2820
2821 if (asrc_output_mode) {
2822 /*
2823 * If Mix sample rate is < 96KHz, use 96K to 352.8K
2824 * conversion, or else use 384K to 352.8K conversion
2825 */
2826 if (mix_sr < 5)
2827 asrc_mode = CONV_96K_TO_352P8K;
2828 else
2829 asrc_mode = CONV_384K_TO_352P8K;
2830 } else {
2831 /* Integer main and Fractional mix path */
2832 if (main_sr < 8 && mix_sr > 9) {
2833 asrc_mode = CONV_352P8K_TO_384K;
2834 } else if (main_sr > 8 && mix_sr < 8) {
2835 /* Fractional main and Integer mix path */
2836 if (mix_sr < 5)
2837 asrc_mode = CONV_96K_TO_352P8K;
2838 else
2839 asrc_mode = CONV_384K_TO_352P8K;
2840 } else if (main_sr < 8 && mix_sr < 8) {
2841 /* Integer main and Integer mix path */
2842 asrc_mode = CONV_96K_TO_384K;
2843 }
2844 }
2845
2846 return asrc_mode;
2847}
2848
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05302849static int tavil_codec_wdma3_ctl(struct snd_soc_dapm_widget *w,
2850 struct snd_kcontrol *kcontrol, int event)
2851{
2852 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2853
2854 switch (event) {
2855 case SND_SOC_DAPM_PRE_PMU:
2856 /* Fix to 16KHz */
2857 snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
2858 0xF0, 0x10);
2859 /* Select mclk_1 */
2860 snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
2861 0x02, 0x00);
2862 /* Enable DMA */
2863 snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
2864 0x01, 0x01);
2865 break;
2866
2867 case SND_SOC_DAPM_POST_PMD:
2868 /* Disable DMA */
2869 snd_soc_update_bits(codec, WCD934X_DMA_WDMA_CTL_3,
2870 0x01, 0x00);
2871 break;
2872
2873 };
2874
2875 return 0;
2876}
2877
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05302878static int tavil_codec_enable_asrc(struct snd_soc_codec *codec,
2879 int asrc_in, int event)
2880{
2881 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
2882 u16 cfg_reg, ctl_reg, clk_reg, asrc_ctl, mix_ctl_reg;
2883 int asrc, ret = 0;
2884 u8 main_sr, mix_sr, asrc_mode = 0;
2885
2886 switch (asrc_in) {
2887 case ASRC_IN_HPHL:
2888 cfg_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
2889 ctl_reg = WCD934X_CDC_RX1_RX_PATH_CTL;
2890 clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
2891 asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
2892 asrc = ASRC0;
2893 break;
2894 case ASRC_IN_LO1:
2895 cfg_reg = WCD934X_CDC_RX3_RX_PATH_CFG0;
2896 ctl_reg = WCD934X_CDC_RX3_RX_PATH_CTL;
2897 clk_reg = WCD934X_MIXING_ASRC0_CLK_RST_CTL;
2898 asrc_ctl = WCD934X_MIXING_ASRC0_CTL1;
2899 asrc = ASRC0;
2900 break;
2901 case ASRC_IN_HPHR:
2902 cfg_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
2903 ctl_reg = WCD934X_CDC_RX2_RX_PATH_CTL;
2904 clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
2905 asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
2906 asrc = ASRC1;
2907 break;
2908 case ASRC_IN_LO2:
2909 cfg_reg = WCD934X_CDC_RX4_RX_PATH_CFG0;
2910 ctl_reg = WCD934X_CDC_RX4_RX_PATH_CTL;
2911 clk_reg = WCD934X_MIXING_ASRC1_CLK_RST_CTL;
2912 asrc_ctl = WCD934X_MIXING_ASRC1_CTL1;
2913 asrc = ASRC1;
2914 break;
2915 case ASRC_IN_SPKR1:
2916 cfg_reg = WCD934X_CDC_RX7_RX_PATH_CFG0;
2917 ctl_reg = WCD934X_CDC_RX7_RX_PATH_CTL;
2918 clk_reg = WCD934X_MIXING_ASRC2_CLK_RST_CTL;
2919 asrc_ctl = WCD934X_MIXING_ASRC2_CTL1;
2920 asrc = ASRC2;
2921 break;
2922 case ASRC_IN_SPKR2:
2923 cfg_reg = WCD934X_CDC_RX8_RX_PATH_CFG0;
2924 ctl_reg = WCD934X_CDC_RX8_RX_PATH_CTL;
2925 clk_reg = WCD934X_MIXING_ASRC3_CLK_RST_CTL;
2926 asrc_ctl = WCD934X_MIXING_ASRC3_CTL1;
2927 asrc = ASRC3;
2928 break;
2929 default:
2930 dev_err(codec->dev, "%s: Invalid asrc input :%d\n", __func__,
2931 asrc_in);
2932 ret = -EINVAL;
2933 goto done;
2934 };
2935
2936 switch (event) {
2937 case SND_SOC_DAPM_PRE_PMU:
2938 if (tavil->asrc_users[asrc] == 0) {
2939 snd_soc_update_bits(codec, cfg_reg, 0x80, 0x80);
2940 snd_soc_update_bits(codec, clk_reg, 0x01, 0x01);
2941 main_sr = snd_soc_read(codec, ctl_reg) & 0x0F;
2942 mix_ctl_reg = ctl_reg + 5;
2943 mix_sr = snd_soc_read(codec, mix_ctl_reg) & 0x0F;
2944 asrc_mode = tavil_get_asrc_mode(tavil, asrc,
2945 main_sr, mix_sr);
2946 dev_dbg(codec->dev, "%s: main_sr:%d mix_sr:%d asrc_mode %d\n",
2947 __func__, main_sr, mix_sr, asrc_mode);
2948 snd_soc_update_bits(codec, asrc_ctl, 0x07, asrc_mode);
2949 }
2950 tavil->asrc_users[asrc]++;
2951 break;
2952 case SND_SOC_DAPM_POST_PMD:
2953 tavil->asrc_users[asrc]--;
2954 if (tavil->asrc_users[asrc] <= 0) {
2955 tavil->asrc_users[asrc] = 0;
2956 snd_soc_update_bits(codec, asrc_ctl, 0x07, 0x00);
2957 snd_soc_update_bits(codec, cfg_reg, 0x80, 0x00);
2958 snd_soc_update_bits(codec, clk_reg, 0x01, 0x00);
2959 }
2960 break;
2961 };
2962
2963 dev_dbg(codec->dev, "%s: ASRC%d, users: %d\n",
2964 __func__, asrc, tavil->asrc_users[asrc]);
2965
2966done:
2967 return ret;
2968}
2969
2970static int tavil_codec_enable_asrc_resampler(struct snd_soc_dapm_widget *w,
2971 struct snd_kcontrol *kcontrol,
2972 int event)
2973{
2974 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
2975 int ret = 0;
2976 u8 cfg, asrc_in;
2977
2978 cfg = snd_soc_read(codec, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0);
2979 if (!(cfg & 0xFF)) {
2980 dev_err(codec->dev, "%s: ASRC%u input not selected\n",
2981 __func__, w->shift);
2982 return -EINVAL;
2983 }
2984
2985 switch (w->shift) {
2986 case ASRC0:
2987 asrc_in = ((cfg & 0x03) == 1) ? ASRC_IN_HPHL : ASRC_IN_LO1;
2988 ret = tavil_codec_enable_asrc(codec, asrc_in, event);
2989 break;
2990 case ASRC1:
2991 asrc_in = ((cfg & 0x0C) == 4) ? ASRC_IN_HPHR : ASRC_IN_LO2;
2992 ret = tavil_codec_enable_asrc(codec, asrc_in, event);
2993 break;
2994 case ASRC2:
2995 asrc_in = ((cfg & 0x30) == 0x20) ? ASRC_IN_SPKR1 : ASRC_INVALID;
2996 ret = tavil_codec_enable_asrc(codec, asrc_in, event);
2997 break;
2998 case ASRC3:
2999 asrc_in = ((cfg & 0xC0) == 0x80) ? ASRC_IN_SPKR2 : ASRC_INVALID;
3000 ret = tavil_codec_enable_asrc(codec, asrc_in, event);
3001 break;
3002 default:
3003 dev_err(codec->dev, "%s: Invalid asrc:%u\n", __func__,
3004 w->shift);
3005 ret = -EINVAL;
3006 break;
3007 };
3008
3009 return ret;
3010}
3011
3012static int tavil_enable_native_supply(struct snd_soc_dapm_widget *w,
3013 struct snd_kcontrol *kcontrol, int event)
3014{
3015 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3016 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3017
3018 switch (event) {
3019 case SND_SOC_DAPM_PRE_PMU:
3020 if (++tavil->native_clk_users == 1) {
3021 snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
3022 0x01, 0x01);
3023 usleep_range(100, 120);
3024 snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
3025 0x06, 0x02);
3026 snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
3027 0x01, 0x01);
3028 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
3029 0x04, 0x00);
3030 usleep_range(30, 50);
3031 snd_soc_update_bits(codec,
3032 WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
3033 0x02, 0x02);
3034 snd_soc_update_bits(codec,
3035 WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
3036 0x10, 0x10);
3037 }
3038 break;
3039 case SND_SOC_DAPM_PRE_PMD:
3040 if (tavil->native_clk_users &&
3041 (--tavil->native_clk_users == 0)) {
3042 snd_soc_update_bits(codec,
3043 WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
3044 0x10, 0x00);
3045 snd_soc_update_bits(codec,
3046 WCD934X_CDC_CLK_RST_CTRL_MCLK_CONTROL,
3047 0x02, 0x00);
3048 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_GATE,
3049 0x04, 0x04);
3050 snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
3051 0x01, 0x00);
3052 snd_soc_update_bits(codec, WCD934X_CLK_SYS_MCLK2_PRG1,
3053 0x06, 0x00);
3054 snd_soc_update_bits(codec, WCD934X_CLK_SYS_PLL_ENABLES,
3055 0x01, 0x00);
3056 }
3057 break;
3058 }
3059
3060 dev_dbg(codec->dev, "%s: native_clk_users: %d, event: %d\n",
3061 __func__, tavil->native_clk_users, event);
3062
3063 return 0;
3064}
3065
3066static void tavil_codec_hphdelay_lutbypass(struct snd_soc_codec *codec,
3067 u16 interp_idx, int event)
3068{
3069 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3070 u8 hph_dly_mask;
3071 u16 hph_lut_bypass_reg = 0;
3072 u16 hph_comp_ctrl7 = 0;
3073
3074
3075 switch (interp_idx) {
3076 case INTERP_HPHL:
3077 hph_dly_mask = 1;
3078 hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHL_COMP_LUT;
3079 hph_comp_ctrl7 = WCD934X_CDC_COMPANDER1_CTL7;
3080 break;
3081 case INTERP_HPHR:
3082 hph_dly_mask = 2;
3083 hph_lut_bypass_reg = WCD934X_CDC_TOP_HPHR_COMP_LUT;
3084 hph_comp_ctrl7 = WCD934X_CDC_COMPANDER2_CTL7;
3085 break;
3086 default:
3087 break;
3088 }
3089
3090 if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
3091 snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
3092 hph_dly_mask, 0x0);
3093 snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x80);
3094 if (tavil->hph_mode == CLS_H_ULP)
3095 snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x20);
3096 }
3097
3098 if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
3099 snd_soc_update_bits(codec, WCD934X_CDC_CLSH_TEST0,
3100 hph_dly_mask, hph_dly_mask);
3101 snd_soc_update_bits(codec, hph_lut_bypass_reg, 0x80, 0x00);
3102 snd_soc_update_bits(codec, hph_comp_ctrl7, 0x20, 0x0);
3103 }
3104}
3105
3106static void tavil_codec_hd2_control(struct tavil_priv *priv,
3107 u16 interp_idx, int event)
3108{
3109 u16 hd2_scale_reg;
3110 u16 hd2_enable_reg = 0;
3111 struct snd_soc_codec *codec = priv->codec;
3112
3113 if (TAVIL_IS_1_1(priv->wcd9xxx))
3114 return;
3115
3116 switch (interp_idx) {
3117 case INTERP_HPHL:
3118 hd2_scale_reg = WCD934X_CDC_RX1_RX_PATH_SEC3;
3119 hd2_enable_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
3120 break;
3121 case INTERP_HPHR:
3122 hd2_scale_reg = WCD934X_CDC_RX2_RX_PATH_SEC3;
3123 hd2_enable_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
3124 break;
3125 }
3126
3127 if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
3128 snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x14);
3129 snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
3130 }
3131
3132 if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
3133 snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
3134 snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
3135 }
3136}
3137
3138static int tavil_codec_config_ear_spkr_gain(struct snd_soc_codec *codec,
3139 int event, int gain_reg)
3140{
3141 int comp_gain_offset, val;
3142 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3143
3144 switch (tavil->swr.spkr_mode) {
3145 /* Compander gain in SPKR_MODE1 case is 12 dB */
3146 case WCD934X_SPKR_MODE_1:
3147 comp_gain_offset = -12;
3148 break;
3149 /* Default case compander gain is 15 dB */
3150 default:
3151 comp_gain_offset = -15;
3152 break;
3153 }
3154
3155 switch (event) {
3156 case SND_SOC_DAPM_POST_PMU:
3157 /* Apply ear spkr gain only if compander is enabled */
3158 if (tavil->comp_enabled[COMPANDER_7] &&
3159 (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
3160 gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
3161 (tavil->ear_spkr_gain != 0)) {
3162 /* For example, val is -8(-12+5-1) for 4dB of gain */
3163 val = comp_gain_offset + tavil->ear_spkr_gain - 1;
3164 snd_soc_write(codec, gain_reg, val);
3165
3166 dev_dbg(codec->dev, "%s: RX7 Volume %d dB\n",
3167 __func__, val);
3168 }
3169 break;
3170 case SND_SOC_DAPM_POST_PMD:
3171 /*
3172 * Reset RX7 volume to 0 dB if compander is enabled and
3173 * ear_spkr_gain is non-zero.
3174 */
3175 if (tavil->comp_enabled[COMPANDER_7] &&
3176 (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
3177 gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL) &&
3178 (tavil->ear_spkr_gain != 0)) {
3179 snd_soc_write(codec, gain_reg, 0x0);
3180
3181 dev_dbg(codec->dev, "%s: Reset RX7 Volume to 0 dB\n",
3182 __func__);
3183 }
3184 break;
3185 }
3186
3187 return 0;
3188}
3189
3190static int tavil_config_compander(struct snd_soc_codec *codec, int interp_n,
3191 int event)
3192{
3193 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3194 int comp;
3195 u16 comp_ctl0_reg, rx_path_cfg0_reg;
3196
3197 /* EAR does not have compander */
3198 if (!interp_n)
3199 return 0;
3200
3201 comp = interp_n - 1;
3202 dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
3203 __func__, event, comp + 1, tavil->comp_enabled[comp]);
3204
3205 if (!tavil->comp_enabled[comp])
3206 return 0;
3207
3208 comp_ctl0_reg = WCD934X_CDC_COMPANDER1_CTL0 + (comp * 8);
3209 rx_path_cfg0_reg = WCD934X_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
3210
3211 if (SND_SOC_DAPM_EVENT_ON(event)) {
3212 /* Enable Compander Clock */
3213 snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
3214 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
3215 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
3216 snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
3217 }
3218
3219 if (SND_SOC_DAPM_EVENT_OFF(event)) {
3220 snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
3221 snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
3222 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
3223 snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
3224 snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
3225 snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
3226 }
3227
3228 return 0;
3229}
3230
3231static void tavil_codec_idle_detect_control(struct snd_soc_codec *codec,
3232 int interp, int event)
3233{
3234 int reg = 0, mask, val;
3235 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3236
3237 if (!tavil->idle_det_cfg.hph_idle_detect_en)
3238 return;
3239
3240 if (interp == INTERP_HPHL) {
3241 reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
3242 mask = 0x01;
3243 val = 0x01;
3244 }
3245 if (interp == INTERP_HPHR) {
3246 reg = WCD934X_CDC_RX_IDLE_DET_PATH_CTL;
3247 mask = 0x02;
3248 val = 0x02;
3249 }
3250
3251 if (reg && SND_SOC_DAPM_EVENT_ON(event))
3252 snd_soc_update_bits(codec, reg, mask, val);
3253
3254 if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
3255 snd_soc_update_bits(codec, reg, mask, 0x00);
3256 tavil->idle_det_cfg.hph_idle_thr = 0;
3257 snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, 0x0);
3258 }
3259}
3260
3261/**
3262 * tavil_codec_enable_interp_clk - Enable main path Interpolator
3263 * clock.
3264 *
3265 * @codec: Codec instance
3266 * @event: Indicates speaker path gain offset value
3267 * @intp_idx: Interpolator index
3268 * Returns number of main clock users
3269 */
3270int tavil_codec_enable_interp_clk(struct snd_soc_codec *codec,
3271 int event, int interp_idx)
3272{
3273 struct tavil_priv *tavil;
3274 u16 main_reg;
3275
3276 if (!codec) {
3277 pr_err("%s: codec is NULL\n", __func__);
3278 return -EINVAL;
3279 }
3280
3281 tavil = snd_soc_codec_get_drvdata(codec);
3282 main_reg = WCD934X_CDC_RX0_RX_PATH_CTL + (interp_idx * 20);
3283
3284 if (SND_SOC_DAPM_EVENT_ON(event)) {
3285 if (tavil->main_clk_users[interp_idx] == 0) {
3286 /* Main path PGA mute enable */
3287 snd_soc_update_bits(codec, main_reg, 0x10, 0x10);
3288 /* Clk enable */
3289 snd_soc_update_bits(codec, main_reg, 0x20, 0x20);
3290 tavil_codec_idle_detect_control(codec, interp_idx,
3291 event);
3292 tavil_codec_hd2_control(tavil, interp_idx, event);
3293 tavil_codec_hphdelay_lutbypass(codec, interp_idx,
3294 event);
3295 tavil_config_compander(codec, interp_idx, event);
3296 }
3297 tavil->main_clk_users[interp_idx]++;
3298 }
3299
3300 if (SND_SOC_DAPM_EVENT_OFF(event)) {
3301 tavil->main_clk_users[interp_idx]--;
3302 if (tavil->main_clk_users[interp_idx] <= 0) {
3303 tavil->main_clk_users[interp_idx] = 0;
3304 tavil_config_compander(codec, interp_idx, event);
3305 tavil_codec_hphdelay_lutbypass(codec, interp_idx,
3306 event);
3307 tavil_codec_hd2_control(tavil, interp_idx, event);
3308 tavil_codec_idle_detect_control(codec, interp_idx,
3309 event);
3310 /* Clk Disable */
3311 snd_soc_update_bits(codec, main_reg, 0x20, 0x00);
3312 /* Reset enable and disable */
3313 snd_soc_update_bits(codec, main_reg, 0x40, 0x40);
3314 snd_soc_update_bits(codec, main_reg, 0x40, 0x00);
3315 /* Reset rate to 48K*/
3316 snd_soc_update_bits(codec, main_reg, 0x0F, 0x04);
3317 }
3318 }
3319
3320 dev_dbg(codec->dev, "%s event %d main_clk_users %d\n",
3321 __func__, event, tavil->main_clk_users[interp_idx]);
3322
3323 return tavil->main_clk_users[interp_idx];
3324}
3325EXPORT_SYMBOL(tavil_codec_enable_interp_clk);
3326
3327static int tavil_anc_out_switch_cb(struct snd_soc_dapm_widget *w,
3328 struct snd_kcontrol *kcontrol, int event)
3329{
3330 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3331
3332 tavil_codec_enable_interp_clk(codec, event, w->shift);
3333
3334 return 0;
3335}
3336static int tavil_codec_set_idle_detect_thr(struct snd_soc_codec *codec,
3337 int interp, int path_type)
3338{
3339 int port_id[4] = { 0, 0, 0, 0 };
3340 int *port_ptr, num_ports;
3341 int bit_width = 0, i;
3342 int mux_reg, mux_reg_val;
3343 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3344 int dai_id, idle_thr;
3345
3346 if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
3347 return 0;
3348
3349 if (!tavil->idle_det_cfg.hph_idle_detect_en)
3350 return 0;
3351
3352 port_ptr = &port_id[0];
3353 num_ports = 0;
3354
3355 /*
3356 * Read interpolator MUX input registers and find
3357 * which slimbus port is connected and store the port
3358 * numbers in port_id array.
3359 */
3360 if (path_type == INTERP_MIX_PATH) {
3361 mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1 +
3362 2 * (interp - 1);
3363 mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
3364
3365 if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
3366 (mux_reg_val < INTn_2_INP_SEL_PROXIMITY)) {
3367 *port_ptr++ = mux_reg_val +
3368 WCD934X_RX_PORT_START_NUMBER - 1;
3369 num_ports++;
3370 }
3371 }
3372
3373 if (path_type == INTERP_MAIN_PATH) {
3374 mux_reg = WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0 +
3375 2 * (interp - 1);
3376 mux_reg_val = snd_soc_read(codec, mux_reg) & 0x0f;
3377 i = WCD934X_INTERP_MUX_NUM_INPUTS;
3378
3379 while (i) {
3380 if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
3381 (mux_reg_val <= INTn_1_INP_SEL_RX7)) {
3382 *port_ptr++ = mux_reg_val +
3383 WCD934X_RX_PORT_START_NUMBER -
3384 INTn_1_INP_SEL_RX0;
3385 num_ports++;
3386 }
3387 mux_reg_val = (snd_soc_read(codec, mux_reg) &
3388 0xf0) >> 4;
3389 mux_reg += 1;
3390 i--;
3391 }
3392 }
3393
3394 dev_dbg(codec->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
3395 __func__, num_ports, port_id[0], port_id[1],
3396 port_id[2], port_id[3]);
3397
3398 i = 0;
3399 while (num_ports) {
3400 dai_id = tavil_find_playback_dai_id_for_port(port_id[i++],
3401 tavil);
3402
3403 if ((dai_id >= 0) && (dai_id < NUM_CODEC_DAIS)) {
3404 dev_dbg(codec->dev, "%s: dai_id: %d bit_width: %d\n",
3405 __func__, dai_id,
3406 tavil->dai[dai_id].bit_width);
3407
3408 if (tavil->dai[dai_id].bit_width > bit_width)
3409 bit_width = tavil->dai[dai_id].bit_width;
3410 }
3411
3412 num_ports--;
3413 }
3414
3415 switch (bit_width) {
3416 case 16:
3417 idle_thr = 0xff; /* F16 */
3418 break;
3419 case 24:
3420 case 32:
3421 idle_thr = 0x03; /* F22 */
3422 break;
3423 default:
3424 idle_thr = 0x00;
3425 break;
3426 }
3427
3428 dev_dbg(codec->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
3429 __func__, idle_thr, tavil->idle_det_cfg.hph_idle_thr);
3430
3431 if ((tavil->idle_det_cfg.hph_idle_thr == 0) ||
3432 (idle_thr < tavil->idle_det_cfg.hph_idle_thr)) {
3433 snd_soc_write(codec, WCD934X_CDC_RX_IDLE_DET_CFG3, idle_thr);
3434 tavil->idle_det_cfg.hph_idle_thr = idle_thr;
3435 }
3436
3437 return 0;
3438}
3439
3440static int tavil_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
3441 struct snd_kcontrol *kcontrol,
3442 int event)
3443{
3444 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3445 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3446 u16 gain_reg, mix_reg;
3447 int offset_val = 0;
3448 int val = 0;
3449
3450 if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
3451 w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
3452 dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
3453 __func__, w->shift, w->name);
3454 return -EINVAL;
3455 };
3456
3457 gain_reg = WCD934X_CDC_RX0_RX_VOL_MIX_CTL +
3458 (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
3459 mix_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
3460 (w->shift * WCD934X_RX_PATH_CTL_OFFSET);
3461
3462 if (w->shift == INTERP_SPKR1 || w->shift == INTERP_SPKR2)
3463 __tavil_codec_enable_swr(w, event);
3464
3465 switch (event) {
3466 case SND_SOC_DAPM_PRE_PMU:
3467 tavil_codec_set_idle_detect_thr(codec, w->shift,
3468 INTERP_MIX_PATH);
3469 tavil_codec_enable_interp_clk(codec, event, w->shift);
3470 /* Clk enable */
3471 snd_soc_update_bits(codec, mix_reg, 0x20, 0x20);
3472 break;
3473 case SND_SOC_DAPM_POST_PMU:
3474 if ((tavil->swr.spkr_gain_offset ==
3475 WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
3476 (tavil->comp_enabled[COMPANDER_7] ||
3477 tavil->comp_enabled[COMPANDER_8]) &&
3478 (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
3479 gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
3480 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
3481 0x01, 0x01);
3482 snd_soc_update_bits(codec,
3483 WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
3484 0x01, 0x01);
3485 snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
3486 0x01, 0x01);
3487 snd_soc_update_bits(codec,
3488 WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
3489 0x01, 0x01);
3490 offset_val = -2;
3491 }
3492 val = snd_soc_read(codec, gain_reg);
3493 val += offset_val;
3494 snd_soc_write(codec, gain_reg, val);
3495 tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
3496 break;
3497 case SND_SOC_DAPM_POST_PMD:
3498 /* Clk Disable */
3499 snd_soc_update_bits(codec, mix_reg, 0x20, 0x00);
3500 tavil_codec_enable_interp_clk(codec, event, w->shift);
3501 /* Reset enable and disable */
3502 snd_soc_update_bits(codec, mix_reg, 0x40, 0x40);
3503 snd_soc_update_bits(codec, mix_reg, 0x40, 0x00);
3504
3505 if ((tavil->swr.spkr_gain_offset ==
3506 WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
3507 (tavil->comp_enabled[COMPANDER_7] ||
3508 tavil->comp_enabled[COMPANDER_8]) &&
3509 (gain_reg == WCD934X_CDC_RX7_RX_VOL_MIX_CTL ||
3510 gain_reg == WCD934X_CDC_RX8_RX_VOL_MIX_CTL)) {
3511 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
3512 0x01, 0x00);
3513 snd_soc_update_bits(codec,
3514 WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
3515 0x01, 0x00);
3516 snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
3517 0x01, 0x00);
3518 snd_soc_update_bits(codec,
3519 WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
3520 0x01, 0x00);
3521 offset_val = 2;
3522 val = snd_soc_read(codec, gain_reg);
3523 val += offset_val;
3524 snd_soc_write(codec, gain_reg, val);
3525 }
3526 tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
3527 break;
3528 };
3529 dev_dbg(codec->dev, "%s event %d name %s\n", __func__, event, w->name);
3530
3531 return 0;
3532}
3533
3534/**
3535 * tavil_get_dsd_config - Get pointer to dsd config structure
3536 *
3537 * @codec: pointer to snd_soc_codec structure
3538 *
3539 * Returns pointer to tavil_dsd_config structure
3540 */
3541struct tavil_dsd_config *tavil_get_dsd_config(struct snd_soc_codec *codec)
3542{
3543 struct tavil_priv *tavil;
3544
3545 if (!codec)
3546 return NULL;
3547
3548 tavil = snd_soc_codec_get_drvdata(codec);
3549
3550 if (!tavil)
3551 return NULL;
3552
3553 return tavil->dsd_config;
3554}
3555EXPORT_SYMBOL(tavil_get_dsd_config);
3556
3557static int tavil_codec_enable_main_path(struct snd_soc_dapm_widget *w,
3558 struct snd_kcontrol *kcontrol,
3559 int event)
3560{
3561 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3562 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3563 u16 gain_reg;
3564 u16 reg;
3565 int val;
3566 int offset_val = 0;
3567
3568 dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
3569
3570 if (w->shift >= WCD934X_NUM_INTERPOLATORS ||
3571 w->shift == INTERP_LO3_NA || w->shift == INTERP_LO4_NA) {
3572 dev_err(codec->dev, "%s: Invalid Interpolator value %d for name %s\n",
3573 __func__, w->shift, w->name);
3574 return -EINVAL;
3575 };
3576
3577 reg = WCD934X_CDC_RX0_RX_PATH_CTL + (w->shift *
3578 WCD934X_RX_PATH_CTL_OFFSET);
3579 gain_reg = WCD934X_CDC_RX0_RX_VOL_CTL + (w->shift *
3580 WCD934X_RX_PATH_CTL_OFFSET);
3581
3582 switch (event) {
3583 case SND_SOC_DAPM_PRE_PMU:
3584 tavil_codec_set_idle_detect_thr(codec, w->shift,
3585 INTERP_MAIN_PATH);
3586 tavil_codec_enable_interp_clk(codec, event, w->shift);
3587 break;
3588 case SND_SOC_DAPM_POST_PMU:
3589 /* apply gain after int clk is enabled */
3590 if ((tavil->swr.spkr_gain_offset ==
3591 WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
3592 (tavil->comp_enabled[COMPANDER_7] ||
3593 tavil->comp_enabled[COMPANDER_8]) &&
3594 (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
3595 gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
3596 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
3597 0x01, 0x01);
3598 snd_soc_update_bits(codec,
3599 WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
3600 0x01, 0x01);
3601 snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
3602 0x01, 0x01);
3603 snd_soc_update_bits(codec,
3604 WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
3605 0x01, 0x01);
3606 offset_val = -2;
3607 }
3608 val = snd_soc_read(codec, gain_reg);
3609 val += offset_val;
3610 snd_soc_write(codec, gain_reg, val);
3611 tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
3612 break;
3613 case SND_SOC_DAPM_POST_PMD:
3614 tavil_codec_enable_interp_clk(codec, event, w->shift);
3615
3616 if ((tavil->swr.spkr_gain_offset ==
3617 WCD934X_RX_GAIN_OFFSET_M1P5_DB) &&
3618 (tavil->comp_enabled[COMPANDER_7] ||
3619 tavil->comp_enabled[COMPANDER_8]) &&
3620 (gain_reg == WCD934X_CDC_RX7_RX_VOL_CTL ||
3621 gain_reg == WCD934X_CDC_RX8_RX_VOL_CTL)) {
3622 snd_soc_update_bits(codec, WCD934X_CDC_RX7_RX_PATH_SEC1,
3623 0x01, 0x00);
3624 snd_soc_update_bits(codec,
3625 WCD934X_CDC_RX7_RX_PATH_MIX_SEC0,
3626 0x01, 0x00);
3627 snd_soc_update_bits(codec, WCD934X_CDC_RX8_RX_PATH_SEC1,
3628 0x01, 0x00);
3629 snd_soc_update_bits(codec,
3630 WCD934X_CDC_RX8_RX_PATH_MIX_SEC0,
3631 0x01, 0x00);
3632 offset_val = 2;
3633 val = snd_soc_read(codec, gain_reg);
3634 val += offset_val;
3635 snd_soc_write(codec, gain_reg, val);
3636 }
3637 tavil_codec_config_ear_spkr_gain(codec, event, gain_reg);
3638 break;
3639 };
3640
3641 return 0;
3642}
3643
3644static int tavil_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
3645 struct snd_kcontrol *kcontrol, int event)
3646{
3647 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3648
3649 dev_dbg(codec->dev, "%s: event = %d\n", __func__, event);
3650
3651 switch (event) {
3652 case SND_SOC_DAPM_POST_PMU: /* fall through */
3653 case SND_SOC_DAPM_PRE_PMD:
3654 if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
3655 snd_soc_write(codec,
3656 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
3657 snd_soc_read(codec,
3658 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
3659 snd_soc_write(codec,
3660 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
3661 snd_soc_read(codec,
3662 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
3663 snd_soc_write(codec,
3664 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
3665 snd_soc_read(codec,
3666 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
3667 snd_soc_write(codec,
3668 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
3669 snd_soc_read(codec,
3670 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
3671 } else {
3672 snd_soc_write(codec,
3673 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
3674 snd_soc_read(codec,
3675 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
3676 snd_soc_write(codec,
3677 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
3678 snd_soc_read(codec,
3679 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
3680 snd_soc_write(codec,
3681 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
3682 snd_soc_read(codec,
3683 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
3684 }
3685 break;
3686 }
3687 return 0;
3688}
3689
3690static int tavil_codec_find_amic_input(struct snd_soc_codec *codec,
3691 int adc_mux_n)
3692{
3693 u16 mask, shift, adc_mux_in_reg;
3694 u16 amic_mux_sel_reg;
3695 bool is_amic;
3696
3697 if (adc_mux_n < 0 || adc_mux_n > WCD934X_MAX_VALID_ADC_MUX ||
3698 adc_mux_n == WCD934X_INVALID_ADC_MUX)
3699 return 0;
3700
3701 if (adc_mux_n < 3) {
3702 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
3703 adc_mux_n;
3704 mask = 0x03;
3705 shift = 0;
3706 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
3707 2 * adc_mux_n;
3708 } else if (adc_mux_n < 4) {
3709 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
3710 mask = 0x03;
3711 shift = 0;
3712 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
3713 2 * adc_mux_n;
3714 } else if (adc_mux_n < 7) {
3715 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
3716 (adc_mux_n - 4);
3717 mask = 0x0C;
3718 shift = 2;
3719 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3720 adc_mux_n - 4;
3721 } else if (adc_mux_n < 8) {
3722 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
3723 mask = 0x0C;
3724 shift = 2;
3725 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3726 adc_mux_n - 4;
3727 } else if (adc_mux_n < 12) {
3728 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
3729 ((adc_mux_n == 8) ? (adc_mux_n - 8) :
3730 (adc_mux_n - 9));
3731 mask = 0x30;
3732 shift = 4;
3733 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3734 adc_mux_n - 4;
3735 } else if (adc_mux_n < 13) {
3736 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1;
3737 mask = 0x30;
3738 shift = 4;
3739 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3740 adc_mux_n - 4;
3741 } else {
3742 adc_mux_in_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1;
3743 mask = 0xC0;
3744 shift = 6;
3745 amic_mux_sel_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
3746 adc_mux_n - 4;
3747 }
3748
3749 is_amic = (((snd_soc_read(codec, adc_mux_in_reg) & mask) >> shift)
3750 == 1);
3751 if (!is_amic)
3752 return 0;
3753
3754 return snd_soc_read(codec, amic_mux_sel_reg) & 0x07;
3755}
3756
3757static void tavil_codec_set_tx_hold(struct snd_soc_codec *codec,
3758 u16 amic_reg, bool set)
3759{
3760 u8 mask = 0x20;
3761 u8 val;
3762
3763 if (amic_reg == WCD934X_ANA_AMIC1 ||
3764 amic_reg == WCD934X_ANA_AMIC3)
3765 mask = 0x40;
3766
3767 val = set ? mask : 0x00;
3768
3769 switch (amic_reg) {
3770 case WCD934X_ANA_AMIC1:
3771 case WCD934X_ANA_AMIC2:
3772 snd_soc_update_bits(codec, WCD934X_ANA_AMIC2, mask, val);
3773 break;
3774 case WCD934X_ANA_AMIC3:
3775 case WCD934X_ANA_AMIC4:
3776 snd_soc_update_bits(codec, WCD934X_ANA_AMIC4, mask, val);
3777 break;
3778 default:
3779 dev_dbg(codec->dev, "%s: invalid amic: %d\n",
3780 __func__, amic_reg);
3781 break;
3782 }
3783}
3784
3785static int tavil_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
3786 struct snd_kcontrol *kcontrol, int event)
3787{
3788 int adc_mux_n = w->shift;
3789 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3790 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3791 int amic_n;
3792
3793 dev_dbg(codec->dev, "%s: event: %d\n", __func__, event);
3794
3795 switch (event) {
3796 case SND_SOC_DAPM_POST_PMU:
3797 amic_n = tavil_codec_find_amic_input(codec, adc_mux_n);
3798 if (amic_n) {
3799 /*
3800 * Prevent ANC Rx pop by leaving Tx FE in HOLD
3801 * state until PA is up. Track AMIC being used
3802 * so we can release the HOLD later.
3803 */
3804 set_bit(ANC_MIC_AMIC1 + amic_n - 1,
3805 &tavil->status_mask);
3806 }
3807 break;
3808 default:
3809 break;
3810 }
3811
3812 return 0;
3813}
3814
3815static u16 tavil_codec_get_amic_pwlvl_reg(struct snd_soc_codec *codec, int amic)
3816{
3817 u16 pwr_level_reg = 0;
3818
3819 switch (amic) {
3820 case 1:
3821 case 2:
3822 pwr_level_reg = WCD934X_ANA_AMIC1;
3823 break;
3824
3825 case 3:
3826 case 4:
3827 pwr_level_reg = WCD934X_ANA_AMIC3;
3828 break;
3829 default:
3830 dev_dbg(codec->dev, "%s: invalid amic: %d\n",
3831 __func__, amic);
3832 break;
3833 }
3834
3835 return pwr_level_reg;
3836}
3837
3838#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
3839#define CF_MIN_3DB_4HZ 0x0
3840#define CF_MIN_3DB_75HZ 0x1
3841#define CF_MIN_3DB_150HZ 0x2
3842
3843static void tavil_tx_hpf_corner_freq_callback(struct work_struct *work)
3844{
3845 struct delayed_work *hpf_delayed_work;
3846 struct hpf_work *hpf_work;
3847 struct tavil_priv *tavil;
3848 struct snd_soc_codec *codec;
3849 u16 dec_cfg_reg, amic_reg, go_bit_reg;
3850 u8 hpf_cut_off_freq;
3851 int amic_n;
3852
3853 hpf_delayed_work = to_delayed_work(work);
3854 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
3855 tavil = hpf_work->tavil;
3856 codec = tavil->codec;
3857 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
3858
3859 dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
3860 go_bit_reg = dec_cfg_reg + 7;
3861
3862 dev_dbg(codec->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
3863 __func__, hpf_work->decimator, hpf_cut_off_freq);
3864
3865 amic_n = tavil_codec_find_amic_input(codec, hpf_work->decimator);
3866 if (amic_n) {
3867 amic_reg = WCD934X_ANA_AMIC1 + amic_n - 1;
3868 tavil_codec_set_tx_hold(codec, amic_reg, false);
3869 }
3870 snd_soc_update_bits(codec, dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
3871 hpf_cut_off_freq << 5);
3872 snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x02);
3873 /* Minimum 1 clk cycle delay is required as per HW spec */
3874 usleep_range(1000, 1010);
3875 snd_soc_update_bits(codec, go_bit_reg, 0x02, 0x00);
3876}
3877
3878static void tavil_tx_mute_update_callback(struct work_struct *work)
3879{
3880 struct tx_mute_work *tx_mute_dwork;
3881 struct tavil_priv *tavil;
3882 struct delayed_work *delayed_work;
3883 struct snd_soc_codec *codec;
3884 u16 tx_vol_ctl_reg, hpf_gate_reg;
3885
3886 delayed_work = to_delayed_work(work);
3887 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
3888 tavil = tx_mute_dwork->tavil;
3889 codec = tavil->codec;
3890
3891 tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
3892 16 * tx_mute_dwork->decimator;
3893 hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 +
3894 16 * tx_mute_dwork->decimator;
3895 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
3896}
3897
3898static int tavil_codec_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
3899 struct snd_kcontrol *kcontrol, int event)
3900{
3901 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3902 u16 sidetone_reg;
3903
3904 dev_dbg(codec->dev, "%s %d %d\n", __func__, event, w->shift);
3905 sidetone_reg = WCD934X_CDC_RX0_RX_PATH_CFG1 + 0x14*(w->shift);
3906
3907 switch (event) {
3908 case SND_SOC_DAPM_PRE_PMU:
3909 if (!strcmp(w->name, "RX INT7 MIX2 INP"))
3910 __tavil_codec_enable_swr(w, event);
3911 tavil_codec_enable_interp_clk(codec, event, w->shift);
3912 snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x10);
3913 break;
3914 case SND_SOC_DAPM_POST_PMD:
3915 snd_soc_update_bits(codec, sidetone_reg, 0x10, 0x00);
3916 tavil_codec_enable_interp_clk(codec, event, w->shift);
3917 if (!strcmp(w->name, "RX INT7 MIX2 INP"))
3918 __tavil_codec_enable_swr(w, event);
3919 break;
3920 default:
3921 break;
3922 };
3923 return 0;
3924}
3925
3926static int tavil_codec_enable_dec(struct snd_soc_dapm_widget *w,
3927 struct snd_kcontrol *kcontrol, int event)
3928{
3929 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
3930 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
3931 unsigned int decimator;
3932 char *dec_adc_mux_name = NULL;
3933 char *widget_name = NULL;
3934 char *wname;
3935 int ret = 0, amic_n;
3936 u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
3937 u16 tx_gain_ctl_reg;
3938 char *dec;
3939 u8 hpf_cut_off_freq;
3940
3941 dev_dbg(codec->dev, "%s %d\n", __func__, event);
3942
3943 widget_name = kstrndup(w->name, 15, GFP_KERNEL);
3944 if (!widget_name)
3945 return -ENOMEM;
3946
3947 wname = widget_name;
3948 dec_adc_mux_name = strsep(&widget_name, " ");
3949 if (!dec_adc_mux_name) {
3950 dev_err(codec->dev, "%s: Invalid decimator = %s\n",
3951 __func__, w->name);
3952 ret = -EINVAL;
3953 goto out;
3954 }
3955 dec_adc_mux_name = widget_name;
3956
3957 dec = strpbrk(dec_adc_mux_name, "012345678");
3958 if (!dec) {
3959 dev_err(codec->dev, "%s: decimator index not found\n",
3960 __func__);
3961 ret = -EINVAL;
3962 goto out;
3963 }
3964
3965 ret = kstrtouint(dec, 10, &decimator);
3966 if (ret < 0) {
3967 dev_err(codec->dev, "%s: Invalid decimator = %s\n",
3968 __func__, wname);
3969 ret = -EINVAL;
3970 goto out;
3971 }
3972
3973 dev_dbg(codec->dev, "%s(): widget = %s decimator = %u\n", __func__,
3974 w->name, decimator);
3975
3976 tx_vol_ctl_reg = WCD934X_CDC_TX0_TX_PATH_CTL + 16 * decimator;
3977 hpf_gate_reg = WCD934X_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
3978 dec_cfg_reg = WCD934X_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
3979 tx_gain_ctl_reg = WCD934X_CDC_TX0_TX_VOL_CTL + 16 * decimator;
3980
3981 switch (event) {
3982 case SND_SOC_DAPM_PRE_PMU:
3983 amic_n = tavil_codec_find_amic_input(codec, decimator);
3984 if (amic_n)
3985 pwr_level_reg = tavil_codec_get_amic_pwlvl_reg(codec,
3986 amic_n);
3987
3988 if (pwr_level_reg) {
3989 switch ((snd_soc_read(codec, pwr_level_reg) &
3990 WCD934X_AMIC_PWR_LVL_MASK) >>
3991 WCD934X_AMIC_PWR_LVL_SHIFT) {
3992 case WCD934X_AMIC_PWR_LEVEL_LP:
3993 snd_soc_update_bits(codec, dec_cfg_reg,
3994 WCD934X_DEC_PWR_LVL_MASK,
3995 WCD934X_DEC_PWR_LVL_LP);
3996 break;
3997
3998 case WCD934X_AMIC_PWR_LEVEL_HP:
3999 snd_soc_update_bits(codec, dec_cfg_reg,
4000 WCD934X_DEC_PWR_LVL_MASK,
4001 WCD934X_DEC_PWR_LVL_HP);
4002 break;
4003 case WCD934X_AMIC_PWR_LEVEL_DEFAULT:
4004 default:
4005 snd_soc_update_bits(codec, dec_cfg_reg,
4006 WCD934X_DEC_PWR_LVL_MASK,
4007 WCD934X_DEC_PWR_LVL_DF);
4008 break;
4009 }
4010 }
4011 /* Enable TX PGA Mute */
4012 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
4013 break;
4014 case SND_SOC_DAPM_POST_PMU:
4015 hpf_cut_off_freq = (snd_soc_read(codec, dec_cfg_reg) &
4016 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
4017
4018 tavil->tx_hpf_work[decimator].hpf_cut_off_freq =
4019 hpf_cut_off_freq;
4020 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
4021 snd_soc_update_bits(codec, dec_cfg_reg,
4022 TX_HPF_CUT_OFF_FREQ_MASK,
4023 CF_MIN_3DB_150HZ << 5);
4024 snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x02);
4025 /*
4026 * Minimum 1 clk cycle delay is required as per
4027 * HW spec.
4028 */
4029 usleep_range(1000, 1010);
4030 snd_soc_update_bits(codec, hpf_gate_reg, 0x02, 0x00);
4031 }
4032 /* schedule work queue to Remove Mute */
4033 schedule_delayed_work(&tavil->tx_mute_dwork[decimator].dwork,
4034 msecs_to_jiffies(tx_unmute_delay));
4035 if (tavil->tx_hpf_work[decimator].hpf_cut_off_freq !=
4036 CF_MIN_3DB_150HZ)
4037 schedule_delayed_work(
4038 &tavil->tx_hpf_work[decimator].dwork,
4039 msecs_to_jiffies(300));
4040 /* apply gain after decimator is enabled */
4041 snd_soc_write(codec, tx_gain_ctl_reg,
4042 snd_soc_read(codec, tx_gain_ctl_reg));
4043 break;
4044 case SND_SOC_DAPM_PRE_PMD:
4045 hpf_cut_off_freq =
4046 tavil->tx_hpf_work[decimator].hpf_cut_off_freq;
4047 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x10);
4048 if (cancel_delayed_work_sync(
4049 &tavil->tx_hpf_work[decimator].dwork)) {
4050 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
4051 snd_soc_update_bits(codec, dec_cfg_reg,
4052 TX_HPF_CUT_OFF_FREQ_MASK,
4053 hpf_cut_off_freq << 5);
4054 snd_soc_update_bits(codec, hpf_gate_reg,
4055 0x02, 0x02);
4056 /*
4057 * Minimum 1 clk cycle delay is required as per
4058 * HW spec.
4059 */
4060 usleep_range(1000, 1010);
4061 snd_soc_update_bits(codec, hpf_gate_reg,
4062 0x02, 0x00);
4063 }
4064 }
4065 cancel_delayed_work_sync(
4066 &tavil->tx_mute_dwork[decimator].dwork);
4067 break;
4068 case SND_SOC_DAPM_POST_PMD:
4069 snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x10, 0x00);
4070 snd_soc_update_bits(codec, dec_cfg_reg,
4071 WCD934X_DEC_PWR_LVL_MASK,
4072 WCD934X_DEC_PWR_LVL_DF);
4073 break;
4074 };
4075out:
4076 kfree(wname);
4077 return ret;
4078}
4079
4080static u32 tavil_get_dmic_sample_rate(struct snd_soc_codec *codec,
4081 unsigned int dmic,
4082 struct wcd9xxx_pdata *pdata)
4083{
4084 u8 tx_stream_fs;
4085 u8 adc_mux_index = 0, adc_mux_sel = 0;
4086 bool dec_found = false;
4087 u16 adc_mux_ctl_reg, tx_fs_reg;
4088 u32 dmic_fs;
4089
4090 while (dec_found == 0 && adc_mux_index < WCD934X_MAX_VALID_ADC_MUX) {
4091 if (adc_mux_index < 4) {
4092 adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
4093 (adc_mux_index * 2);
4094 } else if (adc_mux_index < WCD934X_INVALID_ADC_MUX) {
4095 adc_mux_ctl_reg = WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
4096 adc_mux_index - 4;
4097 } else if (adc_mux_index == WCD934X_INVALID_ADC_MUX) {
4098 ++adc_mux_index;
4099 continue;
4100 }
4101 adc_mux_sel = ((snd_soc_read(codec, adc_mux_ctl_reg) &
4102 0xF8) >> 3) - 1;
4103
4104 if (adc_mux_sel == dmic) {
4105 dec_found = true;
4106 break;
4107 }
4108
4109 ++adc_mux_index;
4110 }
4111
4112 if (dec_found && adc_mux_index <= 8) {
4113 tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
4114 tx_stream_fs = snd_soc_read(codec, tx_fs_reg) & 0x0F;
4115 if (tx_stream_fs <= 4) {
4116 if (pdata->dmic_sample_rate <=
4117 WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ)
4118 dmic_fs = pdata->dmic_sample_rate;
4119 else
4120 dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ;
4121 } else
4122 dmic_fs = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
4123 } else {
4124 dmic_fs = pdata->dmic_sample_rate;
4125 }
4126
4127 return dmic_fs;
4128}
4129
4130static u8 tavil_get_dmic_clk_val(struct snd_soc_codec *codec,
4131 u32 mclk_rate, u32 dmic_clk_rate)
4132{
4133 u32 div_factor;
4134 u8 dmic_ctl_val;
4135
4136 dev_dbg(codec->dev,
4137 "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
4138 __func__, mclk_rate, dmic_clk_rate);
4139
4140 /* Default value to return in case of error */
4141 if (mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
4142 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
4143 else
4144 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
4145
4146 if (dmic_clk_rate == 0) {
4147 dev_err(codec->dev,
4148 "%s: dmic_sample_rate cannot be 0\n",
4149 __func__);
4150 goto done;
4151 }
4152
4153 div_factor = mclk_rate / dmic_clk_rate;
4154 switch (div_factor) {
4155 case 2:
4156 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_2;
4157 break;
4158 case 3:
4159 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_3;
4160 break;
4161 case 4:
4162 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_4;
4163 break;
4164 case 6:
4165 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_6;
4166 break;
4167 case 8:
4168 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_8;
4169 break;
4170 case 16:
4171 dmic_ctl_val = WCD934X_DMIC_CLK_DIV_16;
4172 break;
4173 default:
4174 dev_err(codec->dev,
4175 "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
4176 __func__, div_factor, mclk_rate, dmic_clk_rate);
4177 break;
4178 }
4179
4180done:
4181 return dmic_ctl_val;
4182}
4183
4184static int tavil_codec_enable_adc(struct snd_soc_dapm_widget *w,
4185 struct snd_kcontrol *kcontrol, int event)
4186{
4187 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4188
4189 dev_dbg(codec->dev, "%s: event:%d\n", __func__, event);
4190
4191 switch (event) {
4192 case SND_SOC_DAPM_PRE_PMU:
4193 tavil_codec_set_tx_hold(codec, w->reg, true);
4194 break;
4195 default:
4196 break;
4197 }
4198
4199 return 0;
4200}
4201
4202static int tavil_codec_enable_dmic(struct snd_soc_dapm_widget *w,
4203 struct snd_kcontrol *kcontrol, int event)
4204{
4205 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4206 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
4207 struct wcd9xxx_pdata *pdata = dev_get_platdata(codec->dev->parent);
4208 u8 dmic_clk_en = 0x01;
4209 u16 dmic_clk_reg;
4210 s32 *dmic_clk_cnt;
4211 u8 dmic_rate_val, dmic_rate_shift = 1;
4212 unsigned int dmic;
4213 u32 dmic_sample_rate;
4214 int ret;
4215 char *wname;
4216
4217 wname = strpbrk(w->name, "012345");
4218 if (!wname) {
4219 dev_err(codec->dev, "%s: widget not found\n", __func__);
4220 return -EINVAL;
4221 }
4222
4223 ret = kstrtouint(wname, 10, &dmic);
4224 if (ret < 0) {
4225 dev_err(codec->dev, "%s: Invalid DMIC line on the codec\n",
4226 __func__);
4227 return -EINVAL;
4228 }
4229
4230 switch (dmic) {
4231 case 0:
4232 case 1:
4233 dmic_clk_cnt = &(tavil->dmic_0_1_clk_cnt);
4234 dmic_clk_reg = WCD934X_CPE_SS_DMIC0_CTL;
4235 break;
4236 case 2:
4237 case 3:
4238 dmic_clk_cnt = &(tavil->dmic_2_3_clk_cnt);
4239 dmic_clk_reg = WCD934X_CPE_SS_DMIC1_CTL;
4240 break;
4241 case 4:
4242 case 5:
4243 dmic_clk_cnt = &(tavil->dmic_4_5_clk_cnt);
4244 dmic_clk_reg = WCD934X_CPE_SS_DMIC2_CTL;
4245 break;
4246 default:
4247 dev_err(codec->dev, "%s: Invalid DMIC Selection\n",
4248 __func__);
4249 return -EINVAL;
4250 };
4251 dev_dbg(codec->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
4252 __func__, event, dmic, *dmic_clk_cnt);
4253
4254 switch (event) {
4255 case SND_SOC_DAPM_PRE_PMU:
4256 dmic_sample_rate = tavil_get_dmic_sample_rate(codec, dmic,
4257 pdata);
4258 dmic_rate_val =
4259 tavil_get_dmic_clk_val(codec,
4260 pdata->mclk_rate,
4261 dmic_sample_rate);
4262
4263 (*dmic_clk_cnt)++;
4264 if (*dmic_clk_cnt == 1) {
4265 snd_soc_update_bits(codec, dmic_clk_reg,
4266 0x07 << dmic_rate_shift,
4267 dmic_rate_val << dmic_rate_shift);
4268 snd_soc_update_bits(codec, dmic_clk_reg,
4269 dmic_clk_en, dmic_clk_en);
4270 }
4271
4272 break;
4273 case SND_SOC_DAPM_POST_PMD:
4274 dmic_rate_val =
4275 tavil_get_dmic_clk_val(codec,
4276 pdata->mclk_rate,
4277 pdata->mad_dmic_sample_rate);
4278 (*dmic_clk_cnt)--;
4279 if (*dmic_clk_cnt == 0) {
4280 snd_soc_update_bits(codec, dmic_clk_reg,
4281 dmic_clk_en, 0);
4282 snd_soc_update_bits(codec, dmic_clk_reg,
4283 0x07 << dmic_rate_shift,
4284 dmic_rate_val << dmic_rate_shift);
4285 }
4286 break;
4287 };
4288
4289 return 0;
4290}
4291
4292/*
4293 * tavil_mbhc_micb_adjust_voltage: adjust specific micbias voltage
4294 * @codec: handle to snd_soc_codec *
4295 * @req_volt: micbias voltage to be set
4296 * @micb_num: micbias to be set, e.g. micbias1 or micbias2
4297 *
4298 * return 0 if adjustment is success or error code in case of failure
4299 */
4300int tavil_mbhc_micb_adjust_voltage(struct snd_soc_codec *codec,
4301 int req_volt, int micb_num)
4302{
4303 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
4304 int cur_vout_ctl, req_vout_ctl;
4305 int micb_reg, micb_val, micb_en;
4306 int ret = 0;
4307
4308 switch (micb_num) {
4309 case MIC_BIAS_1:
4310 micb_reg = WCD934X_ANA_MICB1;
4311 break;
4312 case MIC_BIAS_2:
4313 micb_reg = WCD934X_ANA_MICB2;
4314 break;
4315 case MIC_BIAS_3:
4316 micb_reg = WCD934X_ANA_MICB3;
4317 break;
4318 case MIC_BIAS_4:
4319 micb_reg = WCD934X_ANA_MICB4;
4320 break;
4321 default:
4322 return -EINVAL;
4323 }
4324 mutex_lock(&tavil->micb_lock);
4325
4326 /*
4327 * If requested micbias voltage is same as current micbias
4328 * voltage, then just return. Otherwise, adjust voltage as
4329 * per requested value. If micbias is already enabled, then
4330 * to avoid slow micbias ramp-up or down enable pull-up
4331 * momentarily, change the micbias value and then re-enable
4332 * micbias.
4333 */
4334 micb_val = snd_soc_read(codec, micb_reg);
4335 micb_en = (micb_val & 0xC0) >> 6;
4336 cur_vout_ctl = micb_val & 0x3F;
4337
4338 req_vout_ctl = wcd934x_get_micb_vout_ctl_val(req_volt);
4339 if (req_vout_ctl < 0) {
4340 ret = -EINVAL;
4341 goto exit;
4342 }
4343 if (cur_vout_ctl == req_vout_ctl) {
4344 ret = 0;
4345 goto exit;
4346 }
4347
4348 dev_dbg(codec->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
4349 __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
4350 req_volt, micb_en);
4351
4352 if (micb_en == 0x1)
4353 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
4354
4355 snd_soc_update_bits(codec, micb_reg, 0x3F, req_vout_ctl);
4356
4357 if (micb_en == 0x1) {
4358 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
4359 /*
4360 * Add 2ms delay as per HW requirement after enabling
4361 * micbias
4362 */
4363 usleep_range(2000, 2100);
4364 }
4365exit:
4366 mutex_unlock(&tavil->micb_lock);
4367 return ret;
4368}
4369EXPORT_SYMBOL(tavil_mbhc_micb_adjust_voltage);
4370
4371/*
4372 * tavil_micbias_control: enable/disable micbias
4373 * @codec: handle to snd_soc_codec *
4374 * @micb_num: micbias to be enabled/disabled, e.g. micbias1 or micbias2
4375 * @req: control requested, enable/disable or pullup enable/disable
4376 * @is_dapm: triggered by dapm or not
4377 *
4378 * return 0 if control is success or error code in case of failure
4379 */
4380int tavil_micbias_control(struct snd_soc_codec *codec,
4381 int micb_num, int req, bool is_dapm)
4382{
4383 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
4384 int micb_index = micb_num - 1;
4385 u16 micb_reg;
4386 int pre_off_event = 0, post_off_event = 0;
4387 int post_on_event = 0, post_dapm_off = 0;
4388 int post_dapm_on = 0;
4389
4390 if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
4391 dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
4392 __func__, micb_index);
4393 return -EINVAL;
4394 }
4395
4396 switch (micb_num) {
4397 case MIC_BIAS_1:
4398 micb_reg = WCD934X_ANA_MICB1;
4399 break;
4400 case MIC_BIAS_2:
4401 micb_reg = WCD934X_ANA_MICB2;
4402 pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
4403 post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
4404 post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
4405 post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
4406 post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
4407 break;
4408 case MIC_BIAS_3:
4409 micb_reg = WCD934X_ANA_MICB3;
4410 break;
4411 case MIC_BIAS_4:
4412 micb_reg = WCD934X_ANA_MICB4;
4413 break;
4414 default:
4415 dev_err(codec->dev, "%s: Invalid micbias number: %d\n",
4416 __func__, micb_num);
4417 return -EINVAL;
4418 }
4419 mutex_lock(&tavil->micb_lock);
4420
4421 switch (req) {
4422 case MICB_PULLUP_ENABLE:
4423 tavil->pullup_ref[micb_index]++;
4424 if ((tavil->pullup_ref[micb_index] == 1) &&
4425 (tavil->micb_ref[micb_index] == 0))
4426 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
4427 break;
4428 case MICB_PULLUP_DISABLE:
4429 if (tavil->pullup_ref[micb_index] > 0)
4430 tavil->pullup_ref[micb_index]--;
4431 if ((tavil->pullup_ref[micb_index] == 0) &&
4432 (tavil->micb_ref[micb_index] == 0))
4433 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
4434 break;
4435 case MICB_ENABLE:
4436 tavil->micb_ref[micb_index]++;
4437 if (tavil->micb_ref[micb_index] == 1) {
4438 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x40);
4439 if (post_on_event && tavil->mbhc)
4440 blocking_notifier_call_chain(
4441 &tavil->mbhc->notifier,
4442 post_on_event,
4443 &tavil->mbhc->wcd_mbhc);
4444 }
4445 if (is_dapm && post_dapm_on && tavil->mbhc)
4446 blocking_notifier_call_chain(&tavil->mbhc->notifier,
4447 post_dapm_on, &tavil->mbhc->wcd_mbhc);
4448 break;
4449 case MICB_DISABLE:
4450 if (tavil->micb_ref[micb_index] > 0)
4451 tavil->micb_ref[micb_index]--;
4452 if ((tavil->micb_ref[micb_index] == 0) &&
4453 (tavil->pullup_ref[micb_index] > 0))
4454 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x80);
4455 else if ((tavil->micb_ref[micb_index] == 0) &&
4456 (tavil->pullup_ref[micb_index] == 0)) {
4457 if (pre_off_event && tavil->mbhc)
4458 blocking_notifier_call_chain(
4459 &tavil->mbhc->notifier,
4460 pre_off_event,
4461 &tavil->mbhc->wcd_mbhc);
4462 snd_soc_update_bits(codec, micb_reg, 0xC0, 0x00);
4463 if (post_off_event && tavil->mbhc)
4464 blocking_notifier_call_chain(
4465 &tavil->mbhc->notifier,
4466 post_off_event,
4467 &tavil->mbhc->wcd_mbhc);
4468 }
4469 if (is_dapm && post_dapm_off && tavil->mbhc)
4470 blocking_notifier_call_chain(&tavil->mbhc->notifier,
4471 post_dapm_off, &tavil->mbhc->wcd_mbhc);
4472 break;
4473 };
4474
4475 dev_dbg(codec->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
4476 __func__, micb_num, tavil->micb_ref[micb_index],
4477 tavil->pullup_ref[micb_index]);
4478
4479 mutex_unlock(&tavil->micb_lock);
4480
4481 return 0;
4482}
4483EXPORT_SYMBOL(tavil_micbias_control);
4484
4485static int __tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
4486 int event)
4487{
4488 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4489 int micb_num;
4490
4491 dev_dbg(codec->dev, "%s: wname: %s, event: %d\n",
4492 __func__, w->name, event);
4493
4494 if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
4495 micb_num = MIC_BIAS_1;
4496 else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
4497 micb_num = MIC_BIAS_2;
4498 else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
4499 micb_num = MIC_BIAS_3;
4500 else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
4501 micb_num = MIC_BIAS_4;
4502 else
4503 return -EINVAL;
4504
4505 switch (event) {
4506 case SND_SOC_DAPM_PRE_PMU:
4507 /*
4508 * MIC BIAS can also be requested by MBHC,
4509 * so use ref count to handle micbias pullup
4510 * and enable requests
4511 */
4512 tavil_micbias_control(codec, micb_num, MICB_ENABLE, true);
4513 break;
4514 case SND_SOC_DAPM_POST_PMU:
4515 /* wait for cnp time */
4516 usleep_range(1000, 1100);
4517 break;
4518 case SND_SOC_DAPM_POST_PMD:
4519 tavil_micbias_control(codec, micb_num, MICB_DISABLE, true);
4520 break;
4521 };
4522
4523 return 0;
4524}
4525
4526/*
4527 * tavil_codec_enable_standalone_micbias - enable micbias standalone
4528 * @codec: pointer to codec instance
4529 * @micb_num: number of micbias to be enabled
4530 * @enable: true to enable micbias or false to disable
4531 *
4532 * This function is used to enable micbias (1, 2, 3 or 4) during
4533 * standalone independent of whether TX use-case is running or not
4534 *
4535 * Return: error code in case of failure or 0 for success
4536 */
4537int tavil_codec_enable_standalone_micbias(struct snd_soc_codec *codec,
4538 int micb_num,
4539 bool enable)
4540{
4541 const char * const micb_names[] = {
4542 DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
4543 DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
4544 };
4545 int micb_index = micb_num - 1;
4546 int rc;
4547
4548 if (!codec) {
4549 pr_err("%s: Codec memory is NULL\n", __func__);
4550 return -EINVAL;
4551 }
4552
4553 if ((micb_index < 0) || (micb_index > TAVIL_MAX_MICBIAS - 1)) {
4554 dev_err(codec->dev, "%s: Invalid micbias index, micb_ind:%d\n",
4555 __func__, micb_index);
4556 return -EINVAL;
4557 }
4558
4559 if (enable)
4560 rc = snd_soc_dapm_force_enable_pin(
4561 snd_soc_codec_get_dapm(codec),
4562 micb_names[micb_index]);
4563 else
4564 rc = snd_soc_dapm_disable_pin(snd_soc_codec_get_dapm(codec),
4565 micb_names[micb_index]);
4566
4567 if (!rc)
4568 snd_soc_dapm_sync(snd_soc_codec_get_dapm(codec));
4569 else
4570 dev_err(codec->dev, "%s: micbias%d force %s pin failed\n",
4571 __func__, micb_num, (enable ? "enable" : "disable"));
4572
4573 return rc;
4574}
4575EXPORT_SYMBOL(tavil_codec_enable_standalone_micbias);
4576
4577static int tavil_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
4578 struct snd_kcontrol *kcontrol,
4579 int event)
4580{
4581 int ret = 0;
4582 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4583 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
4584
4585 switch (event) {
4586 case SND_SOC_DAPM_PRE_PMU:
4587 wcd_resmgr_enable_master_bias(tavil->resmgr);
4588 tavil_cdc_mclk_enable(codec, true);
4589 ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
4590 /* Wait for 1ms for better cnp */
4591 usleep_range(1000, 1100);
4592 tavil_cdc_mclk_enable(codec, false);
4593 break;
4594 case SND_SOC_DAPM_POST_PMD:
4595 ret = __tavil_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
4596 wcd_resmgr_disable_master_bias(tavil->resmgr);
4597 break;
4598 }
4599
4600 return ret;
4601}
4602
4603static int tavil_codec_enable_micbias(struct snd_soc_dapm_widget *w,
4604 struct snd_kcontrol *kcontrol, int event)
4605{
4606 return __tavil_codec_enable_micbias(w, event);
4607}
4608
4609
4610static const struct reg_sequence tavil_hph_reset_tbl[] = {
4611 { WCD934X_HPH_CNP_EN, 0x80 },
4612 { WCD934X_HPH_CNP_WG_CTL, 0x9A },
4613 { WCD934X_HPH_CNP_WG_TIME, 0x14 },
4614 { WCD934X_HPH_OCP_CTL, 0x28 },
4615 { WCD934X_HPH_AUTO_CHOP, 0x16 },
4616 { WCD934X_HPH_CHOP_CTL, 0x83 },
4617 { WCD934X_HPH_PA_CTL1, 0x46 },
4618 { WCD934X_HPH_PA_CTL2, 0x50 },
4619 { WCD934X_HPH_L_EN, 0x80 },
4620 { WCD934X_HPH_L_TEST, 0xE0 },
4621 { WCD934X_HPH_L_ATEST, 0x50 },
4622 { WCD934X_HPH_R_EN, 0x80 },
4623 { WCD934X_HPH_R_TEST, 0xE0 },
4624 { WCD934X_HPH_R_ATEST, 0x54 },
4625 { WCD934X_HPH_RDAC_CLK_CTL1, 0x99 },
4626 { WCD934X_HPH_RDAC_CLK_CTL2, 0x9B },
4627 { WCD934X_HPH_RDAC_LDO_CTL, 0x33 },
4628 { WCD934X_HPH_RDAC_CHOP_CLK_LP_CTL, 0x00 },
4629 { WCD934X_HPH_REFBUFF_UHQA_CTL, 0xA8 },
4630};
4631
4632static const struct reg_sequence tavil_hph_reset_tbl_1_0[] = {
4633 { WCD934X_HPH_REFBUFF_LP_CTL, 0x0A },
4634 { WCD934X_HPH_L_DAC_CTL, 0x00 },
4635 { WCD934X_HPH_R_DAC_CTL, 0x00 },
4636 { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
4637 { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
4638 { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x00 },
4639 { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0xA0 },
4640 { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
4641 { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
4642 { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x00 },
4643 { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
4644 { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
4645 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
4646 { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
4647 { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
4648 { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
4649 { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
4650 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
4651 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
4652};
4653
4654static const struct reg_sequence tavil_hph_reset_tbl_1_1[] = {
4655 { WCD934X_HPH_REFBUFF_LP_CTL, 0x0E },
4656 { WCD934X_HPH_L_DAC_CTL, 0x00 },
4657 { WCD934X_HPH_R_DAC_CTL, 0x00 },
4658 { WCD934X_HPH_NEW_ANA_HPH2, 0x00 },
4659 { WCD934X_HPH_NEW_ANA_HPH3, 0x00 },
4660 { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0x40 },
4661 { WCD934X_HPH_NEW_INT_RDAC_HD2_CTL, 0x81 },
4662 { WCD934X_HPH_NEW_INT_RDAC_VREF_CTL, 0x10 },
4663 { WCD934X_HPH_NEW_INT_RDAC_OVERRIDE_CTL, 0x00 },
4664 { WCD934X_HPH_NEW_INT_RDAC_MISC1, 0x81 },
4665 { WCD934X_HPH_NEW_INT_PA_MISC1, 0x22 },
4666 { WCD934X_HPH_NEW_INT_PA_MISC2, 0x00 },
4667 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC, 0x00 },
4668 { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0xFE },
4669 { WCD934X_HPH_NEW_INT_HPH_TIMER2, 0x2 },
4670 { WCD934X_HPH_NEW_INT_HPH_TIMER3, 0x4e},
4671 { WCD934X_HPH_NEW_INT_HPH_TIMER4, 0x54 },
4672 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC2, 0x00 },
4673 { WCD934X_HPH_NEW_INT_PA_RDAC_MISC3, 0x00 },
4674};
4675
4676static const struct tavil_reg_mask_val tavil_pa_disable[] = {
4677 { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x10 }, /* RX1 mute enable */
4678 { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x10 }, /* RX2 mute enable */
4679 { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 }, /* GM3 boost disable */
4680 { WCD934X_ANA_HPH, 0x80, 0x00 }, /* HPHL PA disable */
4681 { WCD934X_ANA_HPH, 0x40, 0x00 }, /* HPHR PA disable */
4682 { WCD934X_ANA_HPH, 0x20, 0x00 }, /* HPHL REF dsable */
4683 { WCD934X_ANA_HPH, 0x10, 0x00 }, /* HPHR REF disable */
4684};
4685
4686static const struct tavil_reg_mask_val tavil_ocp_en_seq[] = {
4687 { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
4688 { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
4689 { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
4690 { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
4691};
4692
4693static const struct tavil_reg_mask_val tavil_ocp_en_seq_1[] = {
4694 { WCD934X_RX_OCP_CTL, 0x0F, 0x02 }, /* OCP number of attempts is 2 */
4695 { WCD934X_HPH_OCP_CTL, 0xFA, 0x3A }, /* OCP current limit */
4696};
4697
4698/* LO-HIFI */
4699static const struct tavil_reg_mask_val tavil_pre_pa_en_lohifi[] = {
4700 { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
4701 { WCD934X_FLYBACK_VNEG_CTRL_4, 0xf0, 0x80 },
4702 { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x20 },
4703 { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
4704 { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
4705 { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0xc0 },
4706 { WCD934X_HPH_PA_CTL1, 0x0e, 0x02 },
4707 { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
4708};
4709
4710static const struct tavil_reg_mask_val tavil_pre_pa_en[] = {
4711 { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x00 },
4712 { WCD934X_HPH_NEW_INT_PA_MISC2, 0x20, 0x0 },
4713 { WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL, 0xf0, 0x40 },
4714 { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x00 },
4715 { WCD934X_RX_BIAS_HPH_LOWPOWER, 0xf0, 0x80 },
4716 { WCD934X_HPH_PA_CTL1, 0x0e, 0x06 },
4717 { WCD934X_HPH_REFBUFF_LP_CTL, 0x06, 0x06 },
4718};
4719
4720static const struct tavil_reg_mask_val tavil_post_pa_en[] = {
4721 { WCD934X_HPH_L_TEST, 0x01, 0x01 }, /* Enable HPHL OCP */
4722 { WCD934X_HPH_R_TEST, 0x01, 0x01 }, /* Enable HPHR OCP */
4723 { WCD934X_CDC_RX1_RX_PATH_CTL, 0x30, 0x20 }, /* RX1 mute disable */
4724 { WCD934X_CDC_RX2_RX_PATH_CTL, 0x30, 0x20 }, /* RX2 mute disable */
4725 { WCD934X_HPH_CNP_WG_CTL, 0x80, 0x80 }, /* GM3 boost enable */
4726 { WCD934X_HPH_NEW_INT_HPH_TIMER1, 0x02, 0x02 },
4727};
4728
4729static void tavil_codec_hph_reg_range_read(struct regmap *map, u8 *buf)
4730{
4731 regmap_bulk_read(map, WCD934X_HPH_CNP_EN, buf, TAVIL_HPH_REG_RANGE_1);
4732 regmap_bulk_read(map, WCD934X_HPH_NEW_ANA_HPH2,
4733 buf + TAVIL_HPH_REG_RANGE_1, TAVIL_HPH_REG_RANGE_2);
4734 regmap_bulk_read(map, WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL,
4735 buf + TAVIL_HPH_REG_RANGE_1 + TAVIL_HPH_REG_RANGE_2,
4736 TAVIL_HPH_REG_RANGE_3);
4737}
4738
4739static void tavil_codec_hph_reg_recover(struct tavil_priv *tavil,
4740 struct regmap *map, int pa_status)
4741{
4742 int i;
4743 unsigned int reg;
4744
4745 blocking_notifier_call_chain(&tavil->mbhc->notifier,
4746 WCD_EVENT_OCP_OFF,
4747 &tavil->mbhc->wcd_mbhc);
4748
4749 if (pa_status & 0xC0)
4750 goto pa_en_restore;
4751
4752 dev_dbg(tavil->dev, "%s: HPH PA in disable state (0x%x)\n",
4753 __func__, pa_status);
4754
4755 regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x10);
4756 regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x10);
4757 regmap_write_bits(map, WCD934X_ANA_HPH, 0xC0, 0x00);
4758 regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x00);
4759 regmap_write_bits(map, WCD934X_CDC_RX1_RX_PATH_CTL, 0x10, 0x00);
4760 regmap_write_bits(map, WCD934X_CDC_RX2_RX_PATH_CTL, 0x10, 0x00);
4761
4762 /* Restore to HW defaults */
4763 regmap_multi_reg_write(map, tavil_hph_reset_tbl,
4764 ARRAY_SIZE(tavil_hph_reset_tbl));
4765 if (TAVIL_IS_1_1(tavil->wcd9xxx))
4766 regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
4767 ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
4768 if (TAVIL_IS_1_0(tavil->wcd9xxx))
4769 regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
4770 ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
4771
4772 for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq); i++)
4773 regmap_write_bits(map, tavil_ocp_en_seq[i].reg,
4774 tavil_ocp_en_seq[i].mask,
4775 tavil_ocp_en_seq[i].val);
4776 goto end;
4777
4778
4779pa_en_restore:
4780 dev_dbg(tavil->dev, "%s: HPH PA in enable state (0x%x)\n",
4781 __func__, pa_status);
4782
4783 /* Disable PA and other registers before restoring */
4784 for (i = 0; i < ARRAY_SIZE(tavil_pa_disable); i++) {
4785 if (TAVIL_IS_1_1(tavil->wcd9xxx) &&
4786 (tavil_pa_disable[i].reg == WCD934X_HPH_CNP_WG_CTL))
4787 continue;
4788 regmap_write_bits(map, tavil_pa_disable[i].reg,
4789 tavil_pa_disable[i].mask,
4790 tavil_pa_disable[i].val);
4791 }
4792
4793 regmap_multi_reg_write(map, tavil_hph_reset_tbl,
4794 ARRAY_SIZE(tavil_hph_reset_tbl));
4795 if (TAVIL_IS_1_1(tavil->wcd9xxx))
4796 regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_1,
4797 ARRAY_SIZE(tavil_hph_reset_tbl_1_1));
4798 if (TAVIL_IS_1_0(tavil->wcd9xxx))
4799 regmap_multi_reg_write(map, tavil_hph_reset_tbl_1_0,
4800 ARRAY_SIZE(tavil_hph_reset_tbl_1_0));
4801
4802 for (i = 0; i < ARRAY_SIZE(tavil_ocp_en_seq_1); i++)
4803 regmap_write_bits(map, tavil_ocp_en_seq_1[i].reg,
4804 tavil_ocp_en_seq_1[i].mask,
4805 tavil_ocp_en_seq_1[i].val);
4806
4807 if (tavil->hph_mode == CLS_H_LOHIFI) {
4808 for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en_lohifi); i++) {
4809 reg = tavil_pre_pa_en_lohifi[i].reg;
4810 if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
4811 ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
4812 (reg == WCD934X_HPH_CNP_WG_CTL) ||
4813 (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
4814 continue;
4815 regmap_write_bits(map,
4816 tavil_pre_pa_en_lohifi[i].reg,
4817 tavil_pre_pa_en_lohifi[i].mask,
4818 tavil_pre_pa_en_lohifi[i].val);
4819 }
4820 } else {
4821 for (i = 0; i < ARRAY_SIZE(tavil_pre_pa_en); i++) {
4822 reg = tavil_pre_pa_en[i].reg;
4823 if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
4824 ((reg == WCD934X_HPH_NEW_INT_RDAC_GAIN_CTL) ||
4825 (reg == WCD934X_HPH_CNP_WG_CTL) ||
4826 (reg == WCD934X_HPH_REFBUFF_LP_CTL)))
4827 continue;
4828 regmap_write_bits(map, tavil_pre_pa_en[i].reg,
4829 tavil_pre_pa_en[i].mask,
4830 tavil_pre_pa_en[i].val);
4831 }
4832 }
4833
4834 if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
4835 regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0x84);
4836 regmap_write(map, WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0x84);
4837 }
4838
4839 regmap_write_bits(map, WCD934X_ANA_HPH, 0x0C, pa_status & 0x0C);
4840 regmap_write_bits(map, WCD934X_ANA_HPH, 0x30, 0x30);
4841 /* wait for 100usec after HPH DAC is enabled */
4842 usleep_range(100, 110);
4843 regmap_write(map, WCD934X_ANA_HPH, pa_status);
4844 /* Sleep for 7msec after PA is enabled */
4845 usleep_range(7000, 7100);
4846
4847 for (i = 0; i < ARRAY_SIZE(tavil_post_pa_en); i++) {
4848 if ((TAVIL_IS_1_1(tavil->wcd9xxx)) &&
4849 (tavil_post_pa_en[i].reg == WCD934X_HPH_CNP_WG_CTL))
4850 continue;
4851 regmap_write_bits(map, tavil_post_pa_en[i].reg,
4852 tavil_post_pa_en[i].mask,
4853 tavil_post_pa_en[i].val);
4854 }
4855
4856end:
4857 tavil->mbhc->is_hph_recover = true;
4858 blocking_notifier_call_chain(
4859 &tavil->mbhc->notifier,
4860 WCD_EVENT_OCP_ON,
4861 &tavil->mbhc->wcd_mbhc);
4862}
4863
4864static int tavil_codec_reset_hph_registers(struct snd_soc_dapm_widget *w,
4865 struct snd_kcontrol *kcontrol,
4866 int event)
4867{
4868 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
4869 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
4870 struct wcd9xxx *wcd9xxx = dev_get_drvdata(codec->dev->parent);
4871 u8 cache_val[TAVIL_HPH_TOTAL_REG];
4872 u8 hw_val[TAVIL_HPH_TOTAL_REG];
4873 int pa_status;
4874 int ret;
4875
4876 dev_dbg(wcd9xxx->dev, "%s: event: %d\n", __func__, event);
4877
4878 switch (event) {
4879 case SND_SOC_DAPM_PRE_PMU:
4880 memset(cache_val, 0, TAVIL_HPH_TOTAL_REG);
4881 memset(hw_val, 0, TAVIL_HPH_TOTAL_REG);
4882
4883 regmap_read(wcd9xxx->regmap, WCD934X_ANA_HPH, &pa_status);
4884
4885 tavil_codec_hph_reg_range_read(wcd9xxx->regmap, cache_val);
4886
4887 /* Read register values from HW directly */
4888 regcache_cache_bypass(wcd9xxx->regmap, true);
4889 tavil_codec_hph_reg_range_read(wcd9xxx->regmap, hw_val);
4890 regcache_cache_bypass(wcd9xxx->regmap, false);
4891
4892 /* compare both the registers to know if there is corruption */
4893 ret = memcmp(cache_val, hw_val, TAVIL_HPH_TOTAL_REG);
4894
4895 /* If both the values are same, it means no corruption */
4896 if (ret) {
4897 dev_dbg(codec->dev, "%s: cache and hw reg are not same\n",
4898 __func__);
4899 tavil_codec_hph_reg_recover(tavil, wcd9xxx->regmap,
4900 pa_status);
4901 } else {
4902 dev_dbg(codec->dev, "%s: cache and hw reg are same\n",
4903 __func__);
4904 tavil->mbhc->is_hph_recover = false;
4905 }
4906 break;
4907 default:
4908 break;
4909 };
4910
4911 return 0;
4912}
4913
4914static int tavil_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
4915 struct snd_ctl_elem_value *ucontrol)
4916{
4917 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
4918 int iir_idx = ((struct soc_multi_mixer_control *)
4919 kcontrol->private_value)->reg;
4920 int band_idx = ((struct soc_multi_mixer_control *)
4921 kcontrol->private_value)->shift;
4922 /* IIR filter band registers are at integer multiples of 16 */
4923 u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
4924
4925 ucontrol->value.integer.value[0] = (snd_soc_read(codec, iir_reg) &
4926 (1 << band_idx)) != 0;
4927
4928 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
4929 iir_idx, band_idx,
4930 (uint32_t)ucontrol->value.integer.value[0]);
4931 return 0;
4932}
4933
4934static int tavil_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
4935 struct snd_ctl_elem_value *ucontrol)
4936{
4937 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
4938 int iir_idx = ((struct soc_multi_mixer_control *)
4939 kcontrol->private_value)->reg;
4940 int band_idx = ((struct soc_multi_mixer_control *)
4941 kcontrol->private_value)->shift;
4942 bool iir_band_en_status;
4943 int value = ucontrol->value.integer.value[0];
4944 u16 iir_reg = WCD934X_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
4945
4946 /* Mask first 5 bits, 6-8 are reserved */
4947 snd_soc_update_bits(codec, iir_reg, (1 << band_idx),
4948 (value << band_idx));
4949
4950 iir_band_en_status = ((snd_soc_read(codec, iir_reg) &
4951 (1 << band_idx)) != 0);
4952 dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
4953 iir_idx, band_idx, iir_band_en_status);
4954 return 0;
4955}
4956
4957static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
4958 int iir_idx, int band_idx,
4959 int coeff_idx)
4960{
4961 uint32_t value = 0;
4962
4963 /* Address does not automatically update if reading */
4964 snd_soc_write(codec,
4965 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
4966 ((band_idx * BAND_MAX + coeff_idx)
4967 * sizeof(uint32_t)) & 0x7F);
4968
4969 value |= snd_soc_read(codec,
4970 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
4971
4972 snd_soc_write(codec,
4973 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
4974 ((band_idx * BAND_MAX + coeff_idx)
4975 * sizeof(uint32_t) + 1) & 0x7F);
4976
4977 value |= (snd_soc_read(codec,
4978 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
4979 16 * iir_idx)) << 8);
4980
4981 snd_soc_write(codec,
4982 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
4983 ((band_idx * BAND_MAX + coeff_idx)
4984 * sizeof(uint32_t) + 2) & 0x7F);
4985
4986 value |= (snd_soc_read(codec,
4987 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
4988 16 * iir_idx)) << 16);
4989
4990 snd_soc_write(codec,
4991 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
4992 ((band_idx * BAND_MAX + coeff_idx)
4993 * sizeof(uint32_t) + 3) & 0x7F);
4994
4995 /* Mask bits top 2 bits since they are reserved */
4996 value |= ((snd_soc_read(codec,
4997 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
4998 16 * iir_idx)) & 0x3F) << 24);
4999
5000 return value;
5001}
5002
5003static int tavil_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
5004 struct snd_ctl_elem_value *ucontrol)
5005{
5006 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5007 int iir_idx = ((struct soc_multi_mixer_control *)
5008 kcontrol->private_value)->reg;
5009 int band_idx = ((struct soc_multi_mixer_control *)
5010 kcontrol->private_value)->shift;
5011
5012 ucontrol->value.integer.value[0] =
5013 get_iir_band_coeff(codec, iir_idx, band_idx, 0);
5014 ucontrol->value.integer.value[1] =
5015 get_iir_band_coeff(codec, iir_idx, band_idx, 1);
5016 ucontrol->value.integer.value[2] =
5017 get_iir_band_coeff(codec, iir_idx, band_idx, 2);
5018 ucontrol->value.integer.value[3] =
5019 get_iir_band_coeff(codec, iir_idx, band_idx, 3);
5020 ucontrol->value.integer.value[4] =
5021 get_iir_band_coeff(codec, iir_idx, band_idx, 4);
5022
5023 dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
5024 "%s: IIR #%d band #%d b1 = 0x%x\n"
5025 "%s: IIR #%d band #%d b2 = 0x%x\n"
5026 "%s: IIR #%d band #%d a1 = 0x%x\n"
5027 "%s: IIR #%d band #%d a2 = 0x%x\n",
5028 __func__, iir_idx, band_idx,
5029 (uint32_t)ucontrol->value.integer.value[0],
5030 __func__, iir_idx, band_idx,
5031 (uint32_t)ucontrol->value.integer.value[1],
5032 __func__, iir_idx, band_idx,
5033 (uint32_t)ucontrol->value.integer.value[2],
5034 __func__, iir_idx, band_idx,
5035 (uint32_t)ucontrol->value.integer.value[3],
5036 __func__, iir_idx, band_idx,
5037 (uint32_t)ucontrol->value.integer.value[4]);
5038 return 0;
5039}
5040
5041static void set_iir_band_coeff(struct snd_soc_codec *codec,
5042 int iir_idx, int band_idx,
5043 uint32_t value)
5044{
5045 snd_soc_write(codec,
5046 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
5047 (value & 0xFF));
5048
5049 snd_soc_write(codec,
5050 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
5051 (value >> 8) & 0xFF);
5052
5053 snd_soc_write(codec,
5054 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
5055 (value >> 16) & 0xFF);
5056
5057 /* Mask top 2 bits, 7-8 are reserved */
5058 snd_soc_write(codec,
5059 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
5060 (value >> 24) & 0x3F);
5061}
5062
5063static int tavil_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
5064 struct snd_ctl_elem_value *ucontrol)
5065{
5066 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5067 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5068 int iir_idx = ((struct soc_multi_mixer_control *)
5069 kcontrol->private_value)->reg;
5070 int band_idx = ((struct soc_multi_mixer_control *)
5071 kcontrol->private_value)->shift;
5072 int coeff_idx;
5073
5074 /*
5075 * Mask top bit it is reserved
5076 * Updates addr automatically for each B2 write
5077 */
5078 snd_soc_write(codec,
5079 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
5080 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
5081
5082 /* Store the coefficients in sidetone coeff array */
5083 for (coeff_idx = 0; coeff_idx < WCD934X_CDC_SIDETONE_IIR_COEFF_MAX;
5084 coeff_idx++) {
5085 tavil->sidetone_coeff_array[iir_idx][band_idx][coeff_idx] =
5086 ucontrol->value.integer.value[coeff_idx];
5087 set_iir_band_coeff(codec, iir_idx, band_idx,
5088 tavil->sidetone_coeff_array[iir_idx][band_idx]
5089 [coeff_idx]);
5090 }
5091
5092 pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
5093 "%s: IIR #%d band #%d b1 = 0x%x\n"
5094 "%s: IIR #%d band #%d b2 = 0x%x\n"
5095 "%s: IIR #%d band #%d a1 = 0x%x\n"
5096 "%s: IIR #%d band #%d a2 = 0x%x\n",
5097 __func__, iir_idx, band_idx,
5098 get_iir_band_coeff(codec, iir_idx, band_idx, 0),
5099 __func__, iir_idx, band_idx,
5100 get_iir_band_coeff(codec, iir_idx, band_idx, 1),
5101 __func__, iir_idx, band_idx,
5102 get_iir_band_coeff(codec, iir_idx, band_idx, 2),
5103 __func__, iir_idx, band_idx,
5104 get_iir_band_coeff(codec, iir_idx, band_idx, 3),
5105 __func__, iir_idx, band_idx,
5106 get_iir_band_coeff(codec, iir_idx, band_idx, 4));
5107 return 0;
5108}
5109
5110static void tavil_restore_iir_coeff(struct tavil_priv *tavil, int iir_idx)
5111{
5112 int band_idx = 0, coeff_idx = 0;
5113 struct snd_soc_codec *codec = tavil->codec;
5114
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +05305115 /*
5116 * snd_soc_write call crashes at rmmod if there is no machine
5117 * driver and hence no codec pointer available
5118 */
5119 if (!codec)
5120 return;
5121
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305122 for (band_idx = 0; band_idx < BAND_MAX; band_idx++) {
5123 snd_soc_write(codec,
5124 (WCD934X_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
5125 (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
5126
5127 for (coeff_idx = 0;
5128 coeff_idx < WCD934X_CDC_SIDETONE_IIR_COEFF_MAX;
5129 coeff_idx++) {
5130 set_iir_band_coeff(codec, iir_idx, band_idx,
5131 tavil->sidetone_coeff_array[iir_idx][band_idx]
5132 [coeff_idx]);
5133 }
5134 }
5135}
5136
5137static int tavil_compander_get(struct snd_kcontrol *kcontrol,
5138 struct snd_ctl_elem_value *ucontrol)
5139{
5140
5141 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5142 int comp = ((struct soc_multi_mixer_control *)
5143 kcontrol->private_value)->shift;
5144 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5145
5146 ucontrol->value.integer.value[0] = tavil->comp_enabled[comp];
5147 return 0;
5148}
5149
5150static int tavil_compander_put(struct snd_kcontrol *kcontrol,
5151 struct snd_ctl_elem_value *ucontrol)
5152{
5153 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5154 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5155 int comp = ((struct soc_multi_mixer_control *)
5156 kcontrol->private_value)->shift;
5157 int value = ucontrol->value.integer.value[0];
5158
5159 dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
5160 __func__, comp + 1, tavil->comp_enabled[comp], value);
5161 tavil->comp_enabled[comp] = value;
5162
5163 /* Any specific register configuration for compander */
5164 switch (comp) {
5165 case COMPANDER_1:
5166 /* Set Gain Source Select based on compander enable/disable */
5167 snd_soc_update_bits(codec, WCD934X_HPH_L_EN, 0x20,
5168 (value ? 0x00:0x20));
5169 break;
5170 case COMPANDER_2:
5171 snd_soc_update_bits(codec, WCD934X_HPH_R_EN, 0x20,
5172 (value ? 0x00:0x20));
5173 break;
5174 case COMPANDER_3:
5175 case COMPANDER_4:
5176 case COMPANDER_7:
5177 case COMPANDER_8:
5178 break;
5179 default:
5180 /*
5181 * if compander is not enabled for any interpolator,
5182 * it does not cause any audio failure, so do not
5183 * return error in this case, but just print a log
5184 */
5185 dev_warn(codec->dev, "%s: unknown compander: %d\n",
5186 __func__, comp);
5187 };
5188 return 0;
5189}
5190
5191static int tavil_hph_asrc_mode_put(struct snd_kcontrol *kcontrol,
5192 struct snd_ctl_elem_value *ucontrol)
5193{
5194 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5195 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5196 int index = -EINVAL;
5197
5198 if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
5199 index = ASRC0;
5200 if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
5201 index = ASRC1;
5202
5203 if (tavil && (index >= 0) && (index < ASRC_MAX))
5204 tavil->asrc_output_mode[index] =
5205 ucontrol->value.integer.value[0];
5206
5207 return 0;
5208}
5209
5210static int tavil_hph_asrc_mode_get(struct snd_kcontrol *kcontrol,
5211 struct snd_ctl_elem_value *ucontrol)
5212{
5213 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5214 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5215 int val = 0;
5216 int index = -EINVAL;
5217
5218 if (!strcmp(kcontrol->id.name, "ASRC0 Output Mode"))
5219 index = ASRC0;
5220 if (!strcmp(kcontrol->id.name, "ASRC1 Output Mode"))
5221 index = ASRC1;
5222
5223 if (tavil && (index >= 0) && (index < ASRC_MAX))
5224 val = tavil->asrc_output_mode[index];
5225
5226 ucontrol->value.integer.value[0] = val;
5227
5228 return 0;
5229}
5230
5231static int tavil_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
5232 struct snd_ctl_elem_value *ucontrol)
5233{
5234 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5235 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5236 int val = 0;
5237
5238 if (tavil)
5239 val = tavil->idle_det_cfg.hph_idle_detect_en;
5240
5241 ucontrol->value.integer.value[0] = val;
5242
5243 return 0;
5244}
5245
5246static int tavil_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
5247 struct snd_ctl_elem_value *ucontrol)
5248{
5249 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5250 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5251
5252 if (tavil)
5253 tavil->idle_det_cfg.hph_idle_detect_en =
5254 ucontrol->value.integer.value[0];
5255
5256 return 0;
5257}
5258
5259static int tavil_dmic_pin_mode_get(struct snd_kcontrol *kcontrol,
5260 struct snd_ctl_elem_value *ucontrol)
5261{
5262 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5263 u16 dmic_pin;
5264 u8 reg_val, pinctl_position;
5265
5266 pinctl_position = ((struct soc_multi_mixer_control *)
5267 kcontrol->private_value)->shift;
5268
5269 dmic_pin = pinctl_position & 0x07;
5270 reg_val = snd_soc_read(codec,
5271 WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1);
5272
5273 ucontrol->value.integer.value[0] = !!reg_val;
5274
5275 return 0;
5276}
5277
5278static int tavil_dmic_pin_mode_put(struct snd_kcontrol *kcontrol,
5279 struct snd_ctl_elem_value *ucontrol)
5280{
5281 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5282 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5283 u16 ctl_reg, cfg_reg, dmic_pin;
5284 u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
5285
5286 /* 0- high or low; 1- high Z */
5287 pinctl_mode = ucontrol->value.integer.value[0];
5288 pinctl_position = ((struct soc_multi_mixer_control *)
5289 kcontrol->private_value)->shift;
5290
5291 switch (pinctl_position >> 3) {
5292 case 0:
5293 ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_0;
5294 break;
5295 case 1:
5296 ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_1;
5297 break;
5298 case 2:
5299 ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_2;
5300 break;
5301 case 3:
5302 ctl_reg = WCD934X_TEST_DEBUG_PIN_CTL_OE_3;
5303 break;
5304 default:
5305 dev_err(codec->dev, "%s: Invalid pinctl position = %d\n",
5306 __func__, pinctl_position);
5307 return -EINVAL;
5308 }
5309
5310 ctl_val = ~(pinctl_mode << (pinctl_position & 0x07));
5311 mask = 1 << (pinctl_position & 0x07);
5312 snd_soc_update_bits(codec, ctl_reg, mask, ctl_val);
5313
5314 dmic_pin = pinctl_position & 0x07;
5315 cfg_reg = WCD934X_TLMM_DMIC1_CLK_PINCFG + dmic_pin - 1;
5316 if (pinctl_mode) {
5317 if (tavil->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
5318 cfg_val = 0x6;
5319 else
5320 cfg_val = 0xD;
5321 } else
5322 cfg_val = 0;
5323 snd_soc_update_bits(codec, cfg_reg, 0x1F, cfg_val);
5324
5325 dev_dbg(codec->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
5326 __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
5327
5328 return 0;
5329}
5330
5331static int tavil_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
5332 struct snd_ctl_elem_value *ucontrol)
5333{
5334 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5335 u16 amic_reg = 0;
5336
5337 if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
5338 amic_reg = WCD934X_ANA_AMIC1;
5339 if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
5340 amic_reg = WCD934X_ANA_AMIC3;
5341
5342 if (amic_reg)
5343 ucontrol->value.integer.value[0] =
5344 (snd_soc_read(codec, amic_reg) &
5345 WCD934X_AMIC_PWR_LVL_MASK) >>
5346 WCD934X_AMIC_PWR_LVL_SHIFT;
5347 return 0;
5348}
5349
5350static int tavil_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
5351 struct snd_ctl_elem_value *ucontrol)
5352{
5353 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5354 u32 mode_val;
5355 u16 amic_reg = 0;
5356
5357 mode_val = ucontrol->value.enumerated.item[0];
5358
5359 dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
5360
5361 if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
5362 amic_reg = WCD934X_ANA_AMIC1;
5363 if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
5364 amic_reg = WCD934X_ANA_AMIC3;
5365
5366 if (amic_reg)
5367 snd_soc_update_bits(codec, amic_reg, WCD934X_AMIC_PWR_LVL_MASK,
5368 mode_val << WCD934X_AMIC_PWR_LVL_SHIFT);
5369 return 0;
5370}
5371
5372static const char *const tavil_conn_mad_text[] = {
5373 "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "NOTUSED5",
5374 "NOTUSED6", "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
5375 "DMIC4", "DMIC5", "NOTUSED3", "NOTUSED4"
5376};
5377
5378static const struct soc_enum tavil_conn_mad_enum =
5379 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tavil_conn_mad_text),
5380 tavil_conn_mad_text);
5381
5382static int tavil_mad_input_get(struct snd_kcontrol *kcontrol,
5383 struct snd_ctl_elem_value *ucontrol)
5384{
5385 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5386 u8 tavil_mad_input;
5387
5388 tavil_mad_input = snd_soc_read(codec, WCD934X_SOC_MAD_INP_SEL) & 0x0F;
5389 ucontrol->value.integer.value[0] = tavil_mad_input;
5390
5391 dev_dbg(codec->dev, "%s: tavil_mad_input = %s\n", __func__,
5392 tavil_conn_mad_text[tavil_mad_input]);
5393
5394 return 0;
5395}
5396
5397static int tavil_mad_input_put(struct snd_kcontrol *kcontrol,
5398 struct snd_ctl_elem_value *ucontrol)
5399{
5400 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5401 struct snd_soc_card *card = codec->component.card;
5402 u8 tavil_mad_input;
5403 char mad_amic_input_widget[6];
5404 const char *mad_input_widget;
5405 const char *source_widget = NULL;
5406 u32 adc, i, mic_bias_found = 0;
5407 int ret = 0;
5408 char *mad_input;
5409 bool is_adc_input = false;
5410
5411 tavil_mad_input = ucontrol->value.integer.value[0];
5412
5413 if (tavil_mad_input >= sizeof(tavil_conn_mad_text)/
5414 sizeof(tavil_conn_mad_text[0])) {
5415 dev_err(codec->dev,
5416 "%s: tavil_mad_input = %d out of bounds\n",
5417 __func__, tavil_mad_input);
5418 return -EINVAL;
5419 }
5420
5421 if (strnstr(tavil_conn_mad_text[tavil_mad_input], "NOTUSED",
5422 sizeof("NOTUSED"))) {
5423 dev_dbg(codec->dev,
5424 "%s: Unsupported tavil_mad_input = %s\n",
5425 __func__, tavil_conn_mad_text[tavil_mad_input]);
5426 /* Make sure the MAD register is updated */
5427 snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
5428 0x88, 0x00);
5429 return -EINVAL;
5430 }
5431
5432 if (strnstr(tavil_conn_mad_text[tavil_mad_input],
5433 "ADC", sizeof("ADC"))) {
5434 mad_input = strpbrk(tavil_conn_mad_text[tavil_mad_input],
5435 "1234");
5436 if (!mad_input) {
5437 dev_err(codec->dev, "%s: Invalid MAD input %s\n",
5438 __func__, tavil_conn_mad_text[tavil_mad_input]);
5439 return -EINVAL;
5440 }
5441
5442 ret = kstrtouint(mad_input, 10, &adc);
5443 if ((ret < 0) || (adc > 4)) {
5444 dev_err(codec->dev, "%s: Invalid ADC = %s\n", __func__,
5445 tavil_conn_mad_text[tavil_mad_input]);
5446 return -EINVAL;
5447 }
5448
5449 /*AMIC4 and AMIC5 share ADC4*/
5450 if ((adc == 4) &&
5451 (snd_soc_read(codec, WCD934X_TX_NEW_AMIC_4_5_SEL) & 0x10))
5452 adc = 5;
5453
5454 snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
5455
5456 mad_input_widget = mad_amic_input_widget;
5457 is_adc_input = true;
5458 } else {
5459 /* DMIC type input widget*/
5460 mad_input_widget = tavil_conn_mad_text[tavil_mad_input];
5461 }
5462
5463 dev_dbg(codec->dev,
5464 "%s: tavil input widget = %s, adc_input = %s\n", __func__,
5465 mad_input_widget, is_adc_input ? "true" : "false");
5466
5467 for (i = 0; i < card->num_of_dapm_routes; i++) {
5468 if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
5469 source_widget = card->of_dapm_routes[i].source;
5470 if (!source_widget) {
5471 dev_err(codec->dev,
5472 "%s: invalid source widget\n",
5473 __func__);
5474 return -EINVAL;
5475 }
5476
5477 if (strnstr(source_widget,
5478 "MIC BIAS1", sizeof("MIC BIAS1"))) {
5479 mic_bias_found = 1;
5480 break;
5481 } else if (strnstr(source_widget,
5482 "MIC BIAS2", sizeof("MIC BIAS2"))) {
5483 mic_bias_found = 2;
5484 break;
5485 } else if (strnstr(source_widget,
5486 "MIC BIAS3", sizeof("MIC BIAS3"))) {
5487 mic_bias_found = 3;
5488 break;
5489 } else if (strnstr(source_widget,
5490 "MIC BIAS4", sizeof("MIC BIAS4"))) {
5491 mic_bias_found = 4;
5492 break;
5493 }
5494 }
5495 }
5496
5497 if (!mic_bias_found) {
5498 dev_err(codec->dev, "%s: mic bias not found for input %s\n",
5499 __func__, mad_input_widget);
5500 return -EINVAL;
5501 }
5502
5503 dev_dbg(codec->dev, "%s: mic_bias found = %d\n", __func__,
5504 mic_bias_found);
5505
5506 snd_soc_update_bits(codec, WCD934X_SOC_MAD_INP_SEL,
5507 0x0F, tavil_mad_input);
5508 snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
5509 0x07, mic_bias_found);
5510 /* for all adc inputs, mad should be in micbias mode with BG enabled */
5511 if (is_adc_input)
5512 snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
5513 0x88, 0x88);
5514 else
5515 snd_soc_update_bits(codec, WCD934X_ANA_MAD_SETUP,
5516 0x88, 0x00);
5517 return 0;
5518}
5519
5520static int tavil_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
5521 struct snd_ctl_elem_value *ucontrol)
5522{
5523 u8 ear_pa_gain;
5524 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5525
5526 ear_pa_gain = snd_soc_read(codec, WCD934X_ANA_EAR);
5527
5528 ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
5529
5530 ucontrol->value.integer.value[0] = ear_pa_gain;
5531
5532 dev_dbg(codec->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
5533 ear_pa_gain);
5534
5535 return 0;
5536}
5537
5538static int tavil_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
5539 struct snd_ctl_elem_value *ucontrol)
5540{
5541 u8 ear_pa_gain;
5542 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5543
5544 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5545 __func__, ucontrol->value.integer.value[0]);
5546
5547 ear_pa_gain = ucontrol->value.integer.value[0] << 4;
5548
5549 snd_soc_update_bits(codec, WCD934X_ANA_EAR, 0x70, ear_pa_gain);
5550 return 0;
5551}
5552
5553static int tavil_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
5554 struct snd_ctl_elem_value *ucontrol)
5555{
5556 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5557 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5558
5559 ucontrol->value.integer.value[0] = tavil->ear_spkr_gain;
5560
5561 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5562 __func__, ucontrol->value.integer.value[0]);
5563
5564 return 0;
5565}
5566
5567static int tavil_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
5568 struct snd_ctl_elem_value *ucontrol)
5569{
5570 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5571 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5572
5573 tavil->ear_spkr_gain = ucontrol->value.integer.value[0];
5574
5575 dev_dbg(codec->dev, "%s: gain = %d\n", __func__, tavil->ear_spkr_gain);
5576
5577 return 0;
5578}
5579
Xiaojun Sang24daae82017-09-22 16:50:24 +08005580static int tavil_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
5581 struct snd_ctl_elem_value *ucontrol)
5582{
5583 u8 bst_state_max = 0;
5584 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5585
5586 bst_state_max = snd_soc_read(codec, WCD934X_CDC_BOOST0_BOOST_CTL);
5587 bst_state_max = (bst_state_max & 0x0c) >> 2;
5588 ucontrol->value.integer.value[0] = bst_state_max;
5589 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5590 __func__, ucontrol->value.integer.value[0]);
5591
5592 return 0;
5593}
5594
5595static int tavil_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
5596 struct snd_ctl_elem_value *ucontrol)
5597{
5598 u8 bst_state_max;
5599 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5600
5601 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5602 __func__, ucontrol->value.integer.value[0]);
5603 bst_state_max = ucontrol->value.integer.value[0] << 2;
5604 snd_soc_update_bits(codec, WCD934X_CDC_BOOST0_BOOST_CTL,
5605 0x0c, bst_state_max);
5606
5607 return 0;
5608}
5609
5610static int tavil_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
5611 struct snd_ctl_elem_value *ucontrol)
5612{
5613 u8 bst_state_max = 0;
5614 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5615
5616 bst_state_max = snd_soc_read(codec, WCD934X_CDC_BOOST1_BOOST_CTL);
5617 bst_state_max = (bst_state_max & 0x0c) >> 2;
5618 ucontrol->value.integer.value[0] = bst_state_max;
5619 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5620 __func__, ucontrol->value.integer.value[0]);
5621
5622 return 0;
5623}
5624
5625static int tavil_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
5626 struct snd_ctl_elem_value *ucontrol)
5627{
5628 u8 bst_state_max;
5629 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5630
5631 dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
5632 __func__, ucontrol->value.integer.value[0]);
5633 bst_state_max = ucontrol->value.integer.value[0] << 2;
5634 snd_soc_update_bits(codec, WCD934X_CDC_BOOST1_BOOST_CTL,
5635 0x0c, bst_state_max);
5636
5637 return 0;
5638}
5639
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305640static int tavil_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
5641 struct snd_ctl_elem_value *ucontrol)
5642{
5643 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5644 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5645
5646 ucontrol->value.integer.value[0] = tavil->hph_mode;
5647 return 0;
5648}
5649
5650static int tavil_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
5651 struct snd_ctl_elem_value *ucontrol)
5652{
5653 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
5654 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
5655 u32 mode_val;
5656
5657 mode_val = ucontrol->value.enumerated.item[0];
5658
5659 dev_dbg(codec->dev, "%s: mode: %d\n", __func__, mode_val);
5660
5661 if (mode_val == 0) {
5662 dev_warn(codec->dev, "%s:Invalid HPH Mode, default to Cls-H LOHiFi\n",
5663 __func__);
5664 mode_val = CLS_H_LOHIFI;
5665 }
5666 tavil->hph_mode = mode_val;
5667 return 0;
5668}
5669
5670static const char * const rx_hph_mode_mux_text[] = {
5671 "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
5672 "CLS_H_ULP", "CLS_AB_HIFI",
5673};
5674
5675static const struct soc_enum rx_hph_mode_mux_enum =
5676 SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
5677 rx_hph_mode_mux_text);
5678
5679static const char *const tavil_anc_func_text[] = {"OFF", "ON"};
5680static const struct soc_enum tavil_anc_func_enum =
5681 SOC_ENUM_SINGLE_EXT(2, tavil_anc_func_text);
5682
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05305683static const char *const tavil_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
5684static SOC_ENUM_SINGLE_EXT_DECL(tavil_clkmode_enum, tavil_clkmode_text);
5685
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305686/* Cutoff frequency for high pass filter */
5687static const char * const cf_text[] = {
5688 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
5689};
5690
5691static const char * const rx_cf_text[] = {
5692 "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
5693 "CF_NEG_3DB_0P48HZ"
5694};
5695
5696static const char * const amic_pwr_lvl_text[] = {
5697 "LOW_PWR", "DEFAULT", "HIGH_PERF"
5698};
5699
5700static const char * const hph_idle_detect_text[] = {
5701 "OFF", "ON"
5702};
5703
5704static const char * const asrc_mode_text[] = {
5705 "INT", "FRAC"
5706};
5707
5708static const char * const tavil_ear_pa_gain_text[] = {
5709 "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
5710 "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
5711};
5712
5713static const char * const tavil_ear_spkr_pa_gain_text[] = {
5714 "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
5715 "G_4_DB", "G_5_DB", "G_6_DB"
5716};
5717
Xiaojun Sang24daae82017-09-22 16:50:24 +08005718static const char * const tavil_speaker_boost_stage_text[] = {
5719 "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
5720};
5721
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305722static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_pa_gain_enum, tavil_ear_pa_gain_text);
5723static SOC_ENUM_SINGLE_EXT_DECL(tavil_ear_spkr_pa_gain_enum,
5724 tavil_ear_spkr_pa_gain_text);
Xiaojun Sang24daae82017-09-22 16:50:24 +08005725static SOC_ENUM_SINGLE_EXT_DECL(tavil_spkr_boost_stage_enum,
5726 tavil_speaker_boost_stage_text);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305727static SOC_ENUM_SINGLE_EXT_DECL(amic_pwr_lvl_enum, amic_pwr_lvl_text);
5728static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
5729static SOC_ENUM_SINGLE_EXT_DECL(asrc_mode_enum, asrc_mode_text);
5730static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, WCD934X_CDC_TX0_TX_PATH_CFG0, 5,
5731 cf_text);
5732static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, WCD934X_CDC_TX1_TX_PATH_CFG0, 5,
5733 cf_text);
5734static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, WCD934X_CDC_TX2_TX_PATH_CFG0, 5,
5735 cf_text);
5736static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, WCD934X_CDC_TX3_TX_PATH_CFG0, 5,
5737 cf_text);
5738static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, WCD934X_CDC_TX4_TX_PATH_CFG0, 5,
5739 cf_text);
5740static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, WCD934X_CDC_TX5_TX_PATH_CFG0, 5,
5741 cf_text);
5742static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, WCD934X_CDC_TX6_TX_PATH_CFG0, 5,
5743 cf_text);
5744static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, WCD934X_CDC_TX7_TX_PATH_CFG0, 5,
5745 cf_text);
5746static SOC_ENUM_SINGLE_DECL(cf_dec8_enum, WCD934X_CDC_TX8_TX_PATH_CFG0, 5,
5747 cf_text);
5748static SOC_ENUM_SINGLE_DECL(cf_int0_1_enum, WCD934X_CDC_RX0_RX_PATH_CFG2, 0,
5749 rx_cf_text);
5750static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD934X_CDC_RX0_RX_PATH_MIX_CFG, 2,
5751 rx_cf_text);
5752static SOC_ENUM_SINGLE_DECL(cf_int1_1_enum, WCD934X_CDC_RX1_RX_PATH_CFG2, 0,
5753 rx_cf_text);
5754static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD934X_CDC_RX1_RX_PATH_MIX_CFG, 2,
5755 rx_cf_text);
5756static SOC_ENUM_SINGLE_DECL(cf_int2_1_enum, WCD934X_CDC_RX2_RX_PATH_CFG2, 0,
5757 rx_cf_text);
5758static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD934X_CDC_RX2_RX_PATH_MIX_CFG, 2,
5759 rx_cf_text);
5760static SOC_ENUM_SINGLE_DECL(cf_int3_1_enum, WCD934X_CDC_RX3_RX_PATH_CFG2, 0,
5761 rx_cf_text);
5762static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD934X_CDC_RX3_RX_PATH_MIX_CFG, 2,
5763 rx_cf_text);
5764static SOC_ENUM_SINGLE_DECL(cf_int4_1_enum, WCD934X_CDC_RX4_RX_PATH_CFG2, 0,
5765 rx_cf_text);
5766static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD934X_CDC_RX4_RX_PATH_MIX_CFG, 2,
5767 rx_cf_text);
5768static SOC_ENUM_SINGLE_DECL(cf_int7_1_enum, WCD934X_CDC_RX7_RX_PATH_CFG2, 0,
5769 rx_cf_text);
5770static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD934X_CDC_RX7_RX_PATH_MIX_CFG, 2,
5771 rx_cf_text);
5772static SOC_ENUM_SINGLE_DECL(cf_int8_1_enum, WCD934X_CDC_RX8_RX_PATH_CFG2, 0,
5773 rx_cf_text);
5774static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD934X_CDC_RX8_RX_PATH_MIX_CFG, 2,
5775 rx_cf_text);
5776
5777static const struct snd_kcontrol_new tavil_snd_controls[] = {
5778 SOC_ENUM_EXT("EAR PA Gain", tavil_ear_pa_gain_enum,
5779 tavil_ear_pa_gain_get, tavil_ear_pa_gain_put),
5780 SOC_ENUM_EXT("EAR SPKR PA Gain", tavil_ear_spkr_pa_gain_enum,
5781 tavil_ear_spkr_pa_gain_get, tavil_ear_spkr_pa_gain_put),
Xiaojun Sang24daae82017-09-22 16:50:24 +08005782 SOC_ENUM_EXT("SPKR Left Boost Max State", tavil_spkr_boost_stage_enum,
5783 tavil_spkr_left_boost_stage_get,
5784 tavil_spkr_left_boost_stage_put),
5785 SOC_ENUM_EXT("SPKR Right Boost Max State", tavil_spkr_boost_stage_enum,
5786 tavil_spkr_right_boost_stage_get,
5787 tavil_spkr_right_boost_stage_put),
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305788 SOC_SINGLE_TLV("HPHL Volume", WCD934X_HPH_L_EN, 0, 20, 1, line_gain),
5789 SOC_SINGLE_TLV("HPHR Volume", WCD934X_HPH_R_EN, 0, 20, 1, line_gain),
5790 SOC_SINGLE_TLV("LINEOUT1 Volume", WCD934X_DIFF_LO_LO1_COMPANDER,
5791 3, 16, 1, line_gain),
5792 SOC_SINGLE_TLV("LINEOUT2 Volume", WCD934X_DIFF_LO_LO2_COMPANDER,
5793 3, 16, 1, line_gain),
5794 SOC_SINGLE_TLV("ADC1 Volume", WCD934X_ANA_AMIC1, 0, 20, 0, analog_gain),
5795 SOC_SINGLE_TLV("ADC2 Volume", WCD934X_ANA_AMIC2, 0, 20, 0, analog_gain),
5796 SOC_SINGLE_TLV("ADC3 Volume", WCD934X_ANA_AMIC3, 0, 20, 0, analog_gain),
5797 SOC_SINGLE_TLV("ADC4 Volume", WCD934X_ANA_AMIC4, 0, 20, 0, analog_gain),
5798
5799 SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD934X_CDC_RX0_RX_VOL_CTL,
5800 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
5801 SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD934X_CDC_RX1_RX_VOL_CTL,
5802 0, -84, 40, digital_gain),
5803 SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD934X_CDC_RX2_RX_VOL_CTL,
5804 0, -84, 40, digital_gain),
5805 SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD934X_CDC_RX3_RX_VOL_CTL,
5806 0, -84, 40, digital_gain),
5807 SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD934X_CDC_RX4_RX_VOL_CTL,
5808 0, -84, 40, digital_gain),
5809 SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD934X_CDC_RX7_RX_VOL_CTL,
5810 0, -84, 40, digital_gain),
5811 SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD934X_CDC_RX8_RX_VOL_CTL,
5812 0, -84, 40, digital_gain),
5813 SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
5814 WCD934X_CDC_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5815 SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
5816 WCD934X_CDC_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5817 SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
5818 WCD934X_CDC_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5819 SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
5820 WCD934X_CDC_RX3_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5821 SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
5822 WCD934X_CDC_RX4_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5823 SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
5824 WCD934X_CDC_RX7_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5825 SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
5826 WCD934X_CDC_RX8_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
5827
5828 SOC_SINGLE_SX_TLV("DEC0 Volume", WCD934X_CDC_TX0_TX_VOL_CTL, 0,
5829 -84, 40, digital_gain),
5830 SOC_SINGLE_SX_TLV("DEC1 Volume", WCD934X_CDC_TX1_TX_VOL_CTL, 0,
5831 -84, 40, digital_gain),
5832 SOC_SINGLE_SX_TLV("DEC2 Volume", WCD934X_CDC_TX2_TX_VOL_CTL, 0,
5833 -84, 40, digital_gain),
5834 SOC_SINGLE_SX_TLV("DEC3 Volume", WCD934X_CDC_TX3_TX_VOL_CTL, 0,
5835 -84, 40, digital_gain),
5836 SOC_SINGLE_SX_TLV("DEC4 Volume", WCD934X_CDC_TX4_TX_VOL_CTL, 0,
5837 -84, 40, digital_gain),
5838 SOC_SINGLE_SX_TLV("DEC5 Volume", WCD934X_CDC_TX5_TX_VOL_CTL, 0,
5839 -84, 40, digital_gain),
5840 SOC_SINGLE_SX_TLV("DEC6 Volume", WCD934X_CDC_TX6_TX_VOL_CTL, 0,
5841 -84, 40, digital_gain),
5842 SOC_SINGLE_SX_TLV("DEC7 Volume", WCD934X_CDC_TX7_TX_VOL_CTL, 0,
5843 -84, 40, digital_gain),
5844 SOC_SINGLE_SX_TLV("DEC8 Volume", WCD934X_CDC_TX8_TX_VOL_CTL, 0,
5845 -84, 40, digital_gain),
5846
5847 SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
5848 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
5849 digital_gain),
5850 SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
5851 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
5852 digital_gain),
5853 SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
5854 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
5855 digital_gain),
5856 SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
5857 WCD934X_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
5858 digital_gain),
5859 SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
5860 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
5861 digital_gain),
5862 SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
5863 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
5864 digital_gain),
5865 SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
5866 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
5867 digital_gain),
5868 SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
5869 WCD934X_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
5870 digital_gain),
5871
5872 SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tavil_get_anc_slot,
5873 tavil_put_anc_slot),
5874 SOC_ENUM_EXT("ANC Function", tavil_anc_func_enum, tavil_get_anc_func,
5875 tavil_put_anc_func),
5876
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05305877 SOC_ENUM_EXT("CLK MODE", tavil_clkmode_enum, tavil_get_clkmode,
5878 tavil_put_clkmode),
5879
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05305880 SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
5881 SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
5882 SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
5883 SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
5884 SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
5885 SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
5886 SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
5887 SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
5888 SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
5889
5890 SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
5891 SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
5892 SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
5893 SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
5894 SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
5895 SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
5896 SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
5897 SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
5898 SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
5899 SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
5900 SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
5901 SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
5902 SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
5903 SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
5904
5905 SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
5906 tavil_rx_hph_mode_get, tavil_rx_hph_mode_put),
5907
5908 SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
5909 tavil_iir_enable_audio_mixer_get,
5910 tavil_iir_enable_audio_mixer_put),
5911 SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
5912 tavil_iir_enable_audio_mixer_get,
5913 tavil_iir_enable_audio_mixer_put),
5914 SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
5915 tavil_iir_enable_audio_mixer_get,
5916 tavil_iir_enable_audio_mixer_put),
5917 SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
5918 tavil_iir_enable_audio_mixer_get,
5919 tavil_iir_enable_audio_mixer_put),
5920 SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
5921 tavil_iir_enable_audio_mixer_get,
5922 tavil_iir_enable_audio_mixer_put),
5923 SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
5924 tavil_iir_enable_audio_mixer_get,
5925 tavil_iir_enable_audio_mixer_put),
5926 SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
5927 tavil_iir_enable_audio_mixer_get,
5928 tavil_iir_enable_audio_mixer_put),
5929 SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
5930 tavil_iir_enable_audio_mixer_get,
5931 tavil_iir_enable_audio_mixer_put),
5932 SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
5933 tavil_iir_enable_audio_mixer_get,
5934 tavil_iir_enable_audio_mixer_put),
5935 SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
5936 tavil_iir_enable_audio_mixer_get,
5937 tavil_iir_enable_audio_mixer_put),
5938
5939 SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
5940 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5941 SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
5942 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5943 SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
5944 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5945 SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
5946 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5947 SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
5948 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5949 SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
5950 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5951 SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
5952 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5953 SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
5954 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5955 SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
5956 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5957 SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
5958 tavil_iir_band_audio_mixer_get, tavil_iir_band_audio_mixer_put),
5959
5960 SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
5961 tavil_compander_get, tavil_compander_put),
5962 SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
5963 tavil_compander_get, tavil_compander_put),
5964 SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
5965 tavil_compander_get, tavil_compander_put),
5966 SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
5967 tavil_compander_get, tavil_compander_put),
5968 SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
5969 tavil_compander_get, tavil_compander_put),
5970 SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
5971 tavil_compander_get, tavil_compander_put),
5972
5973 SOC_ENUM_EXT("ASRC0 Output Mode", asrc_mode_enum,
5974 tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
5975 SOC_ENUM_EXT("ASRC1 Output Mode", asrc_mode_enum,
5976 tavil_hph_asrc_mode_get, tavil_hph_asrc_mode_put),
5977
5978 SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
5979 tavil_hph_idle_detect_get, tavil_hph_idle_detect_put),
5980
5981 SOC_ENUM_EXT("MAD Input", tavil_conn_mad_enum,
5982 tavil_mad_input_get, tavil_mad_input_put),
5983
5984 SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
5985 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
5986
5987 SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
5988 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
5989
5990 SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
5991 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
5992
5993 SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
5994 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
5995
5996 SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
5997 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
5998
5999 SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
6000 tavil_dmic_pin_mode_get, tavil_dmic_pin_mode_put),
6001 SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
6002 tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
6003 SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
6004 tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
6005 SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
6006 tavil_amic_pwr_lvl_get, tavil_amic_pwr_lvl_put),
6007};
6008
6009static int tavil_dec_enum_put(struct snd_kcontrol *kcontrol,
6010 struct snd_ctl_elem_value *ucontrol)
6011{
Asish Bhattacharya34504582017-08-08 12:55:01 +05306012 struct snd_soc_dapm_widget *widget =
6013 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05306014 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
6015 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
6016 unsigned int val;
6017 u16 mic_sel_reg = 0;
6018 u8 mic_sel;
6019
6020 val = ucontrol->value.enumerated.item[0];
6021 if (val > e->items - 1)
6022 return -EINVAL;
6023
6024 dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
6025 widget->name, val);
6026
6027 switch (e->reg) {
6028 case WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
6029 if (e->shift_l == 0)
6030 mic_sel_reg = WCD934X_CDC_TX0_TX_PATH_CFG0;
6031 else if (e->shift_l == 2)
6032 mic_sel_reg = WCD934X_CDC_TX4_TX_PATH_CFG0;
6033 else if (e->shift_l == 4)
6034 mic_sel_reg = WCD934X_CDC_TX8_TX_PATH_CFG0;
6035 break;
6036 case WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
6037 if (e->shift_l == 0)
6038 mic_sel_reg = WCD934X_CDC_TX1_TX_PATH_CFG0;
6039 else if (e->shift_l == 2)
6040 mic_sel_reg = WCD934X_CDC_TX5_TX_PATH_CFG0;
6041 break;
6042 case WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
6043 if (e->shift_l == 0)
6044 mic_sel_reg = WCD934X_CDC_TX2_TX_PATH_CFG0;
6045 else if (e->shift_l == 2)
6046 mic_sel_reg = WCD934X_CDC_TX6_TX_PATH_CFG0;
6047 break;
6048 case WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
6049 if (e->shift_l == 0)
6050 mic_sel_reg = WCD934X_CDC_TX3_TX_PATH_CFG0;
6051 else if (e->shift_l == 2)
6052 mic_sel_reg = WCD934X_CDC_TX7_TX_PATH_CFG0;
6053 break;
6054 default:
6055 dev_err(codec->dev, "%s: e->reg: 0x%x not expected\n",
6056 __func__, e->reg);
6057 return -EINVAL;
6058 }
6059
6060 /* ADC: 0, DMIC: 1 */
6061 mic_sel = val ? 0x0 : 0x1;
6062 if (mic_sel_reg)
6063 snd_soc_update_bits(codec, mic_sel_reg, 1 << 7, mic_sel << 7);
6064
6065 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
6066}
6067
6068static int tavil_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
6069 struct snd_ctl_elem_value *ucontrol)
6070{
Asish Bhattacharya34504582017-08-08 12:55:01 +05306071 struct snd_soc_dapm_widget *widget =
6072 snd_soc_dapm_kcontrol_widget(kcontrol);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05306073 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
6074 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
6075 unsigned int val;
6076 unsigned short look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
6077
6078 val = ucontrol->value.enumerated.item[0];
6079 if (val >= e->items)
6080 return -EINVAL;
6081
6082 dev_dbg(codec->dev, "%s: wname: %s, val: 0x%x\n", __func__,
6083 widget->name, val);
6084
6085 if (e->reg == WCD934X_CDC_RX0_RX_PATH_SEC0)
6086 look_ahead_dly_reg = WCD934X_CDC_RX0_RX_PATH_CFG0;
6087 else if (e->reg == WCD934X_CDC_RX1_RX_PATH_SEC0)
6088 look_ahead_dly_reg = WCD934X_CDC_RX1_RX_PATH_CFG0;
6089 else if (e->reg == WCD934X_CDC_RX2_RX_PATH_SEC0)
6090 look_ahead_dly_reg = WCD934X_CDC_RX2_RX_PATH_CFG0;
6091
6092 /* Set Look Ahead Delay */
6093 snd_soc_update_bits(codec, look_ahead_dly_reg,
6094 0x08, (val ? 0x08 : 0x00));
6095 /* Set DEM INP Select */
6096 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
6097}
6098
6099static const char * const rx_int0_7_mix_mux_text[] = {
6100 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
6101 "RX6", "RX7", "PROXIMITY"
6102};
6103
6104static const char * const rx_int_mix_mux_text[] = {
6105 "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
6106 "RX6", "RX7"
6107};
6108
6109static const char * const rx_prim_mix_text[] = {
6110 "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
6111 "RX3", "RX4", "RX5", "RX6", "RX7"
6112};
6113
6114static const char * const rx_sidetone_mix_text[] = {
6115 "ZERO", "SRC0", "SRC1", "SRC_SUM"
6116};
6117
6118static const char * const cdc_if_tx0_mux_text[] = {
6119 "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
6120};
6121static const char * const cdc_if_tx1_mux_text[] = {
6122 "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
6123};
6124static const char * const cdc_if_tx2_mux_text[] = {
6125 "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
6126};
6127static const char * const cdc_if_tx3_mux_text[] = {
6128 "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
6129};
6130static const char * const cdc_if_tx4_mux_text[] = {
6131 "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
6132};
6133static const char * const cdc_if_tx5_mux_text[] = {
6134 "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
6135};
6136static const char * const cdc_if_tx6_mux_text[] = {
6137 "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
6138};
6139static const char * const cdc_if_tx7_mux_text[] = {
6140 "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
6141};
6142static const char * const cdc_if_tx8_mux_text[] = {
6143 "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
6144};
6145static const char * const cdc_if_tx9_mux_text[] = {
6146 "ZERO", "DEC7", "DEC7_192"
6147};
6148static const char * const cdc_if_tx10_mux_text[] = {
6149 "ZERO", "DEC6", "DEC6_192"
6150};
6151static const char * const cdc_if_tx11_mux_text[] = {
6152 "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
6153};
6154static const char * const cdc_if_tx11_inp1_mux_text[] = {
6155 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
6156 "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
6157};
6158static const char * const cdc_if_tx13_mux_text[] = {
6159 "CDC_DEC_5", "MAD_BRDCST"
6160};
6161static const char * const cdc_if_tx13_inp1_mux_text[] = {
6162 "ZERO", "DEC5", "DEC5_192"
6163};
6164
6165static const char * const iir_inp_mux_text[] = {
6166 "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
6167 "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
6168};
6169
6170static const char * const rx_int_dem_inp_mux_text[] = {
6171 "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
6172};
6173
6174static const char * const rx_int0_1_interp_mux_text[] = {
6175 "ZERO", "RX INT0_1 MIX1",
6176};
6177
6178static const char * const rx_int1_1_interp_mux_text[] = {
6179 "ZERO", "RX INT1_1 MIX1",
6180};
6181
6182static const char * const rx_int2_1_interp_mux_text[] = {
6183 "ZERO", "RX INT2_1 MIX1",
6184};
6185
6186static const char * const rx_int3_1_interp_mux_text[] = {
6187 "ZERO", "RX INT3_1 MIX1",
6188};
6189
6190static const char * const rx_int4_1_interp_mux_text[] = {
6191 "ZERO", "RX INT4_1 MIX1",
6192};
6193
6194static const char * const rx_int7_1_interp_mux_text[] = {
6195 "ZERO", "RX INT7_1 MIX1",
6196};
6197
6198static const char * const rx_int8_1_interp_mux_text[] = {
6199 "ZERO", "RX INT8_1 MIX1",
6200};
6201
6202static const char * const rx_int0_2_interp_mux_text[] = {
6203 "ZERO", "RX INT0_2 MUX",
6204};
6205
6206static const char * const rx_int1_2_interp_mux_text[] = {
6207 "ZERO", "RX INT1_2 MUX",
6208};
6209
6210static const char * const rx_int2_2_interp_mux_text[] = {
6211 "ZERO", "RX INT2_2 MUX",
6212};
6213
6214static const char * const rx_int3_2_interp_mux_text[] = {
6215 "ZERO", "RX INT3_2 MUX",
6216};
6217
6218static const char * const rx_int4_2_interp_mux_text[] = {
6219 "ZERO", "RX INT4_2 MUX",
6220};
6221
6222static const char * const rx_int7_2_interp_mux_text[] = {
6223 "ZERO", "RX INT7_2 MUX",
6224};
6225
6226static const char * const rx_int8_2_interp_mux_text[] = {
6227 "ZERO", "RX INT8_2 MUX",
6228};
6229
6230static const char * const mad_sel_txt[] = {
6231 "SPE", "MSM"
6232};
6233
6234static const char * const mad_inp_mux_txt[] = {
6235 "MAD", "DEC1"
6236};
6237
6238static const char * const adc_mux_text[] = {
6239 "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
6240};
6241
6242static const char * const dmic_mux_text[] = {
6243 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5"
6244};
6245
6246static const char * const amic_mux_text[] = {
6247 "ZERO", "ADC1", "ADC2", "ADC3", "ADC4"
6248};
6249
6250static const char * const amic4_5_sel_text[] = {
6251 "AMIC4", "AMIC5"
6252};
6253
6254static const char * const anc0_fb_mux_text[] = {
6255 "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
6256 "ANC_IN_LO1"
6257};
6258
6259static const char * const anc1_fb_mux_text[] = {
6260 "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
6261};
6262
6263static const char * const rx_echo_mux_text[] = {
6264 "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
6265 "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8"
6266};
6267
6268static const char *const slim_rx_mux_text[] = {
6269 "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
6270};
6271
6272static const char *const cdc_if_rx0_mux_text[] = {
6273 "SLIM RX0", "I2S_0 RX0"
6274};
6275static const char *const cdc_if_rx1_mux_text[] = {
6276 "SLIM RX1", "I2S_0 RX1"
6277};
6278static const char *const cdc_if_rx2_mux_text[] = {
6279 "SLIM RX2", "I2S_0 RX2"
6280};
6281static const char *const cdc_if_rx3_mux_text[] = {
6282 "SLIM RX3", "I2S_0 RX3"
6283};
6284static const char *const cdc_if_rx4_mux_text[] = {
6285 "SLIM RX4", "I2S_0 RX4"
6286};
6287static const char *const cdc_if_rx5_mux_text[] = {
6288 "SLIM RX5", "I2S_0 RX5"
6289};
6290static const char *const cdc_if_rx6_mux_text[] = {
6291 "SLIM RX6", "I2S_0 RX6"
6292};
6293static const char *const cdc_if_rx7_mux_text[] = {
6294 "SLIM RX7", "I2S_0 RX7"
6295};
6296
6297static const char * const asrc0_mux_text[] = {
6298 "ZERO", "ASRC_IN_HPHL", "ASRC_IN_LO1",
6299};
6300
6301static const char * const asrc1_mux_text[] = {
6302 "ZERO", "ASRC_IN_HPHR", "ASRC_IN_LO2",
6303};
6304
6305static const char * const asrc2_mux_text[] = {
6306 "ZERO", "ASRC_IN_SPKR1",
6307};
6308
6309static const char * const asrc3_mux_text[] = {
6310 "ZERO", "ASRC_IN_SPKR2",
6311};
6312
6313static const char * const native_mux_text[] = {
6314 "OFF", "ON",
6315};
6316
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05306317static const char *const wdma3_port0_text[] = {
6318 "RX_MIX_TX0", "DEC0"
6319};
6320
6321static const char *const wdma3_port1_text[] = {
6322 "RX_MIX_TX1", "DEC1"
6323};
6324
6325static const char *const wdma3_port2_text[] = {
6326 "RX_MIX_TX2", "DEC2"
6327};
6328
6329static const char *const wdma3_port3_text[] = {
6330 "RX_MIX_TX3", "DEC3"
6331};
6332
6333static const char *const wdma3_port4_text[] = {
6334 "RX_MIX_TX4", "DEC4"
6335};
6336
6337static const char *const wdma3_port5_text[] = {
6338 "RX_MIX_TX5", "DEC5"
6339};
6340
6341static const char *const wdma3_port6_text[] = {
6342 "RX_MIX_TX6", "DEC6"
6343};
6344
6345static const char *const wdma3_ch_text[] = {
6346 "PORT_0", "PORT_1", "PORT_2", "PORT_3", "PORT_4",
6347 "PORT_5", "PORT_6", "PORT_7", "PORT_8",
6348};
6349
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05306350static const struct snd_kcontrol_new aif4_vi_mixer[] = {
6351 SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, WCD934X_TX14, 1, 0,
6352 tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
6353 SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, WCD934X_TX15, 1, 0,
6354 tavil_vi_feed_mixer_get, tavil_vi_feed_mixer_put),
6355};
6356
6357static const struct snd_kcontrol_new aif1_cap_mixer[] = {
6358 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
6359 slim_tx_mixer_get, slim_tx_mixer_put),
6360 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
6361 slim_tx_mixer_get, slim_tx_mixer_put),
6362 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
6363 slim_tx_mixer_get, slim_tx_mixer_put),
6364 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
6365 slim_tx_mixer_get, slim_tx_mixer_put),
6366 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
6367 slim_tx_mixer_get, slim_tx_mixer_put),
6368 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
6369 slim_tx_mixer_get, slim_tx_mixer_put),
6370 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
6371 slim_tx_mixer_get, slim_tx_mixer_put),
6372 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
6373 slim_tx_mixer_get, slim_tx_mixer_put),
6374 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
6375 slim_tx_mixer_get, slim_tx_mixer_put),
6376 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
6377 slim_tx_mixer_get, slim_tx_mixer_put),
6378 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
6379 slim_tx_mixer_get, slim_tx_mixer_put),
6380 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
6381 slim_tx_mixer_get, slim_tx_mixer_put),
6382 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
6383 slim_tx_mixer_get, slim_tx_mixer_put),
6384};
6385
6386static const struct snd_kcontrol_new aif2_cap_mixer[] = {
6387 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
6388 slim_tx_mixer_get, slim_tx_mixer_put),
6389 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
6390 slim_tx_mixer_get, slim_tx_mixer_put),
6391 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
6392 slim_tx_mixer_get, slim_tx_mixer_put),
6393 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
6394 slim_tx_mixer_get, slim_tx_mixer_put),
6395 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
6396 slim_tx_mixer_get, slim_tx_mixer_put),
6397 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
6398 slim_tx_mixer_get, slim_tx_mixer_put),
6399 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
6400 slim_tx_mixer_get, slim_tx_mixer_put),
6401 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
6402 slim_tx_mixer_get, slim_tx_mixer_put),
6403 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
6404 slim_tx_mixer_get, slim_tx_mixer_put),
6405 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
6406 slim_tx_mixer_get, slim_tx_mixer_put),
6407 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
6408 slim_tx_mixer_get, slim_tx_mixer_put),
6409 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
6410 slim_tx_mixer_get, slim_tx_mixer_put),
6411 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
6412 slim_tx_mixer_get, slim_tx_mixer_put),
6413};
6414
6415static const struct snd_kcontrol_new aif3_cap_mixer[] = {
6416 SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, WCD934X_TX0, 1, 0,
6417 slim_tx_mixer_get, slim_tx_mixer_put),
6418 SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, WCD934X_TX1, 1, 0,
6419 slim_tx_mixer_get, slim_tx_mixer_put),
6420 SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, WCD934X_TX2, 1, 0,
6421 slim_tx_mixer_get, slim_tx_mixer_put),
6422 SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, WCD934X_TX3, 1, 0,
6423 slim_tx_mixer_get, slim_tx_mixer_put),
6424 SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, WCD934X_TX4, 1, 0,
6425 slim_tx_mixer_get, slim_tx_mixer_put),
6426 SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, WCD934X_TX5, 1, 0,
6427 slim_tx_mixer_get, slim_tx_mixer_put),
6428 SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, WCD934X_TX6, 1, 0,
6429 slim_tx_mixer_get, slim_tx_mixer_put),
6430 SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, WCD934X_TX7, 1, 0,
6431 slim_tx_mixer_get, slim_tx_mixer_put),
6432 SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, WCD934X_TX8, 1, 0,
6433 slim_tx_mixer_get, slim_tx_mixer_put),
6434 SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, WCD934X_TX9, 1, 0,
6435 slim_tx_mixer_get, slim_tx_mixer_put),
6436 SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, WCD934X_TX10, 1, 0,
6437 slim_tx_mixer_get, slim_tx_mixer_put),
6438 SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, WCD934X_TX11, 1, 0,
6439 slim_tx_mixer_get, slim_tx_mixer_put),
6440 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
6441 slim_tx_mixer_get, slim_tx_mixer_put),
6442};
6443
6444static const struct snd_kcontrol_new aif4_mad_mixer[] = {
6445 SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, WCD934X_TX13, 1, 0,
6446 slim_tx_mixer_get, slim_tx_mixer_put),
6447};
6448
6449WCD_DAPM_ENUM_EXT(slim_rx0, SND_SOC_NOPM, 0, slim_rx_mux_text,
6450 slim_rx_mux_get, slim_rx_mux_put);
6451WCD_DAPM_ENUM_EXT(slim_rx1, SND_SOC_NOPM, 0, slim_rx_mux_text,
6452 slim_rx_mux_get, slim_rx_mux_put);
6453WCD_DAPM_ENUM_EXT(slim_rx2, SND_SOC_NOPM, 0, slim_rx_mux_text,
6454 slim_rx_mux_get, slim_rx_mux_put);
6455WCD_DAPM_ENUM_EXT(slim_rx3, SND_SOC_NOPM, 0, slim_rx_mux_text,
6456 slim_rx_mux_get, slim_rx_mux_put);
6457WCD_DAPM_ENUM_EXT(slim_rx4, SND_SOC_NOPM, 0, slim_rx_mux_text,
6458 slim_rx_mux_get, slim_rx_mux_put);
6459WCD_DAPM_ENUM_EXT(slim_rx5, SND_SOC_NOPM, 0, slim_rx_mux_text,
6460 slim_rx_mux_get, slim_rx_mux_put);
6461WCD_DAPM_ENUM_EXT(slim_rx6, SND_SOC_NOPM, 0, slim_rx_mux_text,
6462 slim_rx_mux_get, slim_rx_mux_put);
6463WCD_DAPM_ENUM_EXT(slim_rx7, SND_SOC_NOPM, 0, slim_rx_mux_text,
6464 slim_rx_mux_get, slim_rx_mux_put);
6465
6466WCD_DAPM_ENUM(cdc_if_rx0, SND_SOC_NOPM, 0, cdc_if_rx0_mux_text);
6467WCD_DAPM_ENUM(cdc_if_rx1, SND_SOC_NOPM, 0, cdc_if_rx1_mux_text);
6468WCD_DAPM_ENUM(cdc_if_rx2, SND_SOC_NOPM, 0, cdc_if_rx2_mux_text);
6469WCD_DAPM_ENUM(cdc_if_rx3, SND_SOC_NOPM, 0, cdc_if_rx3_mux_text);
6470WCD_DAPM_ENUM(cdc_if_rx4, SND_SOC_NOPM, 0, cdc_if_rx4_mux_text);
6471WCD_DAPM_ENUM(cdc_if_rx5, SND_SOC_NOPM, 0, cdc_if_rx5_mux_text);
6472WCD_DAPM_ENUM(cdc_if_rx6, SND_SOC_NOPM, 0, cdc_if_rx6_mux_text);
6473WCD_DAPM_ENUM(cdc_if_rx7, SND_SOC_NOPM, 0, cdc_if_rx7_mux_text);
6474
6475WCD_DAPM_ENUM(rx_int0_2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
6476 rx_int0_7_mix_mux_text);
6477WCD_DAPM_ENUM(rx_int1_2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
6478 rx_int_mix_mux_text);
6479WCD_DAPM_ENUM(rx_int2_2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
6480 rx_int_mix_mux_text);
6481WCD_DAPM_ENUM(rx_int3_2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 0,
6482 rx_int_mix_mux_text);
6483WCD_DAPM_ENUM(rx_int4_2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 0,
6484 rx_int_mix_mux_text);
6485WCD_DAPM_ENUM(rx_int7_2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 0,
6486 rx_int0_7_mix_mux_text);
6487WCD_DAPM_ENUM(rx_int8_2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 0,
6488 rx_int_mix_mux_text);
6489
6490WCD_DAPM_ENUM(rx_int0_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
6491 rx_prim_mix_text);
6492WCD_DAPM_ENUM(rx_int0_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
6493 rx_prim_mix_text);
6494WCD_DAPM_ENUM(rx_int0_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
6495 rx_prim_mix_text);
6496WCD_DAPM_ENUM(rx_int1_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
6497 rx_prim_mix_text);
6498WCD_DAPM_ENUM(rx_int1_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
6499 rx_prim_mix_text);
6500WCD_DAPM_ENUM(rx_int1_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
6501 rx_prim_mix_text);
6502WCD_DAPM_ENUM(rx_int2_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
6503 rx_prim_mix_text);
6504WCD_DAPM_ENUM(rx_int2_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
6505 rx_prim_mix_text);
6506WCD_DAPM_ENUM(rx_int2_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
6507 rx_prim_mix_text);
6508WCD_DAPM_ENUM(rx_int3_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 0,
6509 rx_prim_mix_text);
6510WCD_DAPM_ENUM(rx_int3_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG0, 4,
6511 rx_prim_mix_text);
6512WCD_DAPM_ENUM(rx_int3_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT3_CFG1, 4,
6513 rx_prim_mix_text);
6514WCD_DAPM_ENUM(rx_int4_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 0,
6515 rx_prim_mix_text);
6516WCD_DAPM_ENUM(rx_int4_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG0, 4,
6517 rx_prim_mix_text);
6518WCD_DAPM_ENUM(rx_int4_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT4_CFG1, 4,
6519 rx_prim_mix_text);
6520WCD_DAPM_ENUM(rx_int7_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 0,
6521 rx_prim_mix_text);
6522WCD_DAPM_ENUM(rx_int7_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG0, 4,
6523 rx_prim_mix_text);
6524WCD_DAPM_ENUM(rx_int7_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT7_CFG1, 4,
6525 rx_prim_mix_text);
6526WCD_DAPM_ENUM(rx_int8_1_mix_inp0, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 0,
6527 rx_prim_mix_text);
6528WCD_DAPM_ENUM(rx_int8_1_mix_inp1, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG0, 4,
6529 rx_prim_mix_text);
6530WCD_DAPM_ENUM(rx_int8_1_mix_inp2, WCD934X_CDC_RX_INP_MUX_RX_INT8_CFG1, 4,
6531 rx_prim_mix_text);
6532
6533WCD_DAPM_ENUM(rx_int0_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0,
6534 rx_sidetone_mix_text);
6535WCD_DAPM_ENUM(rx_int1_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
6536 rx_sidetone_mix_text);
6537WCD_DAPM_ENUM(rx_int2_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
6538 rx_sidetone_mix_text);
6539WCD_DAPM_ENUM(rx_int3_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
6540 rx_sidetone_mix_text);
6541WCD_DAPM_ENUM(rx_int4_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0,
6542 rx_sidetone_mix_text);
6543WCD_DAPM_ENUM(rx_int7_mix2_inp, WCD934X_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2,
6544 rx_sidetone_mix_text);
6545
6546WCD_DAPM_ENUM(tx_adc_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 4,
6547 adc_mux_text);
6548WCD_DAPM_ENUM(tx_adc_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 4,
6549 adc_mux_text);
6550WCD_DAPM_ENUM(tx_adc_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 4,
6551 adc_mux_text);
6552WCD_DAPM_ENUM(tx_adc_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 6,
6553 adc_mux_text);
6554
6555
6556WCD_DAPM_ENUM(tx_dmic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3,
6557 dmic_mux_text);
6558WCD_DAPM_ENUM(tx_dmic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3,
6559 dmic_mux_text);
6560WCD_DAPM_ENUM(tx_dmic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3,
6561 dmic_mux_text);
6562WCD_DAPM_ENUM(tx_dmic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3,
6563 dmic_mux_text);
6564WCD_DAPM_ENUM(tx_dmic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3,
6565 dmic_mux_text);
6566WCD_DAPM_ENUM(tx_dmic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3,
6567 dmic_mux_text);
6568WCD_DAPM_ENUM(tx_dmic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3,
6569 dmic_mux_text);
6570WCD_DAPM_ENUM(tx_dmic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3,
6571 dmic_mux_text);
6572WCD_DAPM_ENUM(tx_dmic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3,
6573 dmic_mux_text);
6574WCD_DAPM_ENUM(tx_dmic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3,
6575 dmic_mux_text);
6576WCD_DAPM_ENUM(tx_dmic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3,
6577 dmic_mux_text);
6578WCD_DAPM_ENUM(tx_dmic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3,
6579 dmic_mux_text);
6580WCD_DAPM_ENUM(tx_dmic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3,
6581 dmic_mux_text);
6582
6583
6584WCD_DAPM_ENUM(tx_amic_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0,
6585 amic_mux_text);
6586WCD_DAPM_ENUM(tx_amic_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0,
6587 amic_mux_text);
6588WCD_DAPM_ENUM(tx_amic_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0,
6589 amic_mux_text);
6590WCD_DAPM_ENUM(tx_amic_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0,
6591 amic_mux_text);
6592WCD_DAPM_ENUM(tx_amic_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0,
6593 amic_mux_text);
6594WCD_DAPM_ENUM(tx_amic_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0,
6595 amic_mux_text);
6596WCD_DAPM_ENUM(tx_amic_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0,
6597 amic_mux_text);
6598WCD_DAPM_ENUM(tx_amic_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0,
6599 amic_mux_text);
6600WCD_DAPM_ENUM(tx_amic_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0,
6601 amic_mux_text);
6602WCD_DAPM_ENUM(tx_amic_mux10, WCD934X_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0,
6603 amic_mux_text);
6604WCD_DAPM_ENUM(tx_amic_mux11, WCD934X_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0,
6605 amic_mux_text);
6606WCD_DAPM_ENUM(tx_amic_mux12, WCD934X_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0,
6607 amic_mux_text);
6608WCD_DAPM_ENUM(tx_amic_mux13, WCD934X_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0,
6609 amic_mux_text);
6610
6611WCD_DAPM_ENUM(tx_amic4_5, WCD934X_TX_NEW_AMIC_4_5_SEL, 7, amic4_5_sel_text);
6612
6613WCD_DAPM_ENUM(cdc_if_tx0, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 0,
6614 cdc_if_tx0_mux_text);
6615WCD_DAPM_ENUM(cdc_if_tx1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 2,
6616 cdc_if_tx1_mux_text);
6617WCD_DAPM_ENUM(cdc_if_tx2, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 4,
6618 cdc_if_tx2_mux_text);
6619WCD_DAPM_ENUM(cdc_if_tx3, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0, 6,
6620 cdc_if_tx3_mux_text);
6621WCD_DAPM_ENUM(cdc_if_tx4, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 0,
6622 cdc_if_tx4_mux_text);
6623WCD_DAPM_ENUM(cdc_if_tx5, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 2,
6624 cdc_if_tx5_mux_text);
6625WCD_DAPM_ENUM(cdc_if_tx6, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 4,
6626 cdc_if_tx6_mux_text);
6627WCD_DAPM_ENUM(cdc_if_tx7, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1, 6,
6628 cdc_if_tx7_mux_text);
6629WCD_DAPM_ENUM(cdc_if_tx8, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 0,
6630 cdc_if_tx8_mux_text);
6631WCD_DAPM_ENUM(cdc_if_tx9, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 2,
6632 cdc_if_tx9_mux_text);
6633WCD_DAPM_ENUM(cdc_if_tx10, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2, 4,
6634 cdc_if_tx10_mux_text);
6635WCD_DAPM_ENUM(cdc_if_tx11_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 0,
6636 cdc_if_tx11_inp1_mux_text);
6637WCD_DAPM_ENUM(cdc_if_tx11, WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0,
6638 cdc_if_tx11_mux_text);
6639WCD_DAPM_ENUM(cdc_if_tx13_inp1, WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3, 4,
6640 cdc_if_tx13_inp1_mux_text);
6641WCD_DAPM_ENUM(cdc_if_tx13, WCD934X_DATA_HUB_SB_TX13_INP_CFG, 0,
6642 cdc_if_tx13_mux_text);
6643
6644WCD_DAPM_ENUM(rx_mix_tx0, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 0,
6645 rx_echo_mux_text);
6646WCD_DAPM_ENUM(rx_mix_tx1, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG0, 4,
6647 rx_echo_mux_text);
6648WCD_DAPM_ENUM(rx_mix_tx2, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 0,
6649 rx_echo_mux_text);
6650WCD_DAPM_ENUM(rx_mix_tx3, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG1, 4,
6651 rx_echo_mux_text);
6652WCD_DAPM_ENUM(rx_mix_tx4, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 0,
6653 rx_echo_mux_text);
6654WCD_DAPM_ENUM(rx_mix_tx5, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG2, 4,
6655 rx_echo_mux_text);
6656WCD_DAPM_ENUM(rx_mix_tx6, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 0,
6657 rx_echo_mux_text);
6658WCD_DAPM_ENUM(rx_mix_tx7, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG3, 4,
6659 rx_echo_mux_text);
6660WCD_DAPM_ENUM(rx_mix_tx8, WCD934X_CDC_RX_INP_MUX_RX_MIX_CFG4, 0,
6661 rx_echo_mux_text);
6662
6663WCD_DAPM_ENUM(iir0_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
6664 iir_inp_mux_text);
6665WCD_DAPM_ENUM(iir0_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
6666 iir_inp_mux_text);
6667WCD_DAPM_ENUM(iir0_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
6668 iir_inp_mux_text);
6669WCD_DAPM_ENUM(iir0_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
6670 iir_inp_mux_text);
6671WCD_DAPM_ENUM(iir1_inp0, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
6672 iir_inp_mux_text);
6673WCD_DAPM_ENUM(iir1_inp1, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
6674 iir_inp_mux_text);
6675WCD_DAPM_ENUM(iir1_inp2, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
6676 iir_inp_mux_text);
6677WCD_DAPM_ENUM(iir1_inp3, WCD934X_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
6678 iir_inp_mux_text);
6679
6680WCD_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0, rx_int0_1_interp_mux_text);
6681WCD_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0, rx_int1_1_interp_mux_text);
6682WCD_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0, rx_int2_1_interp_mux_text);
6683WCD_DAPM_ENUM(rx_int3_1_interp, SND_SOC_NOPM, 0, rx_int3_1_interp_mux_text);
6684WCD_DAPM_ENUM(rx_int4_1_interp, SND_SOC_NOPM, 0, rx_int4_1_interp_mux_text);
6685WCD_DAPM_ENUM(rx_int7_1_interp, SND_SOC_NOPM, 0, rx_int7_1_interp_mux_text);
6686WCD_DAPM_ENUM(rx_int8_1_interp, SND_SOC_NOPM, 0, rx_int8_1_interp_mux_text);
6687
6688WCD_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0, rx_int0_2_interp_mux_text);
6689WCD_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0, rx_int1_2_interp_mux_text);
6690WCD_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0, rx_int2_2_interp_mux_text);
6691WCD_DAPM_ENUM(rx_int3_2_interp, SND_SOC_NOPM, 0, rx_int3_2_interp_mux_text);
6692WCD_DAPM_ENUM(rx_int4_2_interp, SND_SOC_NOPM, 0, rx_int4_2_interp_mux_text);
6693WCD_DAPM_ENUM(rx_int7_2_interp, SND_SOC_NOPM, 0, rx_int7_2_interp_mux_text);
6694WCD_DAPM_ENUM(rx_int8_2_interp, SND_SOC_NOPM, 0, rx_int8_2_interp_mux_text);
6695
6696WCD_DAPM_ENUM(mad_sel, WCD934X_CPE_SS_SVA_CFG, 0,
6697 mad_sel_txt);
6698
6699WCD_DAPM_ENUM(mad_inp_mux, WCD934X_CPE_SS_SVA_CFG, 2,
6700 mad_inp_mux_txt);
6701
6702WCD_DAPM_ENUM_EXT(rx_int0_dem_inp, WCD934X_CDC_RX0_RX_PATH_SEC0, 0,
6703 rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
6704 tavil_int_dem_inp_mux_put);
6705WCD_DAPM_ENUM_EXT(rx_int1_dem_inp, WCD934X_CDC_RX1_RX_PATH_SEC0, 0,
6706 rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
6707 tavil_int_dem_inp_mux_put);
6708WCD_DAPM_ENUM_EXT(rx_int2_dem_inp, WCD934X_CDC_RX2_RX_PATH_SEC0, 0,
6709 rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
6710 tavil_int_dem_inp_mux_put);
6711
6712WCD_DAPM_ENUM_EXT(tx_adc_mux0, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0,
6713 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6714WCD_DAPM_ENUM_EXT(tx_adc_mux1, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0,
6715 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6716WCD_DAPM_ENUM_EXT(tx_adc_mux2, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0,
6717 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6718WCD_DAPM_ENUM_EXT(tx_adc_mux3, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0,
6719 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6720WCD_DAPM_ENUM_EXT(tx_adc_mux4, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 2,
6721 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6722WCD_DAPM_ENUM_EXT(tx_adc_mux5, WCD934X_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 2,
6723 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6724WCD_DAPM_ENUM_EXT(tx_adc_mux6, WCD934X_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 2,
6725 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6726WCD_DAPM_ENUM_EXT(tx_adc_mux7, WCD934X_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 2,
6727 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6728WCD_DAPM_ENUM_EXT(tx_adc_mux8, WCD934X_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 4,
6729 adc_mux_text, snd_soc_dapm_get_enum_double, tavil_dec_enum_put);
6730
6731WCD_DAPM_ENUM(asrc0, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 0,
6732 asrc0_mux_text);
6733WCD_DAPM_ENUM(asrc1, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 2,
6734 asrc1_mux_text);
6735WCD_DAPM_ENUM(asrc2, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 4,
6736 asrc2_mux_text);
6737WCD_DAPM_ENUM(asrc3, WCD934X_CDC_RX_INP_MUX_SPLINE_ASRC_CFG0, 6,
6738 asrc3_mux_text);
6739
6740WCD_DAPM_ENUM(int1_1_native, SND_SOC_NOPM, 0, native_mux_text);
6741WCD_DAPM_ENUM(int2_1_native, SND_SOC_NOPM, 0, native_mux_text);
6742WCD_DAPM_ENUM(int3_1_native, SND_SOC_NOPM, 0, native_mux_text);
6743WCD_DAPM_ENUM(int4_1_native, SND_SOC_NOPM, 0, native_mux_text);
6744
6745WCD_DAPM_ENUM(int1_2_native, SND_SOC_NOPM, 0, native_mux_text);
6746WCD_DAPM_ENUM(int2_2_native, SND_SOC_NOPM, 0, native_mux_text);
6747WCD_DAPM_ENUM(int3_2_native, SND_SOC_NOPM, 0, native_mux_text);
6748WCD_DAPM_ENUM(int4_2_native, SND_SOC_NOPM, 0, native_mux_text);
6749WCD_DAPM_ENUM(int7_2_native, SND_SOC_NOPM, 0, native_mux_text);
6750WCD_DAPM_ENUM(int8_2_native, SND_SOC_NOPM, 0, native_mux_text);
6751
6752WCD_DAPM_ENUM(anc0_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 0, anc0_fb_mux_text);
6753WCD_DAPM_ENUM(anc1_fb, WCD934X_CDC_RX_INP_MUX_ANC_CFG0, 3, anc1_fb_mux_text);
6754
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05306755
6756WCD_DAPM_ENUM(wdma3_port0, WCD934X_DMA_WDMA3_PRT_CFG, 0, wdma3_port0_text);
6757WCD_DAPM_ENUM(wdma3_port1, WCD934X_DMA_WDMA3_PRT_CFG, 1, wdma3_port1_text);
6758WCD_DAPM_ENUM(wdma3_port2, WCD934X_DMA_WDMA3_PRT_CFG, 2, wdma3_port2_text);
6759WCD_DAPM_ENUM(wdma3_port3, WCD934X_DMA_WDMA3_PRT_CFG, 3, wdma3_port3_text);
6760WCD_DAPM_ENUM(wdma3_port4, WCD934X_DMA_WDMA3_PRT_CFG, 4, wdma3_port4_text);
6761WCD_DAPM_ENUM(wdma3_port5, WCD934X_DMA_WDMA3_PRT_CFG, 5, wdma3_port5_text);
6762WCD_DAPM_ENUM(wdma3_port6, WCD934X_DMA_WDMA3_PRT_CFG, 6, wdma3_port6_text);
6763
6764WCD_DAPM_ENUM(wdma3_ch0, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 0, wdma3_ch_text);
6765WCD_DAPM_ENUM(wdma3_ch1, WCD934X_DMA_CH_0_1_CFG_WDMA_3, 4, wdma3_ch_text);
6766WCD_DAPM_ENUM(wdma3_ch2, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 0, wdma3_ch_text);
6767WCD_DAPM_ENUM(wdma3_ch3, WCD934X_DMA_CH_2_3_CFG_WDMA_3, 4, wdma3_ch_text);
6768
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05306769static const struct snd_kcontrol_new anc_ear_switch =
6770 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6771
6772static const struct snd_kcontrol_new anc_ear_spkr_switch =
6773 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6774
6775static const struct snd_kcontrol_new anc_spkr_pa_switch =
6776 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6777
6778static const struct snd_kcontrol_new anc_hphl_pa_switch =
6779 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6780
6781static const struct snd_kcontrol_new anc_hphr_pa_switch =
6782 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6783
6784static const struct snd_kcontrol_new mad_cpe1_switch =
6785 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6786
6787static const struct snd_kcontrol_new mad_cpe2_switch =
6788 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6789
6790static const struct snd_kcontrol_new mad_brdcst_switch =
6791 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6792
6793static const struct snd_kcontrol_new adc_us_mux0_switch =
6794 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6795
6796static const struct snd_kcontrol_new adc_us_mux1_switch =
6797 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6798
6799static const struct snd_kcontrol_new adc_us_mux2_switch =
6800 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6801
6802static const struct snd_kcontrol_new adc_us_mux3_switch =
6803 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6804
6805static const struct snd_kcontrol_new adc_us_mux4_switch =
6806 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6807
6808static const struct snd_kcontrol_new adc_us_mux5_switch =
6809 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6810
6811static const struct snd_kcontrol_new adc_us_mux6_switch =
6812 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6813
6814static const struct snd_kcontrol_new adc_us_mux7_switch =
6815 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6816
6817static const struct snd_kcontrol_new adc_us_mux8_switch =
6818 SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
6819
6820static const struct snd_kcontrol_new rx_int1_asrc_switch[] = {
6821 SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0),
6822};
6823
6824static const struct snd_kcontrol_new rx_int2_asrc_switch[] = {
6825 SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0),
6826};
6827
6828static const struct snd_kcontrol_new rx_int3_asrc_switch[] = {
6829 SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0),
6830};
6831
6832static const struct snd_kcontrol_new rx_int4_asrc_switch[] = {
6833 SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0),
6834};
6835
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05306836static const struct snd_kcontrol_new wdma3_onoff_switch =
6837 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
6838
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05306839static int tavil_dsd_mixer_get(struct snd_kcontrol *kcontrol,
6840 struct snd_ctl_elem_value *ucontrol)
6841{
6842 struct snd_soc_dapm_context *dapm =
6843 snd_soc_dapm_kcontrol_dapm(kcontrol);
6844 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
6845 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
6846 struct soc_mixer_control *mc =
6847 (struct soc_mixer_control *)kcontrol->private_value;
6848 struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
6849 int val;
6850
6851 val = tavil_dsd_get_current_mixer_value(dsd_conf, mc->shift);
6852
6853 ucontrol->value.integer.value[0] = ((val < 0) ? 0 : val);
6854
6855 return 0;
6856}
6857
6858static int tavil_dsd_mixer_put(struct snd_kcontrol *kcontrol,
6859 struct snd_ctl_elem_value *ucontrol)
6860{
6861 struct soc_mixer_control *mc =
6862 (struct soc_mixer_control *)kcontrol->private_value;
6863 struct snd_soc_dapm_context *dapm =
6864 snd_soc_dapm_kcontrol_dapm(kcontrol);
6865 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(dapm);
6866 struct tavil_priv *tavil_p = snd_soc_codec_get_drvdata(codec);
6867 unsigned int wval = ucontrol->value.integer.value[0];
6868 struct tavil_dsd_config *dsd_conf = tavil_p->dsd_config;
6869
6870 if (!dsd_conf)
6871 return 0;
6872
6873 mutex_lock(&tavil_p->codec_mutex);
6874
6875 tavil_dsd_set_out_select(dsd_conf, mc->shift);
6876 tavil_dsd_set_mixer_value(dsd_conf, mc->shift, wval);
6877
6878 mutex_unlock(&tavil_p->codec_mutex);
6879 snd_soc_dapm_mixer_update_power(dapm, kcontrol, wval, NULL);
6880
6881 return 0;
6882}
6883
6884static const struct snd_kcontrol_new hphl_mixer[] = {
6885 SOC_SINGLE_EXT("DSD HPHL Switch", SND_SOC_NOPM, INTERP_HPHL, 1, 0,
6886 tavil_dsd_mixer_get, tavil_dsd_mixer_put),
6887};
6888
6889static const struct snd_kcontrol_new hphr_mixer[] = {
6890 SOC_SINGLE_EXT("DSD HPHR Switch", SND_SOC_NOPM, INTERP_HPHR, 1, 0,
6891 tavil_dsd_mixer_get, tavil_dsd_mixer_put),
6892};
6893
6894static const struct snd_kcontrol_new lo1_mixer[] = {
6895 SOC_SINGLE_EXT("DSD LO1 Switch", SND_SOC_NOPM, INTERP_LO1, 1, 0,
6896 tavil_dsd_mixer_get, tavil_dsd_mixer_put),
6897};
6898
6899static const struct snd_kcontrol_new lo2_mixer[] = {
6900 SOC_SINGLE_EXT("DSD LO2 Switch", SND_SOC_NOPM, INTERP_LO2, 1, 0,
6901 tavil_dsd_mixer_get, tavil_dsd_mixer_put),
6902};
6903
6904static const struct snd_soc_dapm_widget tavil_dapm_widgets[] = {
6905 SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
6906 AIF1_PB, 0, tavil_codec_enable_slimrx,
6907 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6908 SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
6909 AIF2_PB, 0, tavil_codec_enable_slimrx,
6910 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6911 SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
6912 AIF3_PB, 0, tavil_codec_enable_slimrx,
6913 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6914 SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
6915 AIF4_PB, 0, tavil_codec_enable_slimrx,
6916 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
6917
6918 WCD_DAPM_MUX("SLIM RX0 MUX", WCD934X_RX0, slim_rx0),
6919 WCD_DAPM_MUX("SLIM RX1 MUX", WCD934X_RX1, slim_rx1),
6920 WCD_DAPM_MUX("SLIM RX2 MUX", WCD934X_RX2, slim_rx2),
6921 WCD_DAPM_MUX("SLIM RX3 MUX", WCD934X_RX3, slim_rx3),
6922 WCD_DAPM_MUX("SLIM RX4 MUX", WCD934X_RX4, slim_rx4),
6923 WCD_DAPM_MUX("SLIM RX5 MUX", WCD934X_RX5, slim_rx5),
6924 WCD_DAPM_MUX("SLIM RX6 MUX", WCD934X_RX6, slim_rx6),
6925 WCD_DAPM_MUX("SLIM RX7 MUX", WCD934X_RX7, slim_rx7),
6926
6927 SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
6928 SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
6929 SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
6930 SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
6931 SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
6932 SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
6933 SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
6934 SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
6935
6936 WCD_DAPM_MUX("CDC_IF RX0 MUX", WCD934X_RX0, cdc_if_rx0),
6937 WCD_DAPM_MUX("CDC_IF RX1 MUX", WCD934X_RX1, cdc_if_rx1),
6938 WCD_DAPM_MUX("CDC_IF RX2 MUX", WCD934X_RX2, cdc_if_rx2),
6939 WCD_DAPM_MUX("CDC_IF RX3 MUX", WCD934X_RX3, cdc_if_rx3),
6940 WCD_DAPM_MUX("CDC_IF RX4 MUX", WCD934X_RX4, cdc_if_rx4),
6941 WCD_DAPM_MUX("CDC_IF RX5 MUX", WCD934X_RX5, cdc_if_rx5),
6942 WCD_DAPM_MUX("CDC_IF RX6 MUX", WCD934X_RX6, cdc_if_rx6),
6943 WCD_DAPM_MUX("CDC_IF RX7 MUX", WCD934X_RX7, cdc_if_rx7),
6944
6945 SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_EAR, 0,
6946 &rx_int0_2_mux, tavil_codec_enable_mix_path,
6947 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6948 SND_SOC_DAPM_POST_PMD),
6949 SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
6950 &rx_int1_2_mux, tavil_codec_enable_mix_path,
6951 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6952 SND_SOC_DAPM_POST_PMD),
6953 SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
6954 &rx_int2_2_mux, tavil_codec_enable_mix_path,
6955 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6956 SND_SOC_DAPM_POST_PMD),
6957 SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", SND_SOC_NOPM, INTERP_LO1, 0,
6958 &rx_int3_2_mux, tavil_codec_enable_mix_path,
6959 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6960 SND_SOC_DAPM_POST_PMD),
6961 SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", SND_SOC_NOPM, INTERP_LO2, 0,
6962 &rx_int4_2_mux, tavil_codec_enable_mix_path,
6963 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6964 SND_SOC_DAPM_POST_PMD),
6965 SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", SND_SOC_NOPM, INTERP_SPKR1, 0,
6966 &rx_int7_2_mux, tavil_codec_enable_mix_path,
6967 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6968 SND_SOC_DAPM_POST_PMD),
6969 SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", SND_SOC_NOPM, INTERP_SPKR2, 0,
6970 &rx_int8_2_mux, tavil_codec_enable_mix_path,
6971 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
6972 SND_SOC_DAPM_POST_PMD),
6973
6974 WCD_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
6975 WCD_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
6976 WCD_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
6977 WCD_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
6978 WCD_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
6979 WCD_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
6980 WCD_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
6981 WCD_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
6982 WCD_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
6983 WCD_DAPM_MUX("RX INT3_1 MIX1 INP0", 0, rx_int3_1_mix_inp0),
6984 WCD_DAPM_MUX("RX INT3_1 MIX1 INP1", 0, rx_int3_1_mix_inp1),
6985 WCD_DAPM_MUX("RX INT3_1 MIX1 INP2", 0, rx_int3_1_mix_inp2),
6986 WCD_DAPM_MUX("RX INT4_1 MIX1 INP0", 0, rx_int4_1_mix_inp0),
6987 WCD_DAPM_MUX("RX INT4_1 MIX1 INP1", 0, rx_int4_1_mix_inp1),
6988 WCD_DAPM_MUX("RX INT4_1 MIX1 INP2", 0, rx_int4_1_mix_inp2),
6989
6990 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
6991 &rx_int7_1_mix_inp0_mux, tavil_codec_enable_swr,
6992 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
6993 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
6994 &rx_int7_1_mix_inp1_mux, tavil_codec_enable_swr,
6995 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
6996 SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
6997 &rx_int7_1_mix_inp2_mux, tavil_codec_enable_swr,
6998 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
6999 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
7000 &rx_int8_1_mix_inp0_mux, tavil_codec_enable_swr,
7001 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7002 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
7003 &rx_int8_1_mix_inp1_mux, tavil_codec_enable_swr,
7004 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7005 SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
7006 &rx_int8_1_mix_inp2_mux, tavil_codec_enable_swr,
7007 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7008
7009 SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7010 SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
7011 SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7012 SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0,
7013 rx_int1_asrc_switch, ARRAY_SIZE(rx_int1_asrc_switch)),
7014 SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7015 SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0,
7016 rx_int2_asrc_switch, ARRAY_SIZE(rx_int2_asrc_switch)),
7017 SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7018 SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0,
7019 rx_int3_asrc_switch, ARRAY_SIZE(rx_int3_asrc_switch)),
7020 SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7021 SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0,
7022 rx_int4_asrc_switch, ARRAY_SIZE(rx_int4_asrc_switch)),
7023 SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7024 SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
7025 SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7026 SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
7027
7028 SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7029 SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7030 SND_SOC_DAPM_MIXER("RX INT1 MIX3", SND_SOC_NOPM, 0, 0, hphl_mixer,
7031 ARRAY_SIZE(hphl_mixer)),
7032 SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7033 SND_SOC_DAPM_MIXER("RX INT2 MIX3", SND_SOC_NOPM, 0, 0, hphr_mixer,
7034 ARRAY_SIZE(hphr_mixer)),
7035 SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7036 SND_SOC_DAPM_MIXER("RX INT3 MIX3", SND_SOC_NOPM, 0, 0, lo1_mixer,
7037 ARRAY_SIZE(lo1_mixer)),
7038 SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7039 SND_SOC_DAPM_MIXER("RX INT4 MIX3", SND_SOC_NOPM, 0, 0, lo2_mixer,
7040 ARRAY_SIZE(lo2_mixer)),
7041 SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7042 SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
7043 NULL, 0, tavil_codec_spk_boost_event,
7044 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7045 SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
7046 NULL, 0, tavil_codec_spk_boost_event,
7047 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7048
7049 SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_EAR,
7050 0, &rx_int0_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7051 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7052 SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
7053 0, &rx_int1_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7054 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7055 SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
7056 0, &rx_int2_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7057 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7058 SND_SOC_DAPM_MUX_E("RX INT3 MIX2 INP", SND_SOC_NOPM, INTERP_LO1,
7059 0, &rx_int3_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7060 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7061 SND_SOC_DAPM_MUX_E("RX INT4 MIX2 INP", SND_SOC_NOPM, INTERP_LO2,
7062 0, &rx_int4_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7063 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7064 SND_SOC_DAPM_MUX_E("RX INT7 MIX2 INP", SND_SOC_NOPM, INTERP_SPKR1,
7065 0, &rx_int7_mix2_inp_mux, tavil_codec_enable_rx_path_clk,
7066 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7067
7068 WCD_DAPM_MUX("CDC_IF TX0 MUX", WCD934X_TX0, cdc_if_tx0),
7069 WCD_DAPM_MUX("CDC_IF TX1 MUX", WCD934X_TX1, cdc_if_tx1),
7070 WCD_DAPM_MUX("CDC_IF TX2 MUX", WCD934X_TX2, cdc_if_tx2),
7071 WCD_DAPM_MUX("CDC_IF TX3 MUX", WCD934X_TX3, cdc_if_tx3),
7072 WCD_DAPM_MUX("CDC_IF TX4 MUX", WCD934X_TX4, cdc_if_tx4),
7073 WCD_DAPM_MUX("CDC_IF TX5 MUX", WCD934X_TX5, cdc_if_tx5),
7074 WCD_DAPM_MUX("CDC_IF TX6 MUX", WCD934X_TX6, cdc_if_tx6),
7075 WCD_DAPM_MUX("CDC_IF TX7 MUX", WCD934X_TX7, cdc_if_tx7),
7076 WCD_DAPM_MUX("CDC_IF TX8 MUX", WCD934X_TX8, cdc_if_tx8),
7077 WCD_DAPM_MUX("CDC_IF TX9 MUX", WCD934X_TX9, cdc_if_tx9),
7078 WCD_DAPM_MUX("CDC_IF TX10 MUX", WCD934X_TX10, cdc_if_tx10),
7079 WCD_DAPM_MUX("CDC_IF TX11 MUX", WCD934X_TX11, cdc_if_tx11),
7080 WCD_DAPM_MUX("CDC_IF TX11 INP1 MUX", WCD934X_TX11, cdc_if_tx11_inp1),
7081 WCD_DAPM_MUX("CDC_IF TX13 MUX", WCD934X_TX13, cdc_if_tx13),
7082 WCD_DAPM_MUX("CDC_IF TX13 INP1 MUX", WCD934X_TX13, cdc_if_tx13_inp1),
7083
7084 SND_SOC_DAPM_MUX_E("ADC MUX0", WCD934X_CDC_TX0_TX_PATH_CTL, 5, 0,
7085 &tx_adc_mux0_mux, tavil_codec_enable_dec,
7086 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7087 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7088
7089 SND_SOC_DAPM_MUX_E("ADC MUX1", WCD934X_CDC_TX1_TX_PATH_CTL, 5, 0,
7090 &tx_adc_mux1_mux, tavil_codec_enable_dec,
7091 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7092 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7093
7094 SND_SOC_DAPM_MUX_E("ADC MUX2", WCD934X_CDC_TX2_TX_PATH_CTL, 5, 0,
7095 &tx_adc_mux2_mux, tavil_codec_enable_dec,
7096 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7097 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7098
7099 SND_SOC_DAPM_MUX_E("ADC MUX3", WCD934X_CDC_TX3_TX_PATH_CTL, 5, 0,
7100 &tx_adc_mux3_mux, tavil_codec_enable_dec,
7101 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7102 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7103
7104 SND_SOC_DAPM_MUX_E("ADC MUX4", WCD934X_CDC_TX4_TX_PATH_CTL, 5, 0,
7105 &tx_adc_mux4_mux, tavil_codec_enable_dec,
7106 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7107 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7108
7109 SND_SOC_DAPM_MUX_E("ADC MUX5", WCD934X_CDC_TX5_TX_PATH_CTL, 5, 0,
7110 &tx_adc_mux5_mux, tavil_codec_enable_dec,
7111 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7112 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7113
7114 SND_SOC_DAPM_MUX_E("ADC MUX6", WCD934X_CDC_TX6_TX_PATH_CTL, 5, 0,
7115 &tx_adc_mux6_mux, tavil_codec_enable_dec,
7116 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7117 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7118
7119 SND_SOC_DAPM_MUX_E("ADC MUX7", WCD934X_CDC_TX7_TX_PATH_CTL, 5, 0,
7120 &tx_adc_mux7_mux, tavil_codec_enable_dec,
7121 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7122 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7123
7124 SND_SOC_DAPM_MUX_E("ADC MUX8", WCD934X_CDC_TX8_TX_PATH_CTL, 5, 0,
7125 &tx_adc_mux8_mux, tavil_codec_enable_dec,
7126 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7127 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7128
7129 SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0, &tx_adc_mux10_mux,
7130 tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
7131
7132 SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0, &tx_adc_mux11_mux,
7133 tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
7134
7135 SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0, &tx_adc_mux12_mux,
7136 tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
7137
7138 SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0, &tx_adc_mux13_mux,
7139 tavil_codec_tx_adc_cfg, SND_SOC_DAPM_POST_PMU),
7140
7141 WCD_DAPM_MUX("DMIC MUX0", 0, tx_dmic_mux0),
7142 WCD_DAPM_MUX("DMIC MUX1", 0, tx_dmic_mux1),
7143 WCD_DAPM_MUX("DMIC MUX2", 0, tx_dmic_mux2),
7144 WCD_DAPM_MUX("DMIC MUX3", 0, tx_dmic_mux3),
7145 WCD_DAPM_MUX("DMIC MUX4", 0, tx_dmic_mux4),
7146 WCD_DAPM_MUX("DMIC MUX5", 0, tx_dmic_mux5),
7147 WCD_DAPM_MUX("DMIC MUX6", 0, tx_dmic_mux6),
7148 WCD_DAPM_MUX("DMIC MUX7", 0, tx_dmic_mux7),
7149 WCD_DAPM_MUX("DMIC MUX8", 0, tx_dmic_mux8),
7150 WCD_DAPM_MUX("DMIC MUX10", 0, tx_dmic_mux10),
7151 WCD_DAPM_MUX("DMIC MUX11", 0, tx_dmic_mux11),
7152 WCD_DAPM_MUX("DMIC MUX12", 0, tx_dmic_mux12),
7153 WCD_DAPM_MUX("DMIC MUX13", 0, tx_dmic_mux13),
7154
7155 WCD_DAPM_MUX("AMIC MUX0", 0, tx_amic_mux0),
7156 WCD_DAPM_MUX("AMIC MUX1", 0, tx_amic_mux1),
7157 WCD_DAPM_MUX("AMIC MUX2", 0, tx_amic_mux2),
7158 WCD_DAPM_MUX("AMIC MUX3", 0, tx_amic_mux3),
7159 WCD_DAPM_MUX("AMIC MUX4", 0, tx_amic_mux4),
7160 WCD_DAPM_MUX("AMIC MUX5", 0, tx_amic_mux5),
7161 WCD_DAPM_MUX("AMIC MUX6", 0, tx_amic_mux6),
7162 WCD_DAPM_MUX("AMIC MUX7", 0, tx_amic_mux7),
7163 WCD_DAPM_MUX("AMIC MUX8", 0, tx_amic_mux8),
7164 WCD_DAPM_MUX("AMIC MUX10", 0, tx_amic_mux10),
7165 WCD_DAPM_MUX("AMIC MUX11", 0, tx_amic_mux11),
7166 WCD_DAPM_MUX("AMIC MUX12", 0, tx_amic_mux12),
7167 WCD_DAPM_MUX("AMIC MUX13", 0, tx_amic_mux13),
7168
7169 SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD934X_ANA_AMIC1, 7, 0,
7170 tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
7171 SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD934X_ANA_AMIC2, 7, 0,
7172 tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
7173 SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD934X_ANA_AMIC3, 7, 0,
7174 tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
7175 SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD934X_ANA_AMIC4, 7, 0,
7176 tavil_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
7177
7178 WCD_DAPM_MUX("AMIC4_5 SEL", 0, tx_amic4_5),
7179
7180 WCD_DAPM_MUX("ANC0 FB MUX", 0, anc0_fb),
7181 WCD_DAPM_MUX("ANC1 FB MUX", 0, anc1_fb),
7182
7183 SND_SOC_DAPM_INPUT("AMIC1"),
7184 SND_SOC_DAPM_INPUT("AMIC2"),
7185 SND_SOC_DAPM_INPUT("AMIC3"),
7186 SND_SOC_DAPM_INPUT("AMIC4"),
7187 SND_SOC_DAPM_INPUT("AMIC5"),
7188
7189 SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
7190 tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
7191 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7192 SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
7193 tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
7194 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7195 SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
7196 tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
7197 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7198 SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
7199 tavil_codec_enable_micbias, SND_SOC_DAPM_PRE_PMU |
7200 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7201
7202 /*
7203 * Not supply widget, this is used to recover HPH registers.
7204 * It is not connected to any other widgets
7205 */
7206 SND_SOC_DAPM_SUPPLY("RESET_HPH_REGISTERS", SND_SOC_NOPM,
7207 0, 0, tavil_codec_reset_hph_registers,
7208 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7209
7210 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
7211 tavil_codec_force_enable_micbias,
7212 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7213 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
7214 tavil_codec_force_enable_micbias,
7215 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7216 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
7217 tavil_codec_force_enable_micbias,
7218 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7219 SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
7220 tavil_codec_force_enable_micbias,
7221 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7222
7223 SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
7224 AIF1_CAP, 0, tavil_codec_enable_slimtx,
7225 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7226 SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
7227 AIF2_CAP, 0, tavil_codec_enable_slimtx,
7228 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7229 SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
7230 AIF3_CAP, 0, tavil_codec_enable_slimtx,
7231 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7232 SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
7233 aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
7234 SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
7235 aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
7236 SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
7237 aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
7238 SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
7239 aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
7240
7241 SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
7242 AIF4_VIFEED, 0, tavil_codec_enable_slimvi_feedback,
7243 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7244
7245 SND_SOC_DAPM_AIF_OUT("AIF4 MAD", "AIF4 MAD TX", 0,
7246 SND_SOC_NOPM, 0, 0),
7247
7248 SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
7249 aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
7250 SND_SOC_DAPM_INPUT("VIINPUT"),
7251
7252 SND_SOC_DAPM_MIXER("SLIM TX0", SND_SOC_NOPM, 0, 0, NULL, 0),
7253 SND_SOC_DAPM_MIXER("SLIM TX1", SND_SOC_NOPM, 0, 0, NULL, 0),
7254 SND_SOC_DAPM_MIXER("SLIM TX2", SND_SOC_NOPM, 0, 0, NULL, 0),
7255 SND_SOC_DAPM_MIXER("SLIM TX3", SND_SOC_NOPM, 0, 0, NULL, 0),
7256 SND_SOC_DAPM_MIXER("SLIM TX4", SND_SOC_NOPM, 0, 0, NULL, 0),
7257 SND_SOC_DAPM_MIXER("SLIM TX5", SND_SOC_NOPM, 0, 0, NULL, 0),
7258 SND_SOC_DAPM_MIXER("SLIM TX6", SND_SOC_NOPM, 0, 0, NULL, 0),
7259 SND_SOC_DAPM_MIXER("SLIM TX7", SND_SOC_NOPM, 0, 0, NULL, 0),
7260 SND_SOC_DAPM_MIXER("SLIM TX8", SND_SOC_NOPM, 0, 0, NULL, 0),
7261 SND_SOC_DAPM_MIXER("SLIM TX9", SND_SOC_NOPM, 0, 0, NULL, 0),
7262 SND_SOC_DAPM_MIXER("SLIM TX10", SND_SOC_NOPM, 0, 0, NULL, 0),
7263 SND_SOC_DAPM_MIXER("SLIM TX11", SND_SOC_NOPM, 0, 0, NULL, 0),
7264 SND_SOC_DAPM_MIXER("SLIM TX13", SND_SOC_NOPM, 0, 0, NULL, 0),
7265
7266 /* Digital Mic Inputs */
7267 SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
7268 tavil_codec_enable_dmic,
7269 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7270 SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
7271 tavil_codec_enable_dmic,
7272 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7273 SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
7274 tavil_codec_enable_dmic,
7275 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7276 SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
7277 tavil_codec_enable_dmic,
7278 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7279 SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
7280 tavil_codec_enable_dmic,
7281 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7282 SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
7283 tavil_codec_enable_dmic,
7284 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7285
7286 WCD_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
7287 WCD_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
7288 WCD_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
7289 WCD_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
7290 WCD_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
7291 WCD_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
7292 WCD_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
7293 WCD_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
7294
7295 SND_SOC_DAPM_MIXER_E("IIR0", WCD934X_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
7296 4, 0, NULL, 0, tavil_codec_set_iir_gain,
7297 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
7298 SND_SOC_DAPM_MIXER_E("IIR1", WCD934X_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
7299 4, 0, NULL, 0, tavil_codec_set_iir_gain,
7300 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
7301 SND_SOC_DAPM_MIXER("SRC0", WCD934X_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
7302 4, 0, NULL, 0),
7303 SND_SOC_DAPM_MIXER("SRC1", WCD934X_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
7304 4, 0, NULL, 0),
7305
7306 WCD_DAPM_MUX("RX MIX TX0 MUX", 0, rx_mix_tx0),
7307 WCD_DAPM_MUX("RX MIX TX1 MUX", 0, rx_mix_tx1),
7308 WCD_DAPM_MUX("RX MIX TX2 MUX", 0, rx_mix_tx2),
7309 WCD_DAPM_MUX("RX MIX TX3 MUX", 0, rx_mix_tx3),
7310 WCD_DAPM_MUX("RX MIX TX4 MUX", 0, rx_mix_tx4),
7311 WCD_DAPM_MUX("RX MIX TX5 MUX", 0, rx_mix_tx5),
7312 WCD_DAPM_MUX("RX MIX TX6 MUX", 0, rx_mix_tx6),
7313 WCD_DAPM_MUX("RX MIX TX7 MUX", 0, rx_mix_tx7),
7314 WCD_DAPM_MUX("RX MIX TX8 MUX", 0, rx_mix_tx8),
7315 WCD_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
7316 WCD_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
7317 WCD_DAPM_MUX("RX INT2 DEM MUX", 0, rx_int2_dem_inp),
7318
7319 SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_EAR, 0,
7320 &rx_int0_1_interp_mux, tavil_codec_enable_main_path,
7321 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7322 SND_SOC_DAPM_POST_PMD),
7323 SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
7324 &rx_int1_1_interp_mux, tavil_codec_enable_main_path,
7325 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7326 SND_SOC_DAPM_POST_PMD),
7327 SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
7328 &rx_int2_1_interp_mux, tavil_codec_enable_main_path,
7329 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7330 SND_SOC_DAPM_POST_PMD),
7331 SND_SOC_DAPM_MUX_E("RX INT3_1 INTERP", SND_SOC_NOPM, INTERP_LO1, 0,
7332 &rx_int3_1_interp_mux, tavil_codec_enable_main_path,
7333 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7334 SND_SOC_DAPM_POST_PMD),
7335 SND_SOC_DAPM_MUX_E("RX INT4_1 INTERP", SND_SOC_NOPM, INTERP_LO2, 0,
7336 &rx_int4_1_interp_mux, tavil_codec_enable_main_path,
7337 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7338 SND_SOC_DAPM_POST_PMD),
7339 SND_SOC_DAPM_MUX_E("RX INT7_1 INTERP", SND_SOC_NOPM, INTERP_SPKR1, 0,
7340 &rx_int7_1_interp_mux, tavil_codec_enable_main_path,
7341 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7342 SND_SOC_DAPM_POST_PMD),
7343 SND_SOC_DAPM_MUX_E("RX INT8_1 INTERP", SND_SOC_NOPM, INTERP_SPKR2, 0,
7344 &rx_int8_1_interp_mux, tavil_codec_enable_main_path,
7345 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7346 SND_SOC_DAPM_POST_PMD),
7347
7348 WCD_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
7349 WCD_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
7350 WCD_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
7351 WCD_DAPM_MUX("RX INT3_2 INTERP", 0, rx_int3_2_interp),
7352 WCD_DAPM_MUX("RX INT4_2 INTERP", 0, rx_int4_2_interp),
7353 WCD_DAPM_MUX("RX INT7_2 INTERP", 0, rx_int7_2_interp),
7354 WCD_DAPM_MUX("RX INT8_2 INTERP", 0, rx_int8_2_interp),
7355
7356 SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD934X_CDC_TX0_TX_PATH_192_CTL, 0,
7357 0, &adc_us_mux0_switch),
7358 SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD934X_CDC_TX1_TX_PATH_192_CTL, 0,
7359 0, &adc_us_mux1_switch),
7360 SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD934X_CDC_TX2_TX_PATH_192_CTL, 0,
7361 0, &adc_us_mux2_switch),
7362 SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD934X_CDC_TX3_TX_PATH_192_CTL, 0,
7363 0, &adc_us_mux3_switch),
7364 SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD934X_CDC_TX4_TX_PATH_192_CTL, 0,
7365 0, &adc_us_mux4_switch),
7366 SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD934X_CDC_TX5_TX_PATH_192_CTL, 0,
7367 0, &adc_us_mux5_switch),
7368 SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD934X_CDC_TX6_TX_PATH_192_CTL, 0,
7369 0, &adc_us_mux6_switch),
7370 SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD934X_CDC_TX7_TX_PATH_192_CTL, 0,
7371 0, &adc_us_mux7_switch),
7372 SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD934X_CDC_TX8_TX_PATH_192_CTL, 0,
7373 0, &adc_us_mux8_switch),
7374
7375 /* MAD related widgets */
7376 SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
7377 SND_SOC_DAPM_INPUT("MADINPUT"),
7378
7379 WCD_DAPM_MUX("MAD_SEL MUX", 0, mad_sel),
7380 WCD_DAPM_MUX("MAD_INP MUX", 0, mad_inp_mux),
7381
7382 SND_SOC_DAPM_SWITCH_E("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
7383 &mad_brdcst_switch, tavil_codec_ape_enable_mad,
7384 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7385
7386 SND_SOC_DAPM_SWITCH_E("MAD_CPE1", SND_SOC_NOPM, 0, 0,
7387 &mad_cpe1_switch, tavil_codec_cpe_mad_ctl,
7388 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7389 SND_SOC_DAPM_SWITCH_E("MAD_CPE2", SND_SOC_NOPM, 0, 0,
7390 &mad_cpe2_switch, tavil_codec_cpe_mad_ctl,
7391 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7392
7393 SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT1"),
7394 SND_SOC_DAPM_OUTPUT("MAD_CPE_OUT2"),
7395
7396 SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
7397 0, 0, tavil_codec_ear_dac_event,
7398 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7399 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7400 SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, WCD934X_ANA_HPH,
7401 5, 0, tavil_codec_hphl_dac_event,
7402 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7403 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7404 SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, WCD934X_ANA_HPH,
7405 4, 0, tavil_codec_hphr_dac_event,
7406 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7407 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7408 SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
7409 0, 0, tavil_codec_lineout_dac_event,
7410 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7411 SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
7412 0, 0, tavil_codec_lineout_dac_event,
7413 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7414
7415 SND_SOC_DAPM_PGA_E("EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
7416 tavil_codec_enable_ear_pa,
7417 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
7418 SND_SOC_DAPM_PGA_E("HPHL PA", WCD934X_ANA_HPH, 7, 0, NULL, 0,
7419 tavil_codec_enable_hphl_pa,
7420 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7421 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7422 SND_SOC_DAPM_PGA_E("HPHR PA", WCD934X_ANA_HPH, 6, 0, NULL, 0,
7423 tavil_codec_enable_hphr_pa,
7424 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7425 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7426 SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD934X_ANA_LO_1_2, 7, 0, NULL, 0,
7427 tavil_codec_enable_lineout_pa,
7428 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7429 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7430 SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD934X_ANA_LO_1_2, 6, 0, NULL, 0,
7431 tavil_codec_enable_lineout_pa,
7432 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7433 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7434 SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD934X_ANA_EAR, 7, 0, NULL, 0,
7435 tavil_codec_enable_ear_pa, SND_SOC_DAPM_POST_PMU |
7436 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7437 SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
7438 tavil_codec_enable_spkr_anc,
7439 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7440 SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
7441 tavil_codec_enable_hphl_pa,
7442 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7443 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7444 SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
7445 tavil_codec_enable_hphr_pa,
7446 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
7447 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
7448
7449 SND_SOC_DAPM_OUTPUT("EAR"),
7450 SND_SOC_DAPM_OUTPUT("HPHL"),
7451 SND_SOC_DAPM_OUTPUT("HPHR"),
7452 SND_SOC_DAPM_OUTPUT("LINEOUT1"),
7453 SND_SOC_DAPM_OUTPUT("LINEOUT2"),
7454 SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
7455 SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
7456 SND_SOC_DAPM_OUTPUT("ANC EAR"),
7457 SND_SOC_DAPM_OUTPUT("ANC HPHL"),
7458 SND_SOC_DAPM_OUTPUT("ANC HPHR"),
7459
7460 SND_SOC_DAPM_SWITCH("ANC OUT EAR Enable", SND_SOC_NOPM, 0, 0,
7461 &anc_ear_switch),
7462 SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
7463 &anc_ear_spkr_switch),
7464 SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
7465 &anc_spkr_pa_switch),
7466
7467 SND_SOC_DAPM_SWITCH_E("ANC OUT HPHL Enable", SND_SOC_NOPM, INTERP_HPHL,
7468 0, &anc_hphl_pa_switch, tavil_anc_out_switch_cb,
7469 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7470 SND_SOC_DAPM_SWITCH_E("ANC OUT HPHR Enable", SND_SOC_NOPM, INTERP_HPHR,
7471 0, &anc_hphr_pa_switch, tavil_anc_out_switch_cb,
7472 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7473
7474 SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
7475 tavil_codec_enable_rx_bias,
7476 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7477
7478 SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
7479 INTERP_HPHL, 0, tavil_enable_native_supply,
7480 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7481 SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
7482 INTERP_HPHR, 0, tavil_enable_native_supply,
7483 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7484 SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
7485 INTERP_LO1, 0, tavil_enable_native_supply,
7486 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7487 SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
7488 INTERP_LO2, 0, tavil_enable_native_supply,
7489 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7490 SND_SOC_DAPM_SUPPLY("RX INT7 NATIVE SUPPLY", SND_SOC_NOPM,
7491 INTERP_SPKR1, 0, tavil_enable_native_supply,
7492 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7493 SND_SOC_DAPM_SUPPLY("RX INT8 NATIVE SUPPLY", SND_SOC_NOPM,
7494 INTERP_SPKR2, 0, tavil_enable_native_supply,
7495 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
7496
7497 WCD_DAPM_MUX("RX INT1_1 NATIVE MUX", 0, int1_1_native),
7498 WCD_DAPM_MUX("RX INT2_1 NATIVE MUX", 0, int2_1_native),
7499 WCD_DAPM_MUX("RX INT3_1 NATIVE MUX", 0, int3_1_native),
7500 WCD_DAPM_MUX("RX INT4_1 NATIVE MUX", 0, int4_1_native),
7501
7502 WCD_DAPM_MUX("RX INT1_2 NATIVE MUX", 0, int1_2_native),
7503 WCD_DAPM_MUX("RX INT2_2 NATIVE MUX", 0, int2_2_native),
7504 WCD_DAPM_MUX("RX INT3_2 NATIVE MUX", 0, int3_2_native),
7505 WCD_DAPM_MUX("RX INT4_2 NATIVE MUX", 0, int4_2_native),
7506 WCD_DAPM_MUX("RX INT7_2 NATIVE MUX", 0, int7_2_native),
7507 WCD_DAPM_MUX("RX INT8_2 NATIVE MUX", 0, int8_2_native),
7508
7509 SND_SOC_DAPM_MUX_E("ASRC0 MUX", SND_SOC_NOPM, ASRC0, 0,
7510 &asrc0_mux, tavil_codec_enable_asrc_resampler,
7511 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7512 SND_SOC_DAPM_MUX_E("ASRC1 MUX", SND_SOC_NOPM, ASRC1, 0,
7513 &asrc1_mux, tavil_codec_enable_asrc_resampler,
7514 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7515 SND_SOC_DAPM_MUX_E("ASRC2 MUX", SND_SOC_NOPM, ASRC2, 0,
7516 &asrc2_mux, tavil_codec_enable_asrc_resampler,
7517 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7518 SND_SOC_DAPM_MUX_E("ASRC3 MUX", SND_SOC_NOPM, ASRC3, 0,
7519 &asrc3_mux, tavil_codec_enable_asrc_resampler,
7520 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05307521
7522 /* WDMA3 widgets */
7523 WCD_DAPM_MUX("WDMA3 PORT0 MUX", 0, wdma3_port0),
7524 WCD_DAPM_MUX("WDMA3 PORT1 MUX", 1, wdma3_port1),
7525 WCD_DAPM_MUX("WDMA3 PORT2 MUX", 2, wdma3_port2),
7526 WCD_DAPM_MUX("WDMA3 PORT3 MUX", 3, wdma3_port3),
7527 WCD_DAPM_MUX("WDMA3 PORT4 MUX", 4, wdma3_port4),
7528 WCD_DAPM_MUX("WDMA3 PORT5 MUX", 5, wdma3_port5),
7529 WCD_DAPM_MUX("WDMA3 PORT6 MUX", 6, wdma3_port6),
7530
7531 WCD_DAPM_MUX("WDMA3 CH0 MUX", 0, wdma3_ch0),
7532 WCD_DAPM_MUX("WDMA3 CH1 MUX", 4, wdma3_ch1),
7533 WCD_DAPM_MUX("WDMA3 CH2 MUX", 0, wdma3_ch2),
7534 WCD_DAPM_MUX("WDMA3 CH3 MUX", 4, wdma3_ch3),
7535
7536 SND_SOC_DAPM_MIXER("WDMA3_CH_MIXER", SND_SOC_NOPM, 0, 0, NULL, 0),
7537
7538 SND_SOC_DAPM_SWITCH_E("WDMA3_ON_OFF", SND_SOC_NOPM, 0, 0,
7539 &wdma3_onoff_switch, tavil_codec_wdma3_ctl,
7540 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
7541
7542 SND_SOC_DAPM_OUTPUT("WDMA3_OUT"),
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05307543};
7544
7545static int tavil_get_channel_map(struct snd_soc_dai *dai,
7546 unsigned int *tx_num, unsigned int *tx_slot,
7547 unsigned int *rx_num, unsigned int *rx_slot)
7548{
7549 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
7550 u32 i = 0;
7551 struct wcd9xxx_ch *ch;
7552 int ret = 0;
7553
7554 switch (dai->id) {
7555 case AIF1_PB:
7556 case AIF2_PB:
7557 case AIF3_PB:
7558 case AIF4_PB:
7559 if (!rx_slot || !rx_num) {
7560 dev_err(tavil->dev, "%s: Invalid rx_slot 0x%pK or rx_num 0x%pK\n",
7561 __func__, rx_slot, rx_num);
7562 ret = -EINVAL;
7563 break;
7564 }
7565 list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
7566 list) {
7567 dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
7568 __func__, i, ch->ch_num);
7569 rx_slot[i++] = ch->ch_num;
7570 }
7571 *rx_num = i;
7572 dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x rx_num = %d\n",
7573 __func__, dai->name, dai->id, i);
7574 if (*rx_num == 0) {
7575 dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
7576 __func__, dai->name, dai->id);
7577 ret = -EINVAL;
7578 }
7579 break;
7580 case AIF1_CAP:
7581 case AIF2_CAP:
7582 case AIF3_CAP:
7583 case AIF4_MAD_TX:
7584 case AIF4_VIFEED:
7585 if (!tx_slot || !tx_num) {
7586 dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK or tx_num 0x%pK\n",
7587 __func__, tx_slot, tx_num);
7588 ret = -EINVAL;
7589 break;
7590 }
7591 list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list,
7592 list) {
7593 dev_dbg(tavil->dev, "%s: slot_num %u ch->ch_num %d\n",
7594 __func__, i, ch->ch_num);
7595 tx_slot[i++] = ch->ch_num;
7596 }
7597 *tx_num = i;
7598 dev_dbg(tavil->dev, "%s: dai_name = %s dai_id = %x tx_num = %d\n",
7599 __func__, dai->name, dai->id, i);
7600 if (*tx_num == 0) {
7601 dev_err(tavil->dev, "%s: Channel list empty for dai_name = %s dai_id = %x\n",
7602 __func__, dai->name, dai->id);
7603 ret = -EINVAL;
7604 }
7605 break;
7606 default:
7607 dev_err(tavil->dev, "%s: Invalid DAI ID %x\n",
7608 __func__, dai->id);
7609 ret = -EINVAL;
7610 break;
7611 }
7612
7613 return ret;
7614}
7615
7616static int tavil_set_channel_map(struct snd_soc_dai *dai,
7617 unsigned int tx_num, unsigned int *tx_slot,
7618 unsigned int rx_num, unsigned int *rx_slot)
7619{
7620 struct tavil_priv *tavil;
7621 struct wcd9xxx *core;
7622 struct wcd9xxx_codec_dai_data *dai_data = NULL;
7623
7624 tavil = snd_soc_codec_get_drvdata(dai->codec);
7625 core = dev_get_drvdata(dai->codec->dev->parent);
7626
7627 if (!tx_slot || !rx_slot) {
7628 dev_err(tavil->dev, "%s: Invalid tx_slot 0x%pK, rx_slot 0x%pK\n",
7629 __func__, tx_slot, rx_slot);
7630 return -EINVAL;
7631 }
7632 dev_dbg(tavil->dev, "%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n",
7633 __func__, dai->name, dai->id, tx_num, rx_num);
7634
7635 wcd9xxx_init_slimslave(core, core->slim->laddr,
7636 tx_num, tx_slot, rx_num, rx_slot);
7637 /* Reserve TX13 for MAD data channel */
7638 dai_data = &tavil->dai[AIF4_MAD_TX];
7639 if (dai_data)
7640 list_add_tail(&core->tx_chs[WCD934X_TX13].list,
7641 &dai_data->wcd9xxx_ch_list);
7642
7643 return 0;
7644}
7645
7646static int tavil_startup(struct snd_pcm_substream *substream,
7647 struct snd_soc_dai *dai)
7648{
7649 pr_debug("%s(): substream = %s stream = %d\n", __func__,
7650 substream->name, substream->stream);
7651
7652 return 0;
7653}
7654
7655static void tavil_shutdown(struct snd_pcm_substream *substream,
7656 struct snd_soc_dai *dai)
7657{
7658 pr_debug("%s(): substream = %s stream = %d\n", __func__,
7659 substream->name, substream->stream);
7660}
7661
7662static int tavil_set_decimator_rate(struct snd_soc_dai *dai,
7663 u32 sample_rate)
7664{
7665 struct snd_soc_codec *codec = dai->codec;
7666 struct wcd9xxx_ch *ch;
7667 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
7668 u32 tx_port = 0, tx_fs_rate = 0;
7669 u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
7670 int decimator = -1;
7671 u16 tx_port_reg = 0, tx_fs_reg = 0;
7672
7673 switch (sample_rate) {
7674 case 8000:
7675 tx_fs_rate = 0;
7676 break;
7677 case 16000:
7678 tx_fs_rate = 1;
7679 break;
7680 case 32000:
7681 tx_fs_rate = 3;
7682 break;
7683 case 48000:
7684 tx_fs_rate = 4;
7685 break;
7686 case 96000:
7687 tx_fs_rate = 5;
7688 break;
7689 case 192000:
7690 tx_fs_rate = 6;
7691 break;
7692 default:
7693 dev_err(tavil->dev, "%s: Invalid TX sample rate: %d\n",
7694 __func__, sample_rate);
7695 return -EINVAL;
7696
7697 };
7698
7699 list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
7700 tx_port = ch->port;
7701 dev_dbg(codec->dev, "%s: dai->id = %d, tx_port = %d",
7702 __func__, dai->id, tx_port);
7703
7704 if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
7705 dev_err(codec->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
7706 __func__, tx_port, dai->id);
7707 return -EINVAL;
7708 }
7709 /* Find the SB TX MUX input - which decimator is connected */
7710 if (tx_port < 4) {
7711 tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG0;
7712 shift = (tx_port << 1);
7713 shift_val = 0x03;
7714 } else if ((tx_port >= 4) && (tx_port < 8)) {
7715 tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG1;
7716 shift = ((tx_port - 4) << 1);
7717 shift_val = 0x03;
7718 } else if ((tx_port >= 8) && (tx_port < 11)) {
7719 tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG2;
7720 shift = ((tx_port - 8) << 1);
7721 shift_val = 0x03;
7722 } else if (tx_port == 11) {
7723 tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
7724 shift = 0;
7725 shift_val = 0x0F;
7726 } else if (tx_port == 13) {
7727 tx_port_reg = WCD934X_CDC_IF_ROUTER_TX_MUX_CFG3;
7728 shift = 4;
7729 shift_val = 0x03;
7730 }
7731 tx_mux_sel = snd_soc_read(codec, tx_port_reg) &
7732 (shift_val << shift);
7733 tx_mux_sel = tx_mux_sel >> shift;
7734
7735 if (tx_port <= 8) {
7736 if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
7737 decimator = tx_port;
7738 } else if (tx_port <= 10) {
7739 if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
7740 decimator = ((tx_port == 9) ? 7 : 6);
7741 } else if (tx_port == 11) {
7742 if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
7743 decimator = tx_mux_sel - 1;
7744 } else if (tx_port == 13) {
7745 if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
7746 decimator = 5;
7747 }
7748
7749 if (decimator >= 0) {
7750 tx_fs_reg = WCD934X_CDC_TX0_TX_PATH_CTL +
7751 16 * decimator;
7752 dev_dbg(codec->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
7753 __func__, decimator, tx_port, sample_rate);
7754 snd_soc_update_bits(codec, tx_fs_reg, 0x0F, tx_fs_rate);
7755 } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
7756 /* Check if the TX Mux input is RX MIX TXn */
7757 dev_dbg(codec->dev, "%s: RX_MIX_TX%u going to CDC_IF TX%u\n",
7758 __func__, tx_port, tx_port);
7759 } else {
7760 dev_err(codec->dev, "%s: ERROR: Invalid decimator: %d\n",
7761 __func__, decimator);
7762 return -EINVAL;
7763 }
7764 }
7765 return 0;
7766}
7767
7768static int tavil_set_mix_interpolator_rate(struct snd_soc_dai *dai,
7769 u8 rate_reg_val,
7770 u32 sample_rate)
7771{
7772 u8 int_2_inp;
7773 u32 j;
7774 u16 int_mux_cfg1, int_fs_reg;
7775 u8 int_mux_cfg1_val;
7776 struct snd_soc_codec *codec = dai->codec;
7777 struct wcd9xxx_ch *ch;
7778 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
7779
7780 list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
7781 int_2_inp = INTn_2_INP_SEL_RX0 + ch->port -
7782 WCD934X_RX_PORT_START_NUMBER;
7783 if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
7784 (int_2_inp > INTn_2_INP_SEL_RX7)) {
7785 dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
7786 __func__,
7787 (ch->port - WCD934X_RX_PORT_START_NUMBER),
7788 dai->id);
7789 return -EINVAL;
7790 }
7791
7792 int_mux_cfg1 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG1;
7793 for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
7794 /* Interpolators 5 and 6 are not aviliable in Tavil */
7795 if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
7796 int_mux_cfg1 += 2;
7797 continue;
7798 }
7799 int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
7800 0x0F;
7801 if (int_mux_cfg1_val == int_2_inp) {
7802 /*
7803 * Ear mix path supports only 48, 96, 192,
7804 * 384KHz only
7805 */
7806 if ((j == INTERP_EAR) &&
7807 (rate_reg_val < 0x4 ||
7808 rate_reg_val > 0x7)) {
7809 dev_err_ratelimited(codec->dev,
7810 "%s: Invalid rate for AIF_PB DAI(%d)\n",
7811 __func__, dai->id);
7812 return -EINVAL;
7813 }
7814
7815 int_fs_reg = WCD934X_CDC_RX0_RX_PATH_MIX_CTL +
7816 20 * j;
7817 dev_dbg(codec->dev, "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
7818 __func__, dai->id, j);
7819 dev_dbg(codec->dev, "%s: set INT%u_2 sample rate to %u\n",
7820 __func__, j, sample_rate);
7821 snd_soc_update_bits(codec, int_fs_reg, 0x0F,
7822 rate_reg_val);
7823 }
7824 int_mux_cfg1 += 2;
7825 }
7826 }
7827 return 0;
7828}
7829
7830static int tavil_set_prim_interpolator_rate(struct snd_soc_dai *dai,
7831 u8 rate_reg_val,
7832 u32 sample_rate)
7833{
7834 u8 int_1_mix1_inp;
7835 u32 j;
7836 u16 int_mux_cfg0, int_mux_cfg1;
7837 u16 int_fs_reg;
7838 u8 int_mux_cfg0_val, int_mux_cfg1_val;
7839 u8 inp0_sel, inp1_sel, inp2_sel;
7840 struct snd_soc_codec *codec = dai->codec;
7841 struct wcd9xxx_ch *ch;
7842 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
7843 struct tavil_dsd_config *dsd_conf = tavil->dsd_config;
7844
7845 list_for_each_entry(ch, &tavil->dai[dai->id].wcd9xxx_ch_list, list) {
7846 int_1_mix1_inp = INTn_1_INP_SEL_RX0 + ch->port -
7847 WCD934X_RX_PORT_START_NUMBER;
7848 if ((int_1_mix1_inp < INTn_1_INP_SEL_RX0) ||
7849 (int_1_mix1_inp > INTn_1_INP_SEL_RX7)) {
7850 dev_err(codec->dev, "%s: Invalid RX%u port, Dai ID is %d\n",
7851 __func__,
7852 (ch->port - WCD934X_RX_PORT_START_NUMBER),
7853 dai->id);
7854 return -EINVAL;
7855 }
7856
7857 int_mux_cfg0 = WCD934X_CDC_RX_INP_MUX_RX_INT0_CFG0;
7858
7859 /*
7860 * Loop through all interpolator MUX inputs and find out
7861 * to which interpolator input, the slim rx port
7862 * is connected
7863 */
7864 for (j = 0; j < WCD934X_NUM_INTERPOLATORS; j++) {
7865 /* Interpolators 5 and 6 are not aviliable in Tavil */
7866 if (j == INTERP_LO3_NA || j == INTERP_LO4_NA) {
7867 int_mux_cfg0 += 2;
7868 continue;
7869 }
7870 int_mux_cfg1 = int_mux_cfg0 + 1;
7871
7872 int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
7873 int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
7874 inp0_sel = int_mux_cfg0_val & 0x0F;
7875 inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
7876 inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
7877 if ((inp0_sel == int_1_mix1_inp) ||
7878 (inp1_sel == int_1_mix1_inp) ||
7879 (inp2_sel == int_1_mix1_inp)) {
7880 /*
7881 * Ear and speaker primary path does not support
7882 * native sample rates
7883 */
7884 if ((j == INTERP_EAR || j == INTERP_SPKR1 ||
7885 j == INTERP_SPKR2) &&
7886 (rate_reg_val > 0x7)) {
7887 dev_err_ratelimited(codec->dev,
7888 "%s: Invalid rate for AIF_PB DAI(%d)\n",
7889 __func__, dai->id);
7890 return -EINVAL;
7891 }
7892
7893 int_fs_reg = WCD934X_CDC_RX0_RX_PATH_CTL +
7894 20 * j;
7895 dev_dbg(codec->dev,
7896 "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
7897 __func__, dai->id, j);
7898 dev_dbg(codec->dev,
7899 "%s: set INT%u_1 sample rate to %u\n",
7900 __func__, j, sample_rate);
7901 snd_soc_update_bits(codec, int_fs_reg, 0x0F,
7902 rate_reg_val);
7903 }
7904 int_mux_cfg0 += 2;
7905 }
7906 if (dsd_conf)
7907 tavil_dsd_set_interp_rate(dsd_conf, ch->port,
7908 sample_rate, rate_reg_val);
7909 }
7910
7911 return 0;
7912}
7913
7914
7915static int tavil_set_interpolator_rate(struct snd_soc_dai *dai,
7916 u32 sample_rate)
7917{
7918 struct snd_soc_codec *codec = dai->codec;
7919 int rate_val = 0;
7920 int i, ret;
7921
7922 for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
7923 if (sample_rate == sr_val_tbl[i].sample_rate) {
7924 rate_val = sr_val_tbl[i].rate_val;
7925 break;
7926 }
7927 }
7928 if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
7929 dev_err(codec->dev, "%s: Unsupported sample rate: %d\n",
7930 __func__, sample_rate);
7931 return -EINVAL;
7932 }
7933
7934 ret = tavil_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
7935 if (ret)
7936 return ret;
7937 ret = tavil_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
7938 if (ret)
7939 return ret;
7940
7941 return ret;
7942}
7943
7944static int tavil_prepare(struct snd_pcm_substream *substream,
7945 struct snd_soc_dai *dai)
7946{
7947 pr_debug("%s(): substream = %s stream = %d\n", __func__,
7948 substream->name, substream->stream);
7949 return 0;
7950}
7951
7952static int tavil_vi_hw_params(struct snd_pcm_substream *substream,
7953 struct snd_pcm_hw_params *params,
7954 struct snd_soc_dai *dai)
7955{
7956 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
7957
7958 dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
7959 __func__, dai->name, dai->id, params_rate(params),
7960 params_channels(params));
7961
7962 tavil->dai[dai->id].rate = params_rate(params);
7963 tavil->dai[dai->id].bit_width = 32;
7964
7965 return 0;
7966}
7967
7968static int tavil_hw_params(struct snd_pcm_substream *substream,
7969 struct snd_pcm_hw_params *params,
7970 struct snd_soc_dai *dai)
7971{
7972 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(dai->codec);
7973 int ret = 0;
7974
7975 dev_dbg(tavil->dev, "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n",
7976 __func__, dai->name, dai->id, params_rate(params),
7977 params_channels(params));
7978
7979 switch (substream->stream) {
7980 case SNDRV_PCM_STREAM_PLAYBACK:
7981 ret = tavil_set_interpolator_rate(dai, params_rate(params));
7982 if (ret) {
7983 dev_err(tavil->dev, "%s: cannot set sample rate: %u\n",
7984 __func__, params_rate(params));
7985 return ret;
7986 }
7987 switch (params_width(params)) {
7988 case 16:
7989 tavil->dai[dai->id].bit_width = 16;
7990 break;
7991 case 24:
7992 tavil->dai[dai->id].bit_width = 24;
7993 break;
7994 case 32:
7995 tavil->dai[dai->id].bit_width = 32;
7996 break;
7997 default:
7998 return -EINVAL;
7999 }
8000 tavil->dai[dai->id].rate = params_rate(params);
8001 break;
8002 case SNDRV_PCM_STREAM_CAPTURE:
8003 if (dai->id != AIF4_MAD_TX)
8004 ret = tavil_set_decimator_rate(dai,
8005 params_rate(params));
8006 if (ret) {
8007 dev_err(tavil->dev, "%s: cannot set TX Decimator rate: %d\n",
8008 __func__, ret);
8009 return ret;
8010 }
8011 switch (params_width(params)) {
8012 case 16:
8013 tavil->dai[dai->id].bit_width = 16;
8014 break;
8015 case 24:
8016 tavil->dai[dai->id].bit_width = 24;
8017 break;
8018 default:
8019 dev_err(tavil->dev, "%s: Invalid format 0x%x\n",
8020 __func__, params_width(params));
8021 return -EINVAL;
8022 };
8023 tavil->dai[dai->id].rate = params_rate(params);
8024 break;
8025 default:
8026 dev_err(tavil->dev, "%s: Invalid stream type %d\n", __func__,
8027 substream->stream);
8028 return -EINVAL;
8029 };
8030
8031 return 0;
8032}
8033
8034static struct snd_soc_dai_ops tavil_dai_ops = {
8035 .startup = tavil_startup,
8036 .shutdown = tavil_shutdown,
8037 .hw_params = tavil_hw_params,
8038 .prepare = tavil_prepare,
8039 .set_channel_map = tavil_set_channel_map,
8040 .get_channel_map = tavil_get_channel_map,
8041};
8042
8043static struct snd_soc_dai_ops tavil_vi_dai_ops = {
8044 .hw_params = tavil_vi_hw_params,
8045 .set_channel_map = tavil_set_channel_map,
8046 .get_channel_map = tavil_get_channel_map,
8047};
8048
8049static struct snd_soc_dai_driver tavil_dai[] = {
8050 {
8051 .name = "tavil_rx1",
8052 .id = AIF1_PB,
8053 .playback = {
8054 .stream_name = "AIF1 Playback",
8055 .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
8056 .formats = WCD934X_FORMATS_S16_S24_S32_LE,
8057 .rate_min = 8000,
8058 .rate_max = 384000,
8059 .channels_min = 1,
8060 .channels_max = 2,
8061 },
8062 .ops = &tavil_dai_ops,
8063 },
8064 {
8065 .name = "tavil_tx1",
8066 .id = AIF1_CAP,
8067 .capture = {
8068 .stream_name = "AIF1 Capture",
8069 .rates = WCD934X_RATES_MASK,
8070 .formats = WCD934X_FORMATS_S16_S24_LE,
8071 .rate_min = 8000,
8072 .rate_max = 192000,
8073 .channels_min = 1,
8074 .channels_max = 4,
8075 },
8076 .ops = &tavil_dai_ops,
8077 },
8078 {
8079 .name = "tavil_rx2",
8080 .id = AIF2_PB,
8081 .playback = {
8082 .stream_name = "AIF2 Playback",
8083 .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
8084 .formats = WCD934X_FORMATS_S16_S24_S32_LE,
8085 .rate_min = 8000,
8086 .rate_max = 384000,
8087 .channels_min = 1,
8088 .channels_max = 2,
8089 },
8090 .ops = &tavil_dai_ops,
8091 },
8092 {
8093 .name = "tavil_tx2",
8094 .id = AIF2_CAP,
8095 .capture = {
8096 .stream_name = "AIF2 Capture",
8097 .rates = WCD934X_RATES_MASK,
8098 .formats = WCD934X_FORMATS_S16_S24_LE,
8099 .rate_min = 8000,
8100 .rate_max = 192000,
8101 .channels_min = 1,
8102 .channels_max = 4,
8103 },
8104 .ops = &tavil_dai_ops,
8105 },
8106 {
8107 .name = "tavil_rx3",
8108 .id = AIF3_PB,
8109 .playback = {
8110 .stream_name = "AIF3 Playback",
8111 .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
8112 .formats = WCD934X_FORMATS_S16_S24_S32_LE,
8113 .rate_min = 8000,
8114 .rate_max = 384000,
8115 .channels_min = 1,
8116 .channels_max = 2,
8117 },
8118 .ops = &tavil_dai_ops,
8119 },
8120 {
8121 .name = "tavil_tx3",
8122 .id = AIF3_CAP,
8123 .capture = {
8124 .stream_name = "AIF3 Capture",
8125 .rates = WCD934X_RATES_MASK,
8126 .formats = WCD934X_FORMATS_S16_S24_LE,
8127 .rate_min = 8000,
8128 .rate_max = 192000,
8129 .channels_min = 1,
8130 .channels_max = 4,
8131 },
8132 .ops = &tavil_dai_ops,
8133 },
8134 {
8135 .name = "tavil_rx4",
8136 .id = AIF4_PB,
8137 .playback = {
8138 .stream_name = "AIF4 Playback",
8139 .rates = WCD934X_RATES_MASK | WCD934X_FRAC_RATES_MASK,
8140 .formats = WCD934X_FORMATS_S16_S24_S32_LE,
8141 .rate_min = 8000,
8142 .rate_max = 384000,
8143 .channels_min = 1,
8144 .channels_max = 2,
8145 },
8146 .ops = &tavil_dai_ops,
8147 },
8148 {
8149 .name = "tavil_vifeedback",
8150 .id = AIF4_VIFEED,
8151 .capture = {
8152 .stream_name = "VIfeed",
8153 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
8154 .formats = WCD934X_FORMATS_S16_S24_S32_LE,
8155 .rate_min = 8000,
8156 .rate_max = 48000,
8157 .channels_min = 1,
8158 .channels_max = 4,
8159 },
8160 .ops = &tavil_vi_dai_ops,
8161 },
8162 {
8163 .name = "tavil_mad1",
8164 .id = AIF4_MAD_TX,
8165 .capture = {
8166 .stream_name = "AIF4 MAD TX",
8167 .rates = SNDRV_PCM_RATE_16000,
8168 .formats = WCD934X_FORMATS_S16_LE,
8169 .rate_min = 16000,
8170 .rate_max = 16000,
8171 .channels_min = 1,
8172 .channels_max = 1,
8173 },
8174 .ops = &tavil_dai_ops,
8175 },
8176};
8177
8178static void tavil_codec_power_gate_digital_core(struct tavil_priv *tavil)
8179{
8180 mutex_lock(&tavil->power_lock);
8181 dev_dbg(tavil->dev, "%s: Entering power gating function, %d\n",
8182 __func__, tavil->power_active_ref);
8183
8184 if (tavil->power_active_ref > 0)
8185 goto exit;
8186
8187 wcd9xxx_set_power_state(tavil->wcd9xxx,
8188 WCD_REGION_POWER_COLLAPSE_BEGIN,
8189 WCD9XXX_DIG_CORE_REGION_1);
8190 regmap_update_bits(tavil->wcd9xxx->regmap,
8191 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x04, 0x04);
8192 regmap_update_bits(tavil->wcd9xxx->regmap,
8193 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x01, 0x00);
8194 regmap_update_bits(tavil->wcd9xxx->regmap,
8195 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x02, 0x00);
8196 wcd9xxx_set_power_state(tavil->wcd9xxx, WCD_REGION_POWER_DOWN,
8197 WCD9XXX_DIG_CORE_REGION_1);
8198exit:
8199 dev_dbg(tavil->dev, "%s: Exiting power gating function, %d\n",
8200 __func__, tavil->power_active_ref);
8201 mutex_unlock(&tavil->power_lock);
8202}
8203
8204static void tavil_codec_power_gate_work(struct work_struct *work)
8205{
8206 struct tavil_priv *tavil;
8207 struct delayed_work *dwork;
8208
8209 dwork = to_delayed_work(work);
8210 tavil = container_of(dwork, struct tavil_priv, power_gate_work);
8211
8212 tavil_codec_power_gate_digital_core(tavil);
8213}
8214
8215/* called under power_lock acquisition */
8216static int tavil_dig_core_remove_power_collapse(struct tavil_priv *tavil)
8217{
8218 regmap_write(tavil->wcd9xxx->regmap,
8219 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x05);
8220 regmap_write(tavil->wcd9xxx->regmap,
8221 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x07);
8222 regmap_update_bits(tavil->wcd9xxx->regmap,
8223 WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x00);
8224 regmap_update_bits(tavil->wcd9xxx->regmap,
8225 WCD934X_CODEC_RPM_RST_CTL, 0x02, 0x02);
8226 regmap_write(tavil->wcd9xxx->regmap,
8227 WCD934X_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x03);
8228
8229 wcd9xxx_set_power_state(tavil->wcd9xxx,
8230 WCD_REGION_POWER_COLLAPSE_REMOVE,
8231 WCD9XXX_DIG_CORE_REGION_1);
8232 regcache_mark_dirty(tavil->wcd9xxx->regmap);
8233 regcache_sync_region(tavil->wcd9xxx->regmap,
8234 WCD934X_DIG_CORE_REG_MIN,
8235 WCD934X_DIG_CORE_REG_MAX);
8236
8237 tavil_restore_iir_coeff(tavil, IIR0);
8238 tavil_restore_iir_coeff(tavil, IIR1);
8239 return 0;
8240}
8241
8242static int tavil_dig_core_power_collapse(struct tavil_priv *tavil,
8243 int req_state)
8244{
8245 int cur_state;
8246
8247 /* Exit if feature is disabled */
8248 if (!dig_core_collapse_enable)
8249 return 0;
8250
8251 mutex_lock(&tavil->power_lock);
8252 if (req_state == POWER_COLLAPSE)
8253 tavil->power_active_ref--;
8254 else if (req_state == POWER_RESUME)
8255 tavil->power_active_ref++;
8256 else
8257 goto unlock_mutex;
8258
8259 if (tavil->power_active_ref < 0) {
8260 dev_dbg(tavil->dev, "%s: power_active_ref is negative\n",
8261 __func__);
8262 goto unlock_mutex;
8263 }
8264
8265 if (req_state == POWER_COLLAPSE) {
8266 if (tavil->power_active_ref == 0) {
8267 schedule_delayed_work(&tavil->power_gate_work,
8268 msecs_to_jiffies(dig_core_collapse_timer * 1000));
8269 }
8270 } else if (req_state == POWER_RESUME) {
8271 if (tavil->power_active_ref == 1) {
8272 /*
8273 * At this point, there can be two cases:
8274 * 1. Core already in power collapse state
8275 * 2. Timer kicked in and still did not expire or
8276 * waiting for the power_lock
8277 */
8278 cur_state = wcd9xxx_get_current_power_state(
8279 tavil->wcd9xxx,
8280 WCD9XXX_DIG_CORE_REGION_1);
8281 if (cur_state == WCD_REGION_POWER_DOWN) {
8282 tavil_dig_core_remove_power_collapse(tavil);
8283 } else {
8284 mutex_unlock(&tavil->power_lock);
8285 cancel_delayed_work_sync(
8286 &tavil->power_gate_work);
8287 mutex_lock(&tavil->power_lock);
8288 }
8289 }
8290 }
8291
8292unlock_mutex:
8293 mutex_unlock(&tavil->power_lock);
8294
8295 return 0;
8296}
8297
8298static int tavil_cdc_req_mclk_enable(struct tavil_priv *tavil,
8299 bool enable)
8300{
8301 int ret = 0;
8302
8303 if (enable) {
8304 ret = clk_prepare_enable(tavil->wcd_ext_clk);
8305 if (ret) {
8306 dev_err(tavil->dev, "%s: ext clk enable failed\n",
8307 __func__);
8308 goto done;
8309 }
8310 /* get BG */
8311 wcd_resmgr_enable_master_bias(tavil->resmgr);
8312 /* get MCLK */
8313 wcd_resmgr_enable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
8314 } else {
8315 /* put MCLK */
8316 wcd_resmgr_disable_clk_block(tavil->resmgr, WCD_CLK_MCLK);
8317 /* put BG */
8318 wcd_resmgr_disable_master_bias(tavil->resmgr);
8319 clk_disable_unprepare(tavil->wcd_ext_clk);
8320 }
8321
8322done:
8323 return ret;
8324}
8325
8326static int __tavil_cdc_mclk_enable_locked(struct tavil_priv *tavil,
8327 bool enable)
8328{
8329 int ret = 0;
8330
8331 if (!tavil->wcd_ext_clk) {
8332 dev_err(tavil->dev, "%s: wcd ext clock is NULL\n", __func__);
8333 return -EINVAL;
8334 }
8335
8336 dev_dbg(tavil->dev, "%s: mclk_enable = %u\n", __func__, enable);
8337
8338 if (enable) {
8339 tavil_dig_core_power_collapse(tavil, POWER_RESUME);
8340 tavil_vote_svs(tavil, true);
8341 ret = tavil_cdc_req_mclk_enable(tavil, true);
8342 if (ret)
8343 goto done;
8344 } else {
8345 tavil_cdc_req_mclk_enable(tavil, false);
8346 tavil_vote_svs(tavil, false);
8347 tavil_dig_core_power_collapse(tavil, POWER_COLLAPSE);
8348 }
8349
8350done:
8351 return ret;
8352}
8353
8354static int __tavil_cdc_mclk_enable(struct tavil_priv *tavil,
8355 bool enable)
8356{
8357 int ret;
8358
8359 WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
8360 ret = __tavil_cdc_mclk_enable_locked(tavil, enable);
8361 if (enable)
8362 wcd_resmgr_set_sido_input_src(tavil->resmgr,
8363 SIDO_SOURCE_RCO_BG);
8364 WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
8365
8366 return ret;
8367}
8368
8369static ssize_t tavil_codec_version_read(struct snd_info_entry *entry,
8370 void *file_private_data,
8371 struct file *file,
8372 char __user *buf, size_t count,
8373 loff_t pos)
8374{
8375 struct tavil_priv *tavil;
8376 struct wcd9xxx *wcd9xxx;
8377 char buffer[TAVIL_VERSION_ENTRY_SIZE];
8378 int len = 0;
8379
8380 tavil = (struct tavil_priv *) entry->private_data;
8381 if (!tavil) {
8382 pr_err("%s: tavil priv is null\n", __func__);
8383 return -EINVAL;
8384 }
8385
8386 wcd9xxx = tavil->wcd9xxx;
8387
8388 switch (wcd9xxx->version) {
8389 case TAVIL_VERSION_WCD9340_1_0:
8390 len = snprintf(buffer, sizeof(buffer), "WCD9340_1_0\n");
8391 break;
8392 case TAVIL_VERSION_WCD9341_1_0:
8393 len = snprintf(buffer, sizeof(buffer), "WCD9341_1_0\n");
8394 break;
8395 case TAVIL_VERSION_WCD9340_1_1:
8396 len = snprintf(buffer, sizeof(buffer), "WCD9340_1_1\n");
8397 break;
8398 case TAVIL_VERSION_WCD9341_1_1:
8399 len = snprintf(buffer, sizeof(buffer), "WCD9341_1_1\n");
8400 break;
8401 default:
8402 len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
8403 }
8404
8405 return simple_read_from_buffer(buf, count, &pos, buffer, len);
8406}
8407
8408static struct snd_info_entry_ops tavil_codec_info_ops = {
8409 .read = tavil_codec_version_read,
8410};
8411
8412/*
8413 * tavil_codec_info_create_codec_entry - creates wcd934x module
8414 * @codec_root: The parent directory
8415 * @codec: Codec instance
8416 *
8417 * Creates wcd934x module and version entry under the given
8418 * parent directory.
8419 *
8420 * Return: 0 on success or negative error code on failure.
8421 */
8422int tavil_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
8423 struct snd_soc_codec *codec)
8424{
8425 struct snd_info_entry *version_entry;
8426 struct tavil_priv *tavil;
8427 struct snd_soc_card *card;
8428
8429 if (!codec_root || !codec)
8430 return -EINVAL;
8431
8432 tavil = snd_soc_codec_get_drvdata(codec);
8433 card = codec->component.card;
8434 tavil->entry = snd_info_create_subdir(codec_root->module,
8435 "tavil", codec_root);
8436 if (!tavil->entry) {
8437 dev_dbg(codec->dev, "%s: failed to create wcd934x entry\n",
8438 __func__);
8439 return -ENOMEM;
8440 }
8441
8442 version_entry = snd_info_create_card_entry(card->snd_card,
8443 "version",
8444 tavil->entry);
8445 if (!version_entry) {
8446 dev_dbg(codec->dev, "%s: failed to create wcd934x version entry\n",
8447 __func__);
8448 return -ENOMEM;
8449 }
8450
8451 version_entry->private_data = tavil;
8452 version_entry->size = TAVIL_VERSION_ENTRY_SIZE;
8453 version_entry->content = SNDRV_INFO_CONTENT_DATA;
8454 version_entry->c.ops = &tavil_codec_info_ops;
8455
8456 if (snd_info_register(version_entry) < 0) {
8457 snd_info_free_entry(version_entry);
8458 return -ENOMEM;
8459 }
8460 tavil->version_entry = version_entry;
8461
8462 return 0;
8463}
8464EXPORT_SYMBOL(tavil_codec_info_create_codec_entry);
8465
8466/**
8467 * tavil_cdc_mclk_enable - Enable/disable codec mclk
8468 *
8469 * @codec: codec instance
8470 * @enable: Indicates clk enable or disable
8471 *
8472 * Returns 0 on Success and error on failure
8473 */
8474int tavil_cdc_mclk_enable(struct snd_soc_codec *codec, bool enable)
8475{
8476 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
8477
8478 return __tavil_cdc_mclk_enable(tavil, enable);
8479}
8480EXPORT_SYMBOL(tavil_cdc_mclk_enable);
8481
8482static int __tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
8483 bool enable)
8484{
8485 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
8486 int ret = 0;
8487
8488 if (enable) {
8489 if (wcd_resmgr_get_clk_type(tavil->resmgr) ==
8490 WCD_CLK_RCO) {
8491 ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
8492 WCD_CLK_RCO);
8493 } else {
8494 ret = tavil_cdc_req_mclk_enable(tavil, true);
8495 if (ret) {
8496 dev_err(codec->dev,
8497 "%s: mclk_enable failed, err = %d\n",
8498 __func__, ret);
8499 goto done;
8500 }
8501 wcd_resmgr_set_sido_input_src(tavil->resmgr,
8502 SIDO_SOURCE_RCO_BG);
8503 ret = wcd_resmgr_enable_clk_block(tavil->resmgr,
8504 WCD_CLK_RCO);
8505 ret |= tavil_cdc_req_mclk_enable(tavil, false);
8506 }
8507
8508 } else {
8509 ret = wcd_resmgr_disable_clk_block(tavil->resmgr,
8510 WCD_CLK_RCO);
8511 }
8512
8513 if (ret) {
8514 dev_err(codec->dev, "%s: Error in %s RCO\n",
8515 __func__, (enable ? "enabling" : "disabling"));
8516 ret = -EINVAL;
8517 }
8518
8519done:
8520 return ret;
8521}
8522
8523/*
8524 * tavil_codec_internal_rco_ctrl: Enable/Disable codec's RCO clock
8525 * @codec: Handle to the codec
8526 * @enable: Indicates whether clock should be enabled or disabled
8527 */
8528static int tavil_codec_internal_rco_ctrl(struct snd_soc_codec *codec,
8529 bool enable)
8530{
8531 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
8532 int ret = 0;
8533
8534 WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
8535 ret = __tavil_codec_internal_rco_ctrl(codec, enable);
8536 WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
8537 return ret;
8538}
8539
Asish Bhattacharya84f7f732017-07-25 16:29:27 +05308540/*
8541 * tavil_cdc_mclk_tx_enable: Enable/Disable codec's clock for TX path
8542 * @codec: Handle to codec
8543 * @enable: Indicates whether clock should be enabled or disabled
8544 */
8545int tavil_cdc_mclk_tx_enable(struct snd_soc_codec *codec, bool enable)
8546{
8547 struct tavil_priv *tavil_p;
8548 int ret = 0;
8549 bool clk_mode;
8550 bool clk_internal;
8551
8552 if (!codec)
8553 return -EINVAL;
8554
8555 tavil_p = snd_soc_codec_get_drvdata(codec);
8556 clk_mode = test_bit(CLK_MODE, &tavil_p->status_mask);
8557 clk_internal = test_bit(CLK_INTERNAL, &tavil_p->status_mask);
8558
8559 dev_dbg(codec->dev, "%s: clkmode: %d, enable: %d, clk_internal: %d\n",
8560 __func__, clk_mode, enable, clk_internal);
8561
8562 if (clk_mode || clk_internal) {
8563 if (enable) {
8564 wcd_resmgr_enable_master_bias(tavil_p->resmgr);
8565 tavil_dig_core_power_collapse(tavil_p, POWER_RESUME);
8566 tavil_vote_svs(tavil_p, true);
8567 ret = tavil_codec_internal_rco_ctrl(codec, enable);
8568 set_bit(CLK_INTERNAL, &tavil_p->status_mask);
8569 } else {
8570 clear_bit(CLK_INTERNAL, &tavil_p->status_mask);
8571 tavil_codec_internal_rco_ctrl(codec, enable);
8572 tavil_vote_svs(tavil_p, false);
8573 tavil_dig_core_power_collapse(tavil_p, POWER_COLLAPSE);
8574 wcd_resmgr_disable_master_bias(tavil_p->resmgr);
8575 }
8576 } else {
8577 ret = __tavil_cdc_mclk_enable(tavil_p, enable);
8578 }
8579
8580 return ret;
8581}
8582EXPORT_SYMBOL(tavil_cdc_mclk_tx_enable);
8583
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05308584static const struct wcd_resmgr_cb tavil_resmgr_cb = {
8585 .cdc_rco_ctrl = __tavil_codec_internal_rco_ctrl,
8586};
8587
8588static const struct tavil_reg_mask_val tavil_codec_mclk2_1_1_defaults[] = {
8589 {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
8590};
8591
8592static const struct tavil_reg_mask_val tavil_codec_mclk2_1_0_defaults[] = {
8593 /*
8594 * PLL Settings:
8595 * Clock Root: MCLK2,
8596 * Clock Source: EXT_CLK,
8597 * Clock Destination: MCLK2
8598 * Clock Freq In: 19.2MHz,
8599 * Clock Freq Out: 11.2896MHz
8600 */
8601 {WCD934X_CLK_SYS_MCLK2_PRG1, 0x60, 0x20},
8602 {WCD934X_CLK_SYS_INT_POST_DIV_REG0, 0xFF, 0x5E},
8603 {WCD934X_CLK_SYS_INT_POST_DIV_REG1, 0x1F, 0x1F},
8604 {WCD934X_CLK_SYS_INT_REF_DIV_REG0, 0xFF, 0x54},
8605 {WCD934X_CLK_SYS_INT_REF_DIV_REG1, 0xFF, 0x01},
8606 {WCD934X_CLK_SYS_INT_FILTER_REG1, 0x07, 0x04},
8607 {WCD934X_CLK_SYS_INT_PLL_L_VAL, 0xFF, 0x93},
8608 {WCD934X_CLK_SYS_INT_PLL_N_VAL, 0xFF, 0xFA},
8609 {WCD934X_CLK_SYS_INT_TEST_REG0, 0xFF, 0x90},
8610 {WCD934X_CLK_SYS_INT_PFD_CP_DSM_PROG, 0xFF, 0x7E},
8611 {WCD934X_CLK_SYS_INT_VCO_PROG, 0xFF, 0xF8},
8612 {WCD934X_CLK_SYS_INT_TEST_REG1, 0xFF, 0x68},
8613 {WCD934X_CLK_SYS_INT_LDO_LOCK_CFG, 0xFF, 0x40},
8614 {WCD934X_CLK_SYS_INT_DIG_LOCK_DET_CFG, 0xFF, 0x32},
8615};
8616
8617static const struct tavil_reg_mask_val tavil_codec_reg_defaults[] = {
8618 {WCD934X_BIAS_VBG_FINE_ADJ, 0xFF, 0x75},
8619 {WCD934X_CODEC_CPR_SVS_CX_VDD, 0xFF, 0x7C}, /* value in svs mode */
8620 {WCD934X_CODEC_CPR_SVS2_CX_VDD, 0xFF, 0x58}, /* value in svs2 mode */
8621 {WCD934X_CDC_RX0_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8622 {WCD934X_CDC_RX1_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8623 {WCD934X_CDC_RX2_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8624 {WCD934X_CDC_RX3_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8625 {WCD934X_CDC_RX4_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8626 {WCD934X_CDC_RX7_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8627 {WCD934X_CDC_RX8_RX_PATH_DSMDEM_CTL, 0x01, 0x01},
8628 {WCD934X_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
8629 {WCD934X_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
8630 {WCD934X_CDC_RX0_RX_PATH_SEC0, 0x08, 0x0},
8631 {WCD934X_CDC_CLSH_DECAY_CTRL, 0x03, 0x0},
8632 {WCD934X_MICB1_TEST_CTL_2, 0x07, 0x01},
8633 {WCD934X_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
8634 {WCD934X_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
8635 {WCD934X_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
8636 {WCD934X_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
8637 {WCD934X_CPE_SS_CPARMAD_BUFRDY_INT_PERIOD, 0x1F, 0x09},
8638 {WCD934X_CDC_TX0_TX_PATH_CFG1, 0x01, 0x00},
8639 {WCD934X_CDC_TX1_TX_PATH_CFG1, 0x01, 0x00},
8640 {WCD934X_CDC_TX2_TX_PATH_CFG1, 0x01, 0x00},
8641 {WCD934X_CDC_TX3_TX_PATH_CFG1, 0x01, 0x00},
8642 {WCD934X_CDC_TX4_TX_PATH_CFG1, 0x01, 0x00},
8643 {WCD934X_CDC_TX5_TX_PATH_CFG1, 0x01, 0x00},
8644 {WCD934X_CDC_TX6_TX_PATH_CFG1, 0x01, 0x00},
8645 {WCD934X_CDC_TX7_TX_PATH_CFG1, 0x01, 0x00},
8646 {WCD934X_CDC_TX8_TX_PATH_CFG1, 0x01, 0x00},
8647 {WCD934X_RX_OCP_CTL, 0x0F, 0x02}, /* OCP number of attempts is 2 */
8648 {WCD934X_HPH_OCP_CTL, 0xFF, 0x3A}, /* OCP current limit */
8649 {WCD934X_HPH_L_TEST, 0x01, 0x01},
8650 {WCD934X_HPH_R_TEST, 0x01, 0x01},
8651 {WCD934X_CPE_FLL_CONFIG_CTL_2, 0xFF, 0x20},
8652 {WCD934X_MBHC_NEW_CTL_2, 0x0C, 0x00},
8653};
8654
8655static const struct tavil_reg_mask_val tavil_codec_reg_init_1_1_val[] = {
8656 {WCD934X_CDC_COMPANDER1_CTL7, 0x1E, 0x06},
8657 {WCD934X_CDC_COMPANDER2_CTL7, 0x1E, 0x06},
8658 {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_L, 0xFF, 0x84},
8659 {WCD934X_HPH_NEW_INT_RDAC_HD2_CTL_R, 0xFF, 0x84},
8660 {WCD934X_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
8661 {WCD934X_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
8662};
8663
8664static const struct tavil_cpr_reg_defaults cpr_defaults[] = {
8665 { 0x00000820, 0x00000094 },
8666 { 0x00000fC0, 0x00000048 },
8667 { 0x0000f000, 0x00000044 },
8668 { 0x0000bb80, 0xC0000178 },
8669 { 0x00000000, 0x00000160 },
8670 { 0x10854522, 0x00000060 },
8671 { 0x10854509, 0x00000064 },
8672 { 0x108544dd, 0x00000068 },
8673 { 0x108544ad, 0x0000006C },
8674 { 0x0000077E, 0x00000070 },
8675 { 0x000007da, 0x00000074 },
8676 { 0x00000000, 0x00000078 },
8677 { 0x00000000, 0x0000007C },
8678 { 0x00042029, 0x00000080 },
8679 { 0x4002002A, 0x00000090 },
8680 { 0x4002002B, 0x00000090 },
8681};
8682
8683static const struct tavil_reg_mask_val tavil_codec_reg_init_common_val[] = {
8684 {WCD934X_CDC_CLSH_K2_MSB, 0x0F, 0x00},
8685 {WCD934X_CDC_CLSH_K2_LSB, 0xFF, 0x60},
8686 {WCD934X_CPE_SS_DMIC_CFG, 0x80, 0x00},
8687 {WCD934X_CDC_BOOST0_BOOST_CTL, 0x70, 0x50},
8688 {WCD934X_CDC_BOOST1_BOOST_CTL, 0x70, 0x50},
8689 {WCD934X_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
8690 {WCD934X_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
8691 {WCD934X_CDC_TOP_TOP_CFG1, 0x02, 0x02},
8692 {WCD934X_CDC_TOP_TOP_CFG1, 0x01, 0x01},
8693 {WCD934X_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
8694 {WCD934X_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
8695 {WCD934X_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
8696 {WCD934X_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
8697 {WCD934X_DATA_HUB_SB_TX11_INP_CFG, 0x01, 0x01},
8698 {WCD934X_CDC_CLK_RST_CTRL_FS_CNT_CONTROL, 0x01, 0x01},
8699 {WCD934X_CDC_COMPANDER7_CTL3, 0x80, 0x80},
8700 {WCD934X_CDC_COMPANDER8_CTL3, 0x80, 0x80},
8701 {WCD934X_CDC_COMPANDER7_CTL7, 0x01, 0x01},
8702 {WCD934X_CDC_COMPANDER8_CTL7, 0x01, 0x01},
8703 {WCD934X_CODEC_RPM_CLK_GATE, 0x08, 0x00},
8704 {WCD934X_TLMM_DMIC3_CLK_PINCFG, 0xFF, 0x0a},
8705 {WCD934X_TLMM_DMIC3_DATA_PINCFG, 0xFF, 0x0a},
8706 {WCD934X_CPE_SS_SVA_CFG, 0x60, 0x00},
8707 {WCD934X_CPE_SS_CPAR_CFG, 0x10, 0x10},
Karthikeyan Manie87298f2017-09-11 13:34:34 -07008708 {WCD934X_MICB1_TEST_CTL_1, 0xff, 0xfa},
8709 {WCD934X_MICB2_TEST_CTL_1, 0xff, 0xfa},
8710 {WCD934X_MICB3_TEST_CTL_1, 0xff, 0xfa},
8711 {WCD934X_MICB4_TEST_CTL_1, 0xff, 0xfa},
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05308712};
8713
8714static void tavil_codec_init_reg(struct tavil_priv *priv)
8715{
8716 struct snd_soc_codec *codec = priv->codec;
8717 u32 i;
8718
8719 for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_common_val); i++)
8720 snd_soc_update_bits(codec,
8721 tavil_codec_reg_init_common_val[i].reg,
8722 tavil_codec_reg_init_common_val[i].mask,
8723 tavil_codec_reg_init_common_val[i].val);
8724
8725 if (TAVIL_IS_1_1(priv->wcd9xxx)) {
8726 for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_init_1_1_val); i++)
8727 snd_soc_update_bits(codec,
8728 tavil_codec_reg_init_1_1_val[i].reg,
8729 tavil_codec_reg_init_1_1_val[i].mask,
8730 tavil_codec_reg_init_1_1_val[i].val);
8731 }
8732}
8733
8734static void tavil_update_reg_defaults(struct tavil_priv *tavil)
8735{
8736 u32 i;
8737 struct wcd9xxx *wcd9xxx;
8738
8739 wcd9xxx = tavil->wcd9xxx;
8740 for (i = 0; i < ARRAY_SIZE(tavil_codec_reg_defaults); i++)
8741 regmap_update_bits(wcd9xxx->regmap,
8742 tavil_codec_reg_defaults[i].reg,
8743 tavil_codec_reg_defaults[i].mask,
8744 tavil_codec_reg_defaults[i].val);
8745}
8746
8747static void tavil_update_cpr_defaults(struct tavil_priv *tavil)
8748{
8749 int i;
8750 struct wcd9xxx *wcd9xxx;
8751
8752 wcd9xxx = tavil->wcd9xxx;
8753 if (!TAVIL_IS_1_1(wcd9xxx))
8754 return;
8755
8756 __tavil_cdc_mclk_enable(tavil, true);
8757
8758 regmap_write(wcd9xxx->regmap, WCD934X_CODEC_CPR_SVS2_MIN_CX_VDD, 0x2C);
8759 regmap_update_bits(wcd9xxx->regmap, WCD934X_CODEC_RPM_CLK_GATE,
8760 0x10, 0x00);
8761
8762 for (i = 0; i < ARRAY_SIZE(cpr_defaults); i++) {
8763 regmap_bulk_write(wcd9xxx->regmap,
8764 WCD934X_CODEC_CPR_WR_DATA_0,
8765 (u8 *)&cpr_defaults[i].wr_data, 4);
8766 regmap_bulk_write(wcd9xxx->regmap,
8767 WCD934X_CODEC_CPR_WR_ADDR_0,
8768 (u8 *)&cpr_defaults[i].wr_addr, 4);
8769 }
8770
8771 __tavil_cdc_mclk_enable(tavil, false);
8772}
8773
8774static void tavil_slim_interface_init_reg(struct snd_soc_codec *codec)
8775{
8776 int i;
8777 struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
8778
8779 for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
8780 wcd9xxx_interface_reg_write(priv->wcd9xxx,
8781 WCD934X_SLIM_PGD_PORT_INT_RX_EN0 + i,
8782 0xFF);
8783}
8784
8785static irqreturn_t tavil_misc_irq(int irq, void *data)
8786{
8787 struct tavil_priv *tavil = data;
8788 int misc_val;
8789
8790 /* Find source of interrupt */
8791 regmap_read(tavil->wcd9xxx->regmap, WCD934X_INTR_CODEC_MISC_STATUS,
8792 &misc_val);
8793
8794 if (misc_val & 0x08) {
8795 dev_info(tavil->dev, "%s: irq: %d, DSD DC detected!\n",
8796 __func__, irq);
8797 /* DSD DC interrupt, reset DSD path */
8798 tavil_dsd_reset(tavil->dsd_config);
8799 } else {
8800 dev_err(tavil->dev, "%s: Codec misc irq: %d, val: 0x%x\n",
8801 __func__, irq, misc_val);
8802 }
8803
8804 /* Clear interrupt status */
8805 regmap_update_bits(tavil->wcd9xxx->regmap,
8806 WCD934X_INTR_CODEC_MISC_CLEAR, misc_val, 0x00);
8807
8808 return IRQ_HANDLED;
8809}
8810
8811static irqreturn_t tavil_slimbus_irq(int irq, void *data)
8812{
8813 struct tavil_priv *tavil = data;
8814 unsigned long status = 0;
8815 int i, j, port_id, k;
8816 u32 bit;
8817 u8 val, int_val = 0;
8818 bool tx, cleared;
8819 unsigned short reg = 0;
8820
8821 for (i = WCD934X_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
8822 i <= WCD934X_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
8823 val = wcd9xxx_interface_reg_read(tavil->wcd9xxx, i);
8824 status |= ((u32)val << (8 * j));
8825 }
8826
8827 for_each_set_bit(j, &status, 32) {
8828 tx = (j >= 16 ? true : false);
8829 port_id = (tx ? j - 16 : j);
8830 val = wcd9xxx_interface_reg_read(tavil->wcd9xxx,
8831 WCD934X_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
8832 if (val) {
8833 if (!tx)
8834 reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
8835 (port_id / 8);
8836 else
8837 reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
8838 (port_id / 8);
8839 int_val = wcd9xxx_interface_reg_read(
8840 tavil->wcd9xxx, reg);
8841 /*
8842 * Ignore interrupts for ports for which the
8843 * interrupts are not specifically enabled.
8844 */
8845 if (!(int_val & (1 << (port_id % 8))))
8846 continue;
8847 }
8848 if (val & WCD934X_SLIM_IRQ_OVERFLOW)
8849 dev_err_ratelimited(tavil->dev, "%s: overflow error on %s port %d, value %x\n",
8850 __func__, (tx ? "TX" : "RX"), port_id, val);
8851 if (val & WCD934X_SLIM_IRQ_UNDERFLOW)
8852 dev_err_ratelimited(tavil->dev, "%s: underflow error on %s port %d, value %x\n",
8853 __func__, (tx ? "TX" : "RX"), port_id, val);
8854 if ((val & WCD934X_SLIM_IRQ_OVERFLOW) ||
8855 (val & WCD934X_SLIM_IRQ_UNDERFLOW)) {
8856 if (!tx)
8857 reg = WCD934X_SLIM_PGD_PORT_INT_RX_EN0 +
8858 (port_id / 8);
8859 else
8860 reg = WCD934X_SLIM_PGD_PORT_INT_TX_EN0 +
8861 (port_id / 8);
8862 int_val = wcd9xxx_interface_reg_read(
8863 tavil->wcd9xxx, reg);
8864 if (int_val & (1 << (port_id % 8))) {
8865 int_val = int_val ^ (1 << (port_id % 8));
8866 wcd9xxx_interface_reg_write(tavil->wcd9xxx,
8867 reg, int_val);
8868 }
8869 }
8870 if (val & WCD934X_SLIM_IRQ_PORT_CLOSED) {
8871 /*
8872 * INT SOURCE register starts from RX to TX
8873 * but port number in the ch_mask is in opposite way
8874 */
8875 bit = (tx ? j - 16 : j + 16);
8876 dev_dbg(tavil->dev, "%s: %s port %d closed value %x, bit %u\n",
8877 __func__, (tx ? "TX" : "RX"), port_id, val,
8878 bit);
8879 for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
8880 dev_dbg(tavil->dev, "%s: tavil->dai[%d].ch_mask = 0x%lx\n",
8881 __func__, k, tavil->dai[k].ch_mask);
8882 if (test_and_clear_bit(bit,
8883 &tavil->dai[k].ch_mask)) {
8884 cleared = true;
8885 if (!tavil->dai[k].ch_mask)
8886 wake_up(
8887 &tavil->dai[k].dai_wait);
8888 /*
8889 * There are cases when multiple DAIs
8890 * might be using the same slimbus
8891 * channel. Hence don't break here.
8892 */
8893 }
8894 }
8895 WARN(!cleared,
8896 "Couldn't find slimbus %s port %d for closing\n",
8897 (tx ? "TX" : "RX"), port_id);
8898 }
8899 wcd9xxx_interface_reg_write(tavil->wcd9xxx,
8900 WCD934X_SLIM_PGD_PORT_INT_CLR_RX_0 +
8901 (j / 8),
8902 1 << (j % 8));
8903 }
8904
8905 return IRQ_HANDLED;
8906}
8907
8908static int tavil_setup_irqs(struct tavil_priv *tavil)
8909{
8910 int ret = 0;
8911 struct snd_soc_codec *codec = tavil->codec;
8912 struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
8913 struct wcd9xxx_core_resource *core_res =
8914 &wcd9xxx->core_res;
8915
8916 ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
8917 tavil_slimbus_irq, "SLIMBUS Slave", tavil);
8918 if (ret)
8919 dev_err(codec->dev, "%s: Failed to request irq %d\n", __func__,
8920 WCD9XXX_IRQ_SLIMBUS);
8921 else
8922 tavil_slim_interface_init_reg(codec);
8923
8924 /* Register for misc interrupts as well */
8925 ret = wcd9xxx_request_irq(core_res, WCD934X_IRQ_MISC,
8926 tavil_misc_irq, "CDC MISC Irq", tavil);
8927 if (ret)
8928 dev_err(codec->dev, "%s: Failed to request cdc misc irq\n",
8929 __func__);
8930
8931 return ret;
8932}
8933
8934static void tavil_init_slim_slave_cfg(struct snd_soc_codec *codec)
8935{
8936 struct tavil_priv *priv = snd_soc_codec_get_drvdata(codec);
8937 struct afe_param_cdc_slimbus_slave_cfg *cfg;
8938 struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
8939 uint64_t eaddr = 0;
8940
8941 cfg = &priv->slimbus_slave_cfg;
8942 cfg->minor_version = 1;
8943 cfg->tx_slave_port_offset = 0;
8944 cfg->rx_slave_port_offset = 16;
8945
8946 memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
8947 WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
8948 cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
8949 cfg->device_enum_addr_msw = eaddr >> 32;
8950
8951 dev_dbg(codec->dev, "%s: slimbus logical address 0x%llx\n",
8952 __func__, eaddr);
8953}
8954
8955static void tavil_cleanup_irqs(struct tavil_priv *tavil)
8956{
8957 struct wcd9xxx *wcd9xxx = tavil->wcd9xxx;
8958 struct wcd9xxx_core_resource *core_res =
8959 &wcd9xxx->core_res;
8960
8961 wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tavil);
8962 wcd9xxx_free_irq(core_res, WCD934X_IRQ_MISC, tavil);
8963}
8964
8965/*
8966 * wcd934x_get_micb_vout_ctl_val: converts micbias from volts to register value
8967 * @micb_mv: micbias in mv
8968 *
8969 * return register value converted
8970 */
8971int wcd934x_get_micb_vout_ctl_val(u32 micb_mv)
8972{
8973 /* min micbias voltage is 1V and maximum is 2.85V */
8974 if (micb_mv < 1000 || micb_mv > 2850) {
8975 pr_err("%s: unsupported micbias voltage\n", __func__);
8976 return -EINVAL;
8977 }
8978
8979 return (micb_mv - 1000) / 50;
8980}
8981EXPORT_SYMBOL(wcd934x_get_micb_vout_ctl_val);
8982
8983static int tavil_handle_pdata(struct tavil_priv *tavil,
8984 struct wcd9xxx_pdata *pdata)
8985{
8986 struct snd_soc_codec *codec = tavil->codec;
8987 u8 mad_dmic_ctl_val;
8988 u8 anc_ctl_value;
8989 u32 def_dmic_rate, dmic_clk_drv;
8990 int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
8991 int rc = 0;
8992
8993 if (!pdata) {
8994 dev_err(codec->dev, "%s: NULL pdata\n", __func__);
8995 return -ENODEV;
8996 }
8997
8998 /* set micbias voltage */
8999 vout_ctl_1 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
9000 vout_ctl_2 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
9001 vout_ctl_3 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
9002 vout_ctl_4 = wcd934x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
9003 if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
9004 vout_ctl_3 < 0 || vout_ctl_4 < 0) {
9005 rc = -EINVAL;
9006 goto done;
9007 }
9008 snd_soc_update_bits(codec, WCD934X_ANA_MICB1, 0x3F, vout_ctl_1);
9009 snd_soc_update_bits(codec, WCD934X_ANA_MICB2, 0x3F, vout_ctl_2);
9010 snd_soc_update_bits(codec, WCD934X_ANA_MICB3, 0x3F, vout_ctl_3);
9011 snd_soc_update_bits(codec, WCD934X_ANA_MICB4, 0x3F, vout_ctl_4);
9012
9013 /* Set the DMIC sample rate */
9014 switch (pdata->mclk_rate) {
9015 case WCD934X_MCLK_CLK_9P6MHZ:
9016 def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
9017 break;
9018 case WCD934X_MCLK_CLK_12P288MHZ:
9019 def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
9020 break;
9021 default:
9022 /* should never happen */
9023 dev_err(codec->dev, "%s: Invalid mclk_rate %d\n",
9024 __func__, pdata->mclk_rate);
9025 rc = -EINVAL;
9026 goto done;
9027 };
9028
9029 if (pdata->dmic_sample_rate ==
9030 WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
9031 dev_info(codec->dev, "%s: dmic_rate invalid default = %d\n",
9032 __func__, def_dmic_rate);
9033 pdata->dmic_sample_rate = def_dmic_rate;
9034 }
9035 if (pdata->mad_dmic_sample_rate ==
9036 WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
9037 dev_info(codec->dev, "%s: mad_dmic_rate invalid default = %d\n",
9038 __func__, def_dmic_rate);
9039 /*
9040 * use dmic_sample_rate as the default for MAD
9041 * if mad dmic sample rate is undefined
9042 */
9043 pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
9044 }
9045
9046 if (pdata->dmic_clk_drv ==
9047 WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
9048 pdata->dmic_clk_drv = WCD934X_DMIC_CLK_DRIVE_DEFAULT;
9049 dev_dbg(codec->dev,
9050 "%s: dmic_clk_strength invalid, default = %d\n",
9051 __func__, pdata->dmic_clk_drv);
9052 }
9053
9054 switch (pdata->dmic_clk_drv) {
9055 case 2:
9056 dmic_clk_drv = 0;
9057 break;
9058 case 4:
9059 dmic_clk_drv = 1;
9060 break;
9061 case 8:
9062 dmic_clk_drv = 2;
9063 break;
9064 case 16:
9065 dmic_clk_drv = 3;
9066 break;
9067 default:
9068 dev_err(codec->dev,
9069 "%s: invalid dmic_clk_drv %d, using default\n",
9070 __func__, pdata->dmic_clk_drv);
9071 dmic_clk_drv = 0;
9072 break;
9073 }
9074
9075 snd_soc_update_bits(codec, WCD934X_TEST_DEBUG_PAD_DRVCTL_0,
9076 0x0C, dmic_clk_drv << 2);
9077
9078 /*
9079 * Default the DMIC clk rates to mad_dmic_sample_rate,
9080 * whereas, the anc/txfe dmic rates to dmic_sample_rate
9081 * since the anc/txfe are independent of mad block.
9082 */
9083 mad_dmic_ctl_val = tavil_get_dmic_clk_val(tavil->codec,
9084 pdata->mclk_rate,
9085 pdata->mad_dmic_sample_rate);
9086 snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC0_CTL,
9087 0x0E, mad_dmic_ctl_val << 1);
9088 snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC1_CTL,
9089 0x0E, mad_dmic_ctl_val << 1);
9090 snd_soc_update_bits(codec, WCD934X_CPE_SS_DMIC2_CTL,
9091 0x0E, mad_dmic_ctl_val << 1);
9092
9093 if (dmic_clk_drv == WCD934X_DMIC_CLK_DIV_2)
9094 anc_ctl_value = WCD934X_ANC_DMIC_X2_FULL_RATE;
9095 else
9096 anc_ctl_value = WCD934X_ANC_DMIC_X2_HALF_RATE;
9097
9098 snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
9099 0x40, anc_ctl_value << 6);
9100 snd_soc_update_bits(codec, WCD934X_CDC_ANC0_MODE_2_CTL,
9101 0x20, anc_ctl_value << 5);
9102 snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
9103 0x40, anc_ctl_value << 6);
9104 snd_soc_update_bits(codec, WCD934X_CDC_ANC1_MODE_2_CTL,
9105 0x20, anc_ctl_value << 5);
9106
9107done:
9108 return rc;
9109}
9110
9111static void tavil_cdc_vote_svs(struct snd_soc_codec *codec, bool vote)
9112{
9113 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
9114
9115 return tavil_vote_svs(tavil, vote);
9116}
9117
9118struct wcd_dsp_cdc_cb cdc_cb = {
9119 .cdc_clk_en = tavil_codec_internal_rco_ctrl,
9120 .cdc_vote_svs = tavil_cdc_vote_svs,
9121};
9122
9123static int tavil_wdsp_initialize(struct snd_soc_codec *codec)
9124{
9125 struct wcd9xxx *control;
9126 struct tavil_priv *tavil;
9127 struct wcd_dsp_params params;
9128 int ret = 0;
9129
9130 control = dev_get_drvdata(codec->dev->parent);
9131 tavil = snd_soc_codec_get_drvdata(codec);
9132
9133 params.cb = &cdc_cb;
9134 params.irqs.cpe_ipc1_irq = WCD934X_IRQ_CPE1_INTR;
9135 params.irqs.cpe_err_irq = WCD934X_IRQ_CPE_ERROR;
9136 params.irqs.fatal_irqs = CPE_FATAL_IRQS;
9137 params.clk_rate = control->mclk_rate;
9138 params.dsp_instance = 0;
9139
9140 wcd_dsp_cntl_init(codec, &params, &tavil->wdsp_cntl);
9141 if (!tavil->wdsp_cntl) {
9142 dev_err(tavil->dev, "%s: wcd-dsp-control init failed\n",
9143 __func__);
9144 ret = -EINVAL;
9145 }
9146
9147 return ret;
9148}
9149
9150/*
9151 * tavil_soc_get_mbhc: get wcd934x_mbhc handle of corresponding codec
9152 * @codec: handle to snd_soc_codec *
9153 *
9154 * return wcd934x_mbhc handle or error code in case of failure
9155 */
9156struct wcd934x_mbhc *tavil_soc_get_mbhc(struct snd_soc_codec *codec)
9157{
9158 struct tavil_priv *tavil;
9159
9160 if (!codec) {
9161 pr_err("%s: Invalid params, NULL codec\n", __func__);
9162 return NULL;
9163 }
9164 tavil = snd_soc_codec_get_drvdata(codec);
9165
9166 if (!tavil) {
9167 pr_err("%s: Invalid params, NULL tavil\n", __func__);
9168 return NULL;
9169 }
9170
9171 return tavil->mbhc;
9172}
9173EXPORT_SYMBOL(tavil_soc_get_mbhc);
9174
9175static void tavil_mclk2_reg_defaults(struct tavil_priv *tavil)
9176{
9177 int i;
9178 struct snd_soc_codec *codec = tavil->codec;
9179
9180 if (TAVIL_IS_1_0(tavil->wcd9xxx)) {
9181 /* MCLK2 configuration */
9182 for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_0_defaults); i++)
9183 snd_soc_update_bits(codec,
9184 tavil_codec_mclk2_1_0_defaults[i].reg,
9185 tavil_codec_mclk2_1_0_defaults[i].mask,
9186 tavil_codec_mclk2_1_0_defaults[i].val);
9187 }
9188 if (TAVIL_IS_1_1(tavil->wcd9xxx)) {
9189 /* MCLK2 configuration */
9190 for (i = 0; i < ARRAY_SIZE(tavil_codec_mclk2_1_1_defaults); i++)
9191 snd_soc_update_bits(codec,
9192 tavil_codec_mclk2_1_1_defaults[i].reg,
9193 tavil_codec_mclk2_1_1_defaults[i].mask,
9194 tavil_codec_mclk2_1_1_defaults[i].val);
9195 }
9196}
9197
9198static int tavil_device_down(struct wcd9xxx *wcd9xxx)
9199{
9200 struct snd_soc_codec *codec;
9201 struct tavil_priv *priv;
9202 int count;
9203
9204 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
9205 priv = snd_soc_codec_get_drvdata(codec);
Banajit Goswami15fffc62017-10-21 01:12:47 -07009206 for (count = 0; count < NUM_CODEC_DAIS; count++)
9207 priv->dai[count].bus_down_in_recovery = true;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309208 if (priv->swr.ctrl_data)
9209 swrm_wcd_notify(priv->swr.ctrl_data[0].swr_pdev,
9210 SWR_DEVICE_DOWN, NULL);
9211 tavil_dsd_reset(priv->dsd_config);
9212 snd_soc_card_change_online_state(codec->component.card, 0);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309213 wcd_dsp_ssr_event(priv->wdsp_cntl, WCD_CDC_DOWN_EVENT);
9214 wcd_resmgr_set_sido_input_src_locked(priv->resmgr,
9215 SIDO_SOURCE_INTERNAL);
9216
9217 return 0;
9218}
9219
9220static int tavil_post_reset_cb(struct wcd9xxx *wcd9xxx)
9221{
9222 int i, ret = 0;
9223 struct wcd9xxx *control;
9224 struct snd_soc_codec *codec;
9225 struct tavil_priv *tavil;
9226 struct wcd9xxx_pdata *pdata;
9227 struct wcd_mbhc *mbhc;
9228
9229 codec = (struct snd_soc_codec *)(wcd9xxx->ssr_priv);
9230 tavil = snd_soc_codec_get_drvdata(codec);
9231 control = dev_get_drvdata(codec->dev->parent);
9232
9233 wcd9xxx_set_power_state(tavil->wcd9xxx,
9234 WCD_REGION_POWER_COLLAPSE_REMOVE,
9235 WCD9XXX_DIG_CORE_REGION_1);
9236
9237 mutex_lock(&tavil->codec_mutex);
9238
9239 tavil_vote_svs(tavil, true);
9240 tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
9241 control->slim_slave->laddr;
9242 tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
9243 control->slim->laddr;
9244 tavil_init_slim_slave_cfg(codec);
9245 snd_soc_card_change_online_state(codec->component.card, 1);
9246
9247 for (i = 0; i < TAVIL_MAX_MICBIAS; i++)
9248 tavil->micb_ref[i] = 0;
9249
9250 dev_dbg(codec->dev, "%s: MCLK Rate = %x\n",
9251 __func__, control->mclk_rate);
9252
9253 if (control->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
9254 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
9255 0x03, 0x00);
9256 else if (control->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
9257 snd_soc_update_bits(codec, WCD934X_CODEC_RPM_CLK_MCLK_CFG,
9258 0x03, 0x01);
9259 wcd_resmgr_post_ssr_v2(tavil->resmgr);
9260 tavil_update_reg_defaults(tavil);
9261 tavil_codec_init_reg(tavil);
9262 __tavil_enable_efuse_sensing(tavil);
9263 tavil_mclk2_reg_defaults(tavil);
9264
9265 __tavil_cdc_mclk_enable(tavil, true);
9266 regcache_mark_dirty(codec->component.regmap);
9267 regcache_sync(codec->component.regmap);
9268 __tavil_cdc_mclk_enable(tavil, false);
9269
9270 tavil_update_cpr_defaults(tavil);
9271
9272 pdata = dev_get_platdata(codec->dev->parent);
9273 ret = tavil_handle_pdata(tavil, pdata);
9274 if (ret < 0)
9275 dev_err(codec->dev, "%s: invalid pdata\n", __func__);
9276
9277 /* Initialize MBHC module */
9278 mbhc = &tavil->mbhc->wcd_mbhc;
9279 ret = tavil_mbhc_post_ssr_init(tavil->mbhc, codec);
9280 if (ret) {
9281 dev_err(codec->dev, "%s: mbhc initialization failed\n",
9282 __func__);
9283 goto done;
9284 } else {
9285 tavil_mbhc_hs_detect(codec, mbhc->mbhc_cfg);
9286 }
9287
9288 /* DSD initialization */
9289 ret = tavil_dsd_post_ssr_init(tavil->dsd_config);
9290 if (ret)
9291 dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
9292
9293 tavil_cleanup_irqs(tavil);
9294 ret = tavil_setup_irqs(tavil);
9295 if (ret) {
9296 dev_err(codec->dev, "%s: tavil irq setup failed %d\n",
9297 __func__, ret);
9298 goto done;
9299 }
9300
9301 tavil_set_spkr_mode(codec, tavil->swr.spkr_mode);
9302 /*
9303 * Once the codec initialization is completed, the svs vote
9304 * can be released allowing the codec to go to SVS2.
9305 */
9306 tavil_vote_svs(tavil, false);
9307 wcd_dsp_ssr_event(tavil->wdsp_cntl, WCD_CDC_UP_EVENT);
9308
9309done:
9310 mutex_unlock(&tavil->codec_mutex);
9311 return ret;
9312}
9313
9314static int tavil_soc_codec_probe(struct snd_soc_codec *codec)
9315{
9316 struct wcd9xxx *control;
9317 struct tavil_priv *tavil;
9318 struct wcd9xxx_pdata *pdata;
9319 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
9320 int i, ret;
9321 void *ptr = NULL;
9322
9323 control = dev_get_drvdata(codec->dev->parent);
9324
9325 dev_info(codec->dev, "%s()\n", __func__);
9326 tavil = snd_soc_codec_get_drvdata(codec);
9327 tavil->intf_type = wcd9xxx_get_intf_type();
9328
9329 control->dev_down = tavil_device_down;
9330 control->post_reset = tavil_post_reset_cb;
9331 control->ssr_priv = (void *)codec;
9332
9333 /* Resource Manager post Init */
9334 ret = wcd_resmgr_post_init(tavil->resmgr, &tavil_resmgr_cb, codec);
9335 if (ret) {
9336 dev_err(codec->dev, "%s: wcd resmgr post init failed\n",
9337 __func__);
9338 goto err;
9339 }
9340 /* Class-H Init */
9341 wcd_clsh_init(&tavil->clsh_d);
9342 /* Default HPH Mode to Class-H Low HiFi */
9343 tavil->hph_mode = CLS_H_LOHIFI;
9344
9345 tavil->fw_data = devm_kzalloc(codec->dev, sizeof(*(tavil->fw_data)),
9346 GFP_KERNEL);
9347 if (!tavil->fw_data)
9348 goto err;
9349
9350 set_bit(WCD9XXX_ANC_CAL, tavil->fw_data->cal_bit);
9351 set_bit(WCD9XXX_MBHC_CAL, tavil->fw_data->cal_bit);
9352 set_bit(WCD9XXX_MAD_CAL, tavil->fw_data->cal_bit);
9353 set_bit(WCD9XXX_VBAT_CAL, tavil->fw_data->cal_bit);
9354
9355 ret = wcd_cal_create_hwdep(tavil->fw_data,
9356 WCD9XXX_CODEC_HWDEP_NODE, codec);
9357 if (ret < 0) {
9358 dev_err(codec->dev, "%s hwdep failed %d\n", __func__, ret);
9359 goto err_hwdep;
9360 }
9361
9362 /* Initialize MBHC module */
9363 ret = tavil_mbhc_init(&tavil->mbhc, codec, tavil->fw_data);
9364 if (ret) {
9365 pr_err("%s: mbhc initialization failed\n", __func__);
9366 goto err_hwdep;
9367 }
9368
9369 tavil->codec = codec;
9370 for (i = 0; i < COMPANDER_MAX; i++)
9371 tavil->comp_enabled[i] = 0;
9372
9373 tavil_codec_init_reg(tavil);
9374
9375 pdata = dev_get_platdata(codec->dev->parent);
9376 ret = tavil_handle_pdata(tavil, pdata);
9377 if (ret < 0) {
9378 dev_err(codec->dev, "%s: bad pdata\n", __func__);
9379 goto err_hwdep;
9380 }
9381
9382 ptr = devm_kzalloc(codec->dev, (sizeof(tavil_rx_chs) +
9383 sizeof(tavil_tx_chs)), GFP_KERNEL);
9384 if (!ptr) {
9385 ret = -ENOMEM;
9386 goto err_hwdep;
9387 }
9388
9389 snd_soc_dapm_add_routes(dapm, tavil_slim_audio_map,
9390 ARRAY_SIZE(tavil_slim_audio_map));
9391 for (i = 0; i < NUM_CODEC_DAIS; i++) {
9392 INIT_LIST_HEAD(&tavil->dai[i].wcd9xxx_ch_list);
9393 init_waitqueue_head(&tavil->dai[i].dai_wait);
9394 }
9395 tavil_slimbus_slave_port_cfg.slave_dev_intfdev_la =
9396 control->slim_slave->laddr;
9397 tavil_slimbus_slave_port_cfg.slave_dev_pgd_la =
9398 control->slim->laddr;
9399 tavil_slimbus_slave_port_cfg.slave_port_mapping[0] =
9400 WCD934X_TX13;
9401 tavil_init_slim_slave_cfg(codec);
9402
9403 control->num_rx_port = WCD934X_RX_MAX;
9404 control->rx_chs = ptr;
9405 memcpy(control->rx_chs, tavil_rx_chs, sizeof(tavil_rx_chs));
9406 control->num_tx_port = WCD934X_TX_MAX;
9407 control->tx_chs = ptr + sizeof(tavil_rx_chs);
9408 memcpy(control->tx_chs, tavil_tx_chs, sizeof(tavil_tx_chs));
9409
9410 ret = tavil_setup_irqs(tavil);
9411 if (ret) {
9412 dev_err(tavil->dev, "%s: tavil irq setup failed %d\n",
9413 __func__, ret);
9414 goto err_pdata;
9415 }
9416
9417 for (i = 0; i < WCD934X_NUM_DECIMATORS; i++) {
9418 tavil->tx_hpf_work[i].tavil = tavil;
9419 tavil->tx_hpf_work[i].decimator = i;
9420 INIT_DELAYED_WORK(&tavil->tx_hpf_work[i].dwork,
9421 tavil_tx_hpf_corner_freq_callback);
9422
9423 tavil->tx_mute_dwork[i].tavil = tavil;
9424 tavil->tx_mute_dwork[i].decimator = i;
9425 INIT_DELAYED_WORK(&tavil->tx_mute_dwork[i].dwork,
9426 tavil_tx_mute_update_callback);
9427 }
9428
9429 tavil->spk_anc_dwork.tavil = tavil;
9430 INIT_DELAYED_WORK(&tavil->spk_anc_dwork.dwork,
9431 tavil_spk_anc_update_callback);
9432
9433 tavil_mclk2_reg_defaults(tavil);
9434
9435 /* DSD initialization */
9436 tavil->dsd_config = tavil_dsd_init(codec);
9437 if (IS_ERR_OR_NULL(tavil->dsd_config))
9438 dev_dbg(tavil->dev, "%s: DSD init failed\n", __func__);
9439
9440 mutex_lock(&tavil->codec_mutex);
9441 snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
9442 snd_soc_dapm_disable_pin(dapm, "ANC EAR");
9443 snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
9444 snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
9445 snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
9446 snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
9447 snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
9448 mutex_unlock(&tavil->codec_mutex);
9449
9450 snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
9451 snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
9452 snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
9453 snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
9454 snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
9455 snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
9456 snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
9457 snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
9458 snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
9459
9460 snd_soc_dapm_sync(dapm);
9461
9462 tavil_wdsp_initialize(codec);
9463
9464 /*
9465 * Once the codec initialization is completed, the svs vote
9466 * can be released allowing the codec to go to SVS2.
9467 */
9468 tavil_vote_svs(tavil, false);
9469
9470 return ret;
9471
9472err_pdata:
9473 devm_kfree(codec->dev, ptr);
9474 control->rx_chs = NULL;
9475 control->tx_chs = NULL;
9476err_hwdep:
9477 devm_kfree(codec->dev, tavil->fw_data);
9478 tavil->fw_data = NULL;
9479err:
9480 return ret;
9481}
9482
9483static int tavil_soc_codec_remove(struct snd_soc_codec *codec)
9484{
9485 struct wcd9xxx *control;
9486 struct tavil_priv *tavil = snd_soc_codec_get_drvdata(codec);
9487
9488 control = dev_get_drvdata(codec->dev->parent);
9489 devm_kfree(codec->dev, control->rx_chs);
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +05309490 /* slimslave deinit in wcd core looks for this value */
9491 control->num_rx_port = 0;
9492 control->num_tx_port = 0;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309493 control->rx_chs = NULL;
9494 control->tx_chs = NULL;
9495 tavil_cleanup_irqs(tavil);
9496
9497 if (tavil->wdsp_cntl)
9498 wcd_dsp_cntl_deinit(&tavil->wdsp_cntl);
9499
9500 /* Deinitialize MBHC module */
9501 tavil_mbhc_deinit(codec);
9502 tavil->mbhc = NULL;
9503
9504 return 0;
9505}
9506
9507static struct regmap *tavil_get_regmap(struct device *dev)
9508{
9509 struct wcd9xxx *control = dev_get_drvdata(dev->parent);
9510
9511 return control->regmap;
9512}
9513
9514static struct snd_soc_codec_driver soc_codec_dev_tavil = {
9515 .probe = tavil_soc_codec_probe,
9516 .remove = tavil_soc_codec_remove,
9517 .get_regmap = tavil_get_regmap,
9518 .component_driver = {
9519 .controls = tavil_snd_controls,
9520 .num_controls = ARRAY_SIZE(tavil_snd_controls),
9521 .dapm_widgets = tavil_dapm_widgets,
9522 .num_dapm_widgets = ARRAY_SIZE(tavil_dapm_widgets),
9523 .dapm_routes = tavil_audio_map,
9524 .num_dapm_routes = ARRAY_SIZE(tavil_audio_map),
9525 },
9526};
9527
9528#ifdef CONFIG_PM
9529static int tavil_suspend(struct device *dev)
9530{
9531 struct platform_device *pdev = to_platform_device(dev);
9532 struct tavil_priv *tavil = platform_get_drvdata(pdev);
9533
9534 if (!tavil) {
9535 dev_err(dev, "%s: tavil private data is NULL\n", __func__);
9536 return -EINVAL;
9537 }
9538 dev_dbg(dev, "%s: system suspend\n", __func__);
9539 if (delayed_work_pending(&tavil->power_gate_work) &&
9540 cancel_delayed_work_sync(&tavil->power_gate_work))
9541 tavil_codec_power_gate_digital_core(tavil);
9542 return 0;
9543}
9544
9545static int tavil_resume(struct device *dev)
9546{
9547 struct platform_device *pdev = to_platform_device(dev);
9548 struct tavil_priv *tavil = platform_get_drvdata(pdev);
9549
9550 if (!tavil) {
9551 dev_err(dev, "%s: tavil private data is NULL\n", __func__);
9552 return -EINVAL;
9553 }
9554 dev_dbg(dev, "%s: system resume\n", __func__);
9555 return 0;
9556}
9557
9558static const struct dev_pm_ops tavil_pm_ops = {
9559 .suspend = tavil_suspend,
9560 .resume = tavil_resume,
9561};
9562#endif
9563
9564static int tavil_swrm_read(void *handle, int reg)
9565{
9566 struct tavil_priv *tavil;
9567 struct wcd9xxx *wcd9xxx;
9568 unsigned short swr_rd_addr_base;
9569 unsigned short swr_rd_data_base;
9570 int val, ret;
9571
9572 if (!handle) {
9573 pr_err("%s: NULL handle\n", __func__);
9574 return -EINVAL;
9575 }
9576 tavil = (struct tavil_priv *)handle;
9577 wcd9xxx = tavil->wcd9xxx;
9578
9579 dev_dbg(tavil->dev, "%s: Reading soundwire register, 0x%x\n",
9580 __func__, reg);
9581 swr_rd_addr_base = WCD934X_SWR_AHB_BRIDGE_RD_ADDR_0;
9582 swr_rd_data_base = WCD934X_SWR_AHB_BRIDGE_RD_DATA_0;
9583
9584 mutex_lock(&tavil->swr.read_mutex);
9585 ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
9586 (u8 *)&reg, 4);
9587 if (ret < 0) {
9588 dev_err(tavil->dev, "%s: RD Addr Failure\n", __func__);
9589 goto done;
9590 }
9591 ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
9592 (u8 *)&val, 4);
9593 if (ret < 0) {
9594 dev_err(tavil->dev, "%s: RD Data Failure\n", __func__);
9595 goto done;
9596 }
9597 ret = val;
9598done:
9599 mutex_unlock(&tavil->swr.read_mutex);
9600
9601 return ret;
9602}
9603
9604static int tavil_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
9605{
9606 struct tavil_priv *tavil;
9607 struct wcd9xxx *wcd9xxx;
9608 struct wcd9xxx_reg_val *bulk_reg;
9609 unsigned short swr_wr_addr_base;
9610 unsigned short swr_wr_data_base;
9611 int i, j, ret;
9612
9613 if (!handle || !reg || !val) {
9614 pr_err("%s: NULL parameter\n", __func__);
9615 return -EINVAL;
9616 }
9617 if (len <= 0) {
9618 pr_err("%s: Invalid size: %zu\n", __func__, len);
9619 return -EINVAL;
9620 }
9621 tavil = (struct tavil_priv *)handle;
9622 wcd9xxx = tavil->wcd9xxx;
9623
9624 swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
9625 swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
9626
9627 bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
9628 GFP_KERNEL);
9629 if (!bulk_reg)
9630 return -ENOMEM;
9631
9632 for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
9633 bulk_reg[i].reg = swr_wr_data_base;
9634 bulk_reg[i].buf = (u8 *)(&val[j]);
9635 bulk_reg[i].bytes = 4;
9636 bulk_reg[i+1].reg = swr_wr_addr_base;
9637 bulk_reg[i+1].buf = (u8 *)(&reg[j]);
9638 bulk_reg[i+1].bytes = 4;
9639 }
9640
9641 mutex_lock(&tavil->swr.write_mutex);
9642 ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
9643 (len * 2), false);
9644 if (ret) {
9645 dev_err(tavil->dev, "%s: swrm bulk write failed, ret: %d\n",
9646 __func__, ret);
9647 }
9648 mutex_unlock(&tavil->swr.write_mutex);
9649
9650 kfree(bulk_reg);
9651 return ret;
9652}
9653
9654static int tavil_swrm_write(void *handle, int reg, int val)
9655{
9656 struct tavil_priv *tavil;
9657 struct wcd9xxx *wcd9xxx;
9658 unsigned short swr_wr_addr_base;
9659 unsigned short swr_wr_data_base;
9660 struct wcd9xxx_reg_val bulk_reg[2];
9661 int ret;
9662
9663 if (!handle) {
9664 pr_err("%s: NULL handle\n", __func__);
9665 return -EINVAL;
9666 }
9667 tavil = (struct tavil_priv *)handle;
9668 wcd9xxx = tavil->wcd9xxx;
9669
9670 swr_wr_addr_base = WCD934X_SWR_AHB_BRIDGE_WR_ADDR_0;
9671 swr_wr_data_base = WCD934X_SWR_AHB_BRIDGE_WR_DATA_0;
9672
9673 /* First Write the Data to register */
9674 bulk_reg[0].reg = swr_wr_data_base;
9675 bulk_reg[0].buf = (u8 *)(&val);
9676 bulk_reg[0].bytes = 4;
9677 bulk_reg[1].reg = swr_wr_addr_base;
9678 bulk_reg[1].buf = (u8 *)(&reg);
9679 bulk_reg[1].bytes = 4;
9680
9681 mutex_lock(&tavil->swr.write_mutex);
9682 ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
9683 if (ret < 0)
9684 dev_err(tavil->dev, "%s: WR Data Failure\n", __func__);
9685 mutex_unlock(&tavil->swr.write_mutex);
9686
9687 return ret;
9688}
9689
9690static int tavil_swrm_clock(void *handle, bool enable)
9691{
9692 struct tavil_priv *tavil;
9693
9694 if (!handle) {
9695 pr_err("%s: NULL handle\n", __func__);
9696 return -EINVAL;
9697 }
9698 tavil = (struct tavil_priv *)handle;
9699
9700 mutex_lock(&tavil->swr.clk_mutex);
9701 dev_dbg(tavil->dev, "%s: swrm clock %s\n",
9702 __func__, (enable?"enable" : "disable"));
9703 if (enable) {
9704 tavil->swr.clk_users++;
9705 if (tavil->swr.clk_users == 1) {
9706 regmap_update_bits(tavil->wcd9xxx->regmap,
9707 WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
9708 0x10, 0x00);
9709 __tavil_cdc_mclk_enable(tavil, true);
9710 regmap_update_bits(tavil->wcd9xxx->regmap,
9711 WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
9712 0x01, 0x01);
9713 }
9714 } else {
9715 tavil->swr.clk_users--;
9716 if (tavil->swr.clk_users == 0) {
9717 regmap_update_bits(tavil->wcd9xxx->regmap,
9718 WCD934X_CDC_CLK_RST_CTRL_SWR_CONTROL,
9719 0x01, 0x00);
9720 __tavil_cdc_mclk_enable(tavil, false);
9721 regmap_update_bits(tavil->wcd9xxx->regmap,
9722 WCD934X_TEST_DEBUG_NPL_DLY_TEST_1,
9723 0x10, 0x10);
9724 }
9725 }
9726 dev_dbg(tavil->dev, "%s: swrm clock users %d\n",
9727 __func__, tavil->swr.clk_users);
9728 mutex_unlock(&tavil->swr.clk_mutex);
9729
9730 return 0;
9731}
9732
9733static int tavil_swrm_handle_irq(void *handle,
9734 irqreturn_t (*swrm_irq_handler)(int irq,
9735 void *data),
9736 void *swrm_handle,
9737 int action)
9738{
9739 struct tavil_priv *tavil;
9740 int ret = 0;
9741 struct wcd9xxx *wcd9xxx;
9742
9743 if (!handle) {
9744 pr_err("%s: NULL handle\n", __func__);
9745 return -EINVAL;
9746 }
9747 tavil = (struct tavil_priv *) handle;
9748 wcd9xxx = tavil->wcd9xxx;
9749
9750 if (action) {
9751 ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
9752 WCD934X_IRQ_SOUNDWIRE,
9753 swrm_irq_handler,
9754 "Tavil SWR Master", swrm_handle);
9755 if (ret)
9756 dev_err(tavil->dev, "%s: Failed to request irq %d\n",
9757 __func__, WCD934X_IRQ_SOUNDWIRE);
9758 } else
9759 wcd9xxx_free_irq(&wcd9xxx->core_res, WCD934X_IRQ_SOUNDWIRE,
9760 swrm_handle);
9761
9762 return ret;
9763}
9764
9765static void tavil_codec_add_spi_device(struct tavil_priv *tavil,
9766 struct device_node *node)
9767{
9768 struct spi_master *master;
9769 struct spi_device *spi;
9770 u32 prop_value;
9771 int rc;
9772
9773 /* Read the master bus num from DT node */
9774 rc = of_property_read_u32(node, "qcom,master-bus-num",
9775 &prop_value);
9776 if (rc < 0) {
9777 dev_err(tavil->dev, "%s: prop %s not found in node %s",
9778 __func__, "qcom,master-bus-num", node->full_name);
9779 goto done;
9780 }
9781
9782 /* Get the reference to SPI master */
9783 master = spi_busnum_to_master(prop_value);
9784 if (!master) {
9785 dev_err(tavil->dev, "%s: Invalid spi_master for bus_num %u\n",
9786 __func__, prop_value);
9787 goto done;
9788 }
9789
9790 /* Allocate the spi device */
9791 spi = spi_alloc_device(master);
9792 if (!spi) {
9793 dev_err(tavil->dev, "%s: spi_alloc_device failed\n",
9794 __func__);
9795 goto err_spi_alloc_dev;
9796 }
9797
9798 /* Initialize device properties */
9799 if (of_modalias_node(node, spi->modalias,
9800 sizeof(spi->modalias)) < 0) {
9801 dev_err(tavil->dev, "%s: cannot find modalias for %s\n",
9802 __func__, node->full_name);
9803 goto err_dt_parse;
9804 }
9805
9806 rc = of_property_read_u32(node, "qcom,chip-select",
9807 &prop_value);
9808 if (rc < 0) {
9809 dev_err(tavil->dev, "%s: prop %s not found in node %s",
9810 __func__, "qcom,chip-select", node->full_name);
9811 goto err_dt_parse;
9812 }
9813 spi->chip_select = prop_value;
9814
9815 rc = of_property_read_u32(node, "qcom,max-frequency",
9816 &prop_value);
9817 if (rc < 0) {
9818 dev_err(tavil->dev, "%s: prop %s not found in node %s",
9819 __func__, "qcom,max-frequency", node->full_name);
9820 goto err_dt_parse;
9821 }
9822 spi->max_speed_hz = prop_value;
9823
9824 spi->dev.of_node = node;
9825
9826 rc = spi_add_device(spi);
9827 if (rc < 0) {
9828 dev_err(tavil->dev, "%s: spi_add_device failed\n", __func__);
9829 goto err_dt_parse;
9830 }
9831
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +05309832 tavil->spi = spi;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309833 /* Put the reference to SPI master */
9834 put_device(&master->dev);
9835
9836 return;
9837
9838err_dt_parse:
9839 spi_dev_put(spi);
9840
9841err_spi_alloc_dev:
9842 /* Put the reference to SPI master */
9843 put_device(&master->dev);
9844done:
9845 return;
9846}
9847
9848static void tavil_add_child_devices(struct work_struct *work)
9849{
9850 struct tavil_priv *tavil;
9851 struct platform_device *pdev;
9852 struct device_node *node;
9853 struct wcd9xxx *wcd9xxx;
9854 struct tavil_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
9855 int ret, ctrl_num = 0;
9856 struct wcd_swr_ctrl_platform_data *platdata;
9857 char plat_dev_name[WCD934X_STRING_LEN];
9858
9859 tavil = container_of(work, struct tavil_priv,
9860 tavil_add_child_devices_work);
9861 if (!tavil) {
9862 pr_err("%s: Memory for WCD934X does not exist\n",
9863 __func__);
9864 return;
9865 }
9866 wcd9xxx = tavil->wcd9xxx;
9867 if (!wcd9xxx) {
9868 pr_err("%s: Memory for WCD9XXX does not exist\n",
9869 __func__);
9870 return;
9871 }
9872 if (!wcd9xxx->dev->of_node) {
9873 dev_err(wcd9xxx->dev, "%s: DT node for wcd9xxx does not exist\n",
9874 __func__);
9875 return;
9876 }
9877
9878 platdata = &tavil->swr.plat_data;
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +05309879 tavil->child_count = 0;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309880
9881 for_each_child_of_node(wcd9xxx->dev->of_node, node) {
9882
9883 /* Parse and add the SPI device node */
9884 if (!strcmp(node->name, "wcd_spi")) {
9885 tavil_codec_add_spi_device(tavil, node);
9886 continue;
9887 }
9888
9889 /* Parse other child device nodes and add platform device */
9890 if (!strcmp(node->name, "swr_master"))
9891 strlcpy(plat_dev_name, "tavil_swr_ctrl",
9892 (WCD934X_STRING_LEN - 1));
9893 else if (strnstr(node->name, "msm_cdc_pinctrl",
9894 strlen("msm_cdc_pinctrl")) != NULL)
9895 strlcpy(plat_dev_name, node->name,
9896 (WCD934X_STRING_LEN - 1));
9897 else
9898 continue;
9899
9900 pdev = platform_device_alloc(plat_dev_name, -1);
9901 if (!pdev) {
9902 dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
9903 __func__);
9904 ret = -ENOMEM;
9905 goto err_mem;
9906 }
9907 pdev->dev.parent = tavil->dev;
9908 pdev->dev.of_node = node;
9909
9910 if (strcmp(node->name, "swr_master") == 0) {
9911 ret = platform_device_add_data(pdev, platdata,
9912 sizeof(*platdata));
9913 if (ret) {
9914 dev_err(&pdev->dev,
9915 "%s: cannot add plat data ctrl:%d\n",
9916 __func__, ctrl_num);
9917 goto err_pdev_add;
9918 }
9919 }
9920
9921 ret = platform_device_add(pdev);
9922 if (ret) {
9923 dev_err(&pdev->dev,
9924 "%s: Cannot add platform device\n",
9925 __func__);
9926 goto err_pdev_add;
9927 }
9928
9929 if (strcmp(node->name, "swr_master") == 0) {
9930 temp = krealloc(swr_ctrl_data,
9931 (ctrl_num + 1) * sizeof(
9932 struct tavil_swr_ctrl_data),
9933 GFP_KERNEL);
9934 if (!temp) {
9935 dev_err(wcd9xxx->dev, "out of memory\n");
9936 ret = -ENOMEM;
9937 goto err_pdev_add;
9938 }
9939 swr_ctrl_data = temp;
9940 swr_ctrl_data[ctrl_num].swr_pdev = pdev;
9941 ctrl_num++;
9942 dev_dbg(&pdev->dev,
9943 "%s: Added soundwire ctrl device(s)\n",
9944 __func__);
9945 tavil->swr.ctrl_data = swr_ctrl_data;
9946 }
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +05309947 if (tavil->child_count < WCD934X_CHILD_DEVICES_MAX)
9948 tavil->pdev_child_devices[tavil->child_count++] = pdev;
9949 else
9950 goto err_mem;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05309951 }
9952
9953 return;
9954
9955err_pdev_add:
9956 platform_device_put(pdev);
9957err_mem:
9958 return;
9959}
9960
9961static int __tavil_enable_efuse_sensing(struct tavil_priv *tavil)
9962{
9963 int val, rc;
9964
9965 WCD9XXX_V2_BG_CLK_LOCK(tavil->resmgr);
9966 __tavil_cdc_mclk_enable_locked(tavil, true);
9967
9968 regmap_update_bits(tavil->wcd9xxx->regmap,
9969 WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x10);
9970 regmap_update_bits(tavil->wcd9xxx->regmap,
9971 WCD934X_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
9972 /*
9973 * 5ms sleep required after enabling efuse control
9974 * before checking the status.
9975 */
9976 usleep_range(5000, 5500);
9977 wcd_resmgr_set_sido_input_src(tavil->resmgr,
9978 SIDO_SOURCE_RCO_BG);
9979
9980 WCD9XXX_V2_BG_CLK_UNLOCK(tavil->resmgr);
9981
9982 rc = regmap_read(tavil->wcd9xxx->regmap,
9983 WCD934X_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
9984 if (rc || (!(val & 0x01)))
9985 WARN(1, "%s: Efuse sense is not complete val=%x, ret=%d\n",
9986 __func__, val, rc);
9987
9988 __tavil_cdc_mclk_enable(tavil, false);
9989
9990 return rc;
9991}
9992
9993static void ___tavil_get_codec_fine_version(struct tavil_priv *tavil)
9994{
9995 int val1, val2, version;
9996 struct regmap *regmap;
9997 u16 id_minor;
9998 u32 version_mask = 0;
9999
10000 regmap = tavil->wcd9xxx->regmap;
10001 version = tavil->wcd9xxx->version;
10002 id_minor = tavil->wcd9xxx->codec_type->id_minor;
10003
10004 regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT14, &val1);
10005 regmap_read(regmap, WCD934X_CHIP_TIER_CTRL_EFUSE_VAL_OUT15, &val2);
10006
10007 dev_dbg(tavil->dev, "%s: chip version :0x%x 0x:%x\n",
10008 __func__, val1, val2);
10009
10010 version_mask |= (!!((u8)val1 & 0x80)) << DSD_DISABLED_MASK;
10011 version_mask |= (!!((u8)val2 & 0x01)) << SLNQ_DISABLED_MASK;
10012
10013 switch (version_mask) {
10014 case DSD_DISABLED | SLNQ_DISABLED:
10015 if (id_minor == cpu_to_le16(0))
10016 version = TAVIL_VERSION_WCD9340_1_0;
10017 else if (id_minor == cpu_to_le16(0x01))
10018 version = TAVIL_VERSION_WCD9340_1_1;
10019 break;
10020 case SLNQ_DISABLED:
10021 if (id_minor == cpu_to_le16(0))
10022 version = TAVIL_VERSION_WCD9341_1_0;
10023 else if (id_minor == cpu_to_le16(0x01))
10024 version = TAVIL_VERSION_WCD9341_1_1;
10025 break;
10026 }
10027
10028 tavil->wcd9xxx->version = version;
10029 tavil->wcd9xxx->codec_type->version = version;
10030}
10031
10032/*
10033 * tavil_get_wcd_dsp_cntl: Get the reference to wcd_dsp_cntl
10034 * @dev: Device pointer for codec device
10035 *
10036 * This API gets the reference to codec's struct wcd_dsp_cntl
10037 */
10038struct wcd_dsp_cntl *tavil_get_wcd_dsp_cntl(struct device *dev)
10039{
10040 struct platform_device *pdev;
10041 struct tavil_priv *tavil;
10042
10043 if (!dev) {
10044 pr_err("%s: Invalid device\n", __func__);
10045 return NULL;
10046 }
10047
10048 pdev = to_platform_device(dev);
10049 tavil = platform_get_drvdata(pdev);
10050
10051 return tavil->wdsp_cntl;
10052}
10053EXPORT_SYMBOL(tavil_get_wcd_dsp_cntl);
10054
10055static int tavil_probe(struct platform_device *pdev)
10056{
10057 int ret = 0;
10058 struct tavil_priv *tavil;
10059 struct clk *wcd_ext_clk;
10060 struct wcd9xxx_resmgr_v2 *resmgr;
10061 struct wcd9xxx_power_region *cdc_pwr;
10062
10063 tavil = devm_kzalloc(&pdev->dev, sizeof(struct tavil_priv),
10064 GFP_KERNEL);
10065 if (!tavil)
10066 return -ENOMEM;
10067
10068 platform_set_drvdata(pdev, tavil);
10069
10070 tavil->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
10071 tavil->dev = &pdev->dev;
10072 INIT_DELAYED_WORK(&tavil->power_gate_work, tavil_codec_power_gate_work);
10073 mutex_init(&tavil->power_lock);
10074 INIT_WORK(&tavil->tavil_add_child_devices_work,
10075 tavil_add_child_devices);
10076 mutex_init(&tavil->micb_lock);
10077 mutex_init(&tavil->swr.read_mutex);
10078 mutex_init(&tavil->swr.write_mutex);
10079 mutex_init(&tavil->swr.clk_mutex);
10080 mutex_init(&tavil->codec_mutex);
10081 mutex_init(&tavil->svs_mutex);
10082
10083 /*
10084 * Codec hardware by default comes up in SVS mode.
10085 * Initialize the svs_ref_cnt to 1 to reflect the hardware
10086 * state in the driver.
10087 */
10088 tavil->svs_ref_cnt = 1;
10089
10090 cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
10091 GFP_KERNEL);
10092 if (!cdc_pwr) {
10093 ret = -ENOMEM;
10094 goto err_resmgr;
10095 }
10096 tavil->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
10097 cdc_pwr->pwr_collapse_reg_min = WCD934X_DIG_CORE_REG_MIN;
10098 cdc_pwr->pwr_collapse_reg_max = WCD934X_DIG_CORE_REG_MAX;
10099 wcd9xxx_set_power_state(tavil->wcd9xxx,
10100 WCD_REGION_POWER_COLLAPSE_REMOVE,
10101 WCD9XXX_DIG_CORE_REGION_1);
10102 /*
10103 * Init resource manager so that if child nodes such as SoundWire
10104 * requests for clock, resource manager can honor the request
10105 */
10106 resmgr = wcd_resmgr_init(&tavil->wcd9xxx->core_res, NULL);
10107 if (IS_ERR(resmgr)) {
10108 ret = PTR_ERR(resmgr);
10109 dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
10110 __func__);
10111 goto err_resmgr;
10112 }
10113 tavil->resmgr = resmgr;
10114 tavil->swr.plat_data.handle = (void *) tavil;
10115 tavil->swr.plat_data.read = tavil_swrm_read;
10116 tavil->swr.plat_data.write = tavil_swrm_write;
10117 tavil->swr.plat_data.bulk_write = tavil_swrm_bulk_write;
10118 tavil->swr.plat_data.clk = tavil_swrm_clock;
10119 tavil->swr.plat_data.handle_irq = tavil_swrm_handle_irq;
10120 tavil->swr.spkr_gain_offset = WCD934X_RX_GAIN_OFFSET_0_DB;
10121
10122 /* Register for Clock */
10123 wcd_ext_clk = clk_get(tavil->wcd9xxx->dev, "wcd_clk");
10124 if (IS_ERR(wcd_ext_clk)) {
10125 dev_err(tavil->wcd9xxx->dev, "%s: clk get %s failed\n",
10126 __func__, "wcd_ext_clk");
10127 goto err_clk;
10128 }
10129 tavil->wcd_ext_clk = wcd_ext_clk;
10130 set_bit(AUDIO_NOMINAL, &tavil->status_mask);
10131 /* Update codec register default values */
10132 dev_dbg(&pdev->dev, "%s: MCLK Rate = %x\n", __func__,
10133 tavil->wcd9xxx->mclk_rate);
10134 if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_12P288MHZ)
10135 regmap_update_bits(tavil->wcd9xxx->regmap,
10136 WCD934X_CODEC_RPM_CLK_MCLK_CFG,
10137 0x03, 0x00);
10138 else if (tavil->wcd9xxx->mclk_rate == WCD934X_MCLK_CLK_9P6MHZ)
10139 regmap_update_bits(tavil->wcd9xxx->regmap,
10140 WCD934X_CODEC_RPM_CLK_MCLK_CFG,
10141 0x03, 0x01);
10142 tavil_update_reg_defaults(tavil);
10143 __tavil_enable_efuse_sensing(tavil);
10144 ___tavil_get_codec_fine_version(tavil);
10145 tavil_update_cpr_defaults(tavil);
10146
10147 /* Register with soc framework */
10148 ret = snd_soc_register_codec(&pdev->dev, &soc_codec_dev_tavil,
10149 tavil_dai, ARRAY_SIZE(tavil_dai));
10150 if (ret) {
10151 dev_err(&pdev->dev, "%s: Codec registration failed\n",
10152 __func__);
10153 goto err_cdc_reg;
10154 }
10155 schedule_work(&tavil->tavil_add_child_devices_work);
10156
10157 return ret;
10158
10159err_cdc_reg:
10160 clk_put(tavil->wcd_ext_clk);
10161err_clk:
10162 wcd_resmgr_remove(tavil->resmgr);
10163err_resmgr:
10164 mutex_destroy(&tavil->micb_lock);
10165 mutex_destroy(&tavil->svs_mutex);
10166 mutex_destroy(&tavil->codec_mutex);
10167 mutex_destroy(&tavil->swr.read_mutex);
10168 mutex_destroy(&tavil->swr.write_mutex);
10169 mutex_destroy(&tavil->swr.clk_mutex);
10170 devm_kfree(&pdev->dev, tavil);
10171
10172 return ret;
10173}
10174
10175static int tavil_remove(struct platform_device *pdev)
10176{
10177 struct tavil_priv *tavil;
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +053010178 int count = 0;
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053010179
10180 tavil = platform_get_drvdata(pdev);
10181 if (!tavil)
10182 return -EINVAL;
10183
Laxminath Kasam8f7ccc22017-08-28 17:35:04 +053010184 /* do dsd deinit before codec->component->regmap becomes freed */
10185 if (tavil->dsd_config) {
10186 tavil_dsd_deinit(tavil->dsd_config);
10187 tavil->dsd_config = NULL;
10188 }
10189
10190 if (tavil->spi)
10191 spi_unregister_device(tavil->spi);
10192 for (count = 0; count < tavil->child_count &&
10193 count < WCD934X_CHILD_DEVICES_MAX; count++)
10194 platform_device_unregister(tavil->pdev_child_devices[count]);
10195
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053010196 mutex_destroy(&tavil->micb_lock);
10197 mutex_destroy(&tavil->svs_mutex);
10198 mutex_destroy(&tavil->codec_mutex);
10199 mutex_destroy(&tavil->swr.read_mutex);
10200 mutex_destroy(&tavil->swr.write_mutex);
10201 mutex_destroy(&tavil->swr.clk_mutex);
10202
10203 snd_soc_unregister_codec(&pdev->dev);
10204 clk_put(tavil->wcd_ext_clk);
10205 wcd_resmgr_remove(tavil->resmgr);
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053010206 devm_kfree(&pdev->dev, tavil);
10207 return 0;
10208}
10209
10210static struct platform_driver tavil_codec_driver = {
10211 .probe = tavil_probe,
10212 .remove = tavil_remove,
10213 .driver = {
10214 .name = "tavil_codec",
10215 .owner = THIS_MODULE,
10216#ifdef CONFIG_PM
10217 .pm = &tavil_pm_ops,
10218#endif
10219 },
10220};
10221
10222module_platform_driver(tavil_codec_driver);
10223
10224MODULE_DESCRIPTION("Tavil Codec driver");
10225MODULE_LICENSE("GPL v2");