blob: e7d7c797dd9e2b77c382889032c0fe81d7fcb5e4 [file] [log] [blame]
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +05301/* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/irq.h>
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/slab.h>
17#include <linux/io.h>
18#include <linux/interrupt.h>
19#include <linux/platform_device.h>
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053020#include <linux/delay.h>
21#include <linux/kthread.h>
22#include <linux/clk.h>
23#include <linux/pm_runtime.h>
24#include <linux/of.h>
25#include <linux/debugfs.h>
26#include <linux/uaccess.h>
Laxminath Kasam605b42f2017-08-01 22:02:15 +053027#include <soc/soundwire.h>
28#include <soc/swr-wcd.h>
Asish Bhattacharya8e2277f2017-07-20 18:31:55 +053029#include "swrm_registers.h"
30#include "swr-wcd-ctrl.h"
31
32#define SWR_BROADCAST_CMD_ID 0x0F
33#define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
34#define SWR_DEV_ID_MASK 0xFFFFFFFF
35#define SWR_REG_VAL_PACK(data, dev, id, reg) \
36 ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
37
38/* pm runtime auto suspend timer in msecs */
39static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
40module_param(auto_suspend_timer, int, 0664);
41MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
42
43static u8 mstr_ports[] = {100, 101, 102, 103, 104, 105, 106, 107};
44static u8 mstr_port_type[] = {SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
45 SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
46 SWR_VISENSE_PORT, SWR_VISENSE_PORT};
47
48struct usecase uc[] = {
49 {0, 0, 0}, /* UC0: no ports */
50 {1, 1, 2400}, /* UC1: Spkr */
51 {1, 4, 600}, /* UC2: Compander */
52 {1, 2, 300}, /* UC3: Smart Boost */
53 {1, 2, 1200}, /* UC4: VI Sense */
54 {4, 9, 4500}, /* UC5: Spkr + Comp + SB + VI */
55 {8, 18, 9000}, /* UC6: 2*(Spkr + Comp + SB + VI) */
56 {2, 2, 4800}, /* UC7: 2*Spkr */
57 {2, 5, 3000}, /* UC8: Spkr + Comp */
58 {4, 10, 6000}, /* UC9: 2*(Spkr + Comp) */
59 {3, 7, 3300}, /* UC10: Spkr + Comp + SB */
60 {6, 14, 6600}, /* UC11: 2*(Spkr + Comp + SB) */
61 {2, 3, 2700}, /* UC12: Spkr + SB */
62 {4, 6, 5400}, /* UC13: 2*(Spkr + SB) */
63 {3, 5, 3900}, /* UC14: Spkr + SB + VI */
64 {6, 10, 7800}, /* UC15: 2*(Spkr + SB + VI) */
65 {2, 3, 3600}, /* UC16: Spkr + VI */
66 {4, 6, 7200}, /* UC17: 2*(Spkr + VI) */
67 {3, 7, 4200}, /* UC18: Spkr + Comp + VI */
68 {6, 14, 8400}, /* UC19: 2*(Spkr + Comp + VI) */
69};
70#define MAX_USECASE ARRAY_SIZE(uc)
71
72struct port_params pp[MAX_USECASE][SWR_MSTR_PORT_LEN] = {
73 /* UC 0 */
74 {
75 {0, 0, 0},
76 },
77 /* UC 1 */
78 {
79 {7, 1, 0},
80 },
81 /* UC 2 */
82 {
83 {31, 2, 0},
84 },
85 /* UC 3 */
86 {
87 {63, 12, 31},
88 },
89 /* UC 4 */
90 {
91 {15, 7, 0},
92 },
93 /* UC 5 */
94 {
95 {7, 1, 0},
96 {31, 2, 0},
97 {63, 12, 31},
98 {15, 7, 0},
99 },
100 /* UC 6 */
101 {
102 {7, 1, 0},
103 {31, 2, 0},
104 {63, 12, 31},
105 {15, 7, 0},
106 {7, 6, 0},
107 {31, 18, 0},
108 {63, 13, 31},
109 {15, 10, 0},
110 },
111 /* UC 7 */
112 {
113 {7, 1, 0},
114 {7, 6, 0},
115
116 },
117 /* UC 8 */
118 {
119 {7, 1, 0},
120 {31, 2, 0},
121 },
122 /* UC 9 */
123 {
124 {7, 1, 0},
125 {31, 2, 0},
126 {7, 6, 0},
127 {31, 18, 0},
128 },
129 /* UC 10 */
130 {
131 {7, 1, 0},
132 {31, 2, 0},
133 {63, 12, 31},
134 },
135 /* UC 11 */
136 {
137 {7, 1, 0},
138 {31, 2, 0},
139 {63, 12, 31},
140 {7, 6, 0},
141 {31, 18, 0},
142 {63, 13, 31},
143 },
144 /* UC 12 */
145 {
146 {7, 1, 0},
147 {63, 12, 31},
148 },
149 /* UC 13 */
150 {
151 {7, 1, 0},
152 {63, 12, 31},
153 {7, 6, 0},
154 {63, 13, 31},
155 },
156 /* UC 14 */
157 {
158 {7, 1, 0},
159 {63, 12, 31},
160 {15, 7, 0},
161 },
162 /* UC 15 */
163 {
164 {7, 1, 0},
165 {63, 12, 31},
166 {15, 7, 0},
167 {7, 6, 0},
168 {63, 13, 31},
169 {15, 10, 0},
170 },
171 /* UC 16 */
172 {
173 {7, 1, 0},
174 {15, 7, 0},
175 },
176 /* UC 17 */
177 {
178 {7, 1, 0},
179 {15, 7, 0},
180 {7, 6, 0},
181 {15, 10, 0},
182 },
183 /* UC 18 */
184 {
185 {7, 1, 0},
186 {31, 2, 0},
187 {15, 7, 0},
188 },
189 /* UC 19 */
190 {
191 {7, 1, 0},
192 {31, 2, 0},
193 {15, 7, 0},
194 {7, 6, 0},
195 {31, 18, 0},
196 {15, 10, 0},
197 },
198};
199
200enum {
201 SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
202 SWR_ATTACHED_OK, /* Device is attached */
203 SWR_ALERT, /* Device alters master for any interrupts */
204 SWR_RESERVED, /* Reserved */
205};
206
207#define SWRM_MAX_PORT_REG 40
208#define SWRM_MAX_INIT_REG 8
209
210#define SWR_MSTR_MAX_REG_ADDR 0x1740
211#define SWR_MSTR_START_REG_ADDR 0x00
212#define SWR_MSTR_MAX_BUF_LEN 32
213#define BYTES_PER_LINE 12
214#define SWR_MSTR_RD_BUF_LEN 8
215#define SWR_MSTR_WR_BUF_LEN 32
216
217static void swrm_copy_data_port_config(struct swr_master *master,
218 u8 inactive_bank);
219static struct swr_mstr_ctrl *dbgswrm;
220static struct dentry *debugfs_swrm_dent;
221static struct dentry *debugfs_peek;
222static struct dentry *debugfs_poke;
223static struct dentry *debugfs_reg_dump;
224static unsigned int read_data;
225
226
227static bool swrm_is_msm_variant(int val)
228{
229 return (val == SWRM_VERSION_1_3);
230}
231
232static int swrm_debug_open(struct inode *inode, struct file *file)
233{
234 file->private_data = inode->i_private;
235 return 0;
236}
237
238static int get_parameters(char *buf, u32 *param1, int num_of_par)
239{
240 char *token;
241 int base, cnt;
242
243 token = strsep(&buf, " ");
244 for (cnt = 0; cnt < num_of_par; cnt++) {
245 if (token) {
246 if ((token[1] == 'x') || (token[1] == 'X'))
247 base = 16;
248 else
249 base = 10;
250
251 if (kstrtou32(token, base, &param1[cnt]) != 0)
252 return -EINVAL;
253
254 token = strsep(&buf, " ");
255 } else
256 return -EINVAL;
257 }
258 return 0;
259}
260
261static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
262 loff_t *ppos)
263{
264 int i, reg_val, len;
265 ssize_t total = 0;
266 char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
267
268 if (!ubuf || !ppos)
269 return 0;
270
271 for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
272 i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
273 reg_val = dbgswrm->read(dbgswrm->handle, i);
274 len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
275 if ((total + len) >= count - 1)
276 break;
277 if (copy_to_user((ubuf + total), tmp_buf, len)) {
278 pr_err("%s: fail to copy reg dump\n", __func__);
279 total = -EFAULT;
280 goto copy_err;
281 }
282 *ppos += len;
283 total += len;
284 }
285
286copy_err:
287 return total;
288}
289
290static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
291 size_t count, loff_t *ppos)
292{
293 char lbuf[SWR_MSTR_RD_BUF_LEN];
294 char *access_str;
295 ssize_t ret_cnt;
296
297 if (!count || !file || !ppos || !ubuf)
298 return -EINVAL;
299
300 access_str = file->private_data;
301 if (*ppos < 0)
302 return -EINVAL;
303
304 if (!strcmp(access_str, "swrm_peek")) {
305 snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
306 ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
307 strnlen(lbuf, 7));
308 } else if (!strcmp(access_str, "swrm_reg_dump")) {
309 ret_cnt = swrm_reg_show(ubuf, count, ppos);
310 } else {
311 pr_err("%s: %s not permitted to read\n", __func__, access_str);
312 ret_cnt = -EPERM;
313 }
314 return ret_cnt;
315}
316
317static ssize_t swrm_debug_write(struct file *filp,
318 const char __user *ubuf, size_t cnt, loff_t *ppos)
319{
320 char lbuf[SWR_MSTR_WR_BUF_LEN];
321 int rc;
322 u32 param[5];
323 char *access_str;
324
325 if (!filp || !ppos || !ubuf)
326 return -EINVAL;
327
328 access_str = filp->private_data;
329 if (cnt > sizeof(lbuf) - 1)
330 return -EINVAL;
331
332 rc = copy_from_user(lbuf, ubuf, cnt);
333 if (rc)
334 return -EFAULT;
335
336 lbuf[cnt] = '\0';
337 if (!strcmp(access_str, "swrm_poke")) {
338 /* write */
339 rc = get_parameters(lbuf, param, 2);
340 if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
341 (param[1] <= 0xFFFFFFFF) &&
342 (rc == 0))
343 rc = dbgswrm->write(dbgswrm->handle, param[0],
344 param[1]);
345 else
346 rc = -EINVAL;
347 } else if (!strcmp(access_str, "swrm_peek")) {
348 /* read */
349 rc = get_parameters(lbuf, param, 1);
350 if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
351 read_data = dbgswrm->read(dbgswrm->handle, param[0]);
352 else
353 rc = -EINVAL;
354 }
355 if (rc == 0)
356 rc = cnt;
357 else
358 pr_err("%s: rc = %d\n", __func__, rc);
359
360 return rc;
361}
362
363static const struct file_operations swrm_debug_ops = {
364 .open = swrm_debug_open,
365 .write = swrm_debug_write,
366 .read = swrm_debug_read,
367};
368
369static int swrm_set_ch_map(struct swr_mstr_ctrl *swrm, void *data)
370{
371 struct swr_mstr_port *pinfo = (struct swr_mstr_port *)data;
372
373 swrm->mstr_port = kzalloc(sizeof(struct swr_mstr_port), GFP_KERNEL);
374 if (swrm->mstr_port == NULL)
375 return -ENOMEM;
376 swrm->mstr_port->num_port = pinfo->num_port;
377 swrm->mstr_port->port = kzalloc((pinfo->num_port * sizeof(u8)),
378 GFP_KERNEL);
379 if (!swrm->mstr_port->port) {
380 kfree(swrm->mstr_port);
381 swrm->mstr_port = NULL;
382 return -ENOMEM;
383 }
384 memcpy(swrm->mstr_port->port, pinfo->port, pinfo->num_port);
385 return 0;
386}
387
388static bool swrm_is_port_en(struct swr_master *mstr)
389{
390 return !!(mstr->num_port);
391}
392
393static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
394{
395 if (!swrm->clk || !swrm->handle)
396 return -EINVAL;
397
398 if (enable) {
399 swrm->clk(swrm->handle, true);
400 swrm->state = SWR_MSTR_UP;
401 } else {
402 swrm->clk(swrm->handle, false);
403 swrm->state = SWR_MSTR_DOWN;
404 }
405 return 0;
406}
407
408static int swrm_get_port_config(struct swr_master *master)
409{
410 u32 ch_rate = 0;
411 u32 num_ch = 0;
412 int i, uc_idx;
413 u32 portcount = 0;
414
415 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
416 if (master->port[i].port_en) {
417 ch_rate += master->port[i].ch_rate;
418 num_ch += master->port[i].num_ch;
419 portcount++;
420 }
421 }
422 for (i = 0; i < ARRAY_SIZE(uc); i++) {
423 if ((uc[i].num_port == portcount) &&
424 (uc[i].num_ch == num_ch) &&
425 (uc[i].chrate == ch_rate)) {
426 uc_idx = i;
427 break;
428 }
429 }
430
431 if (i >= ARRAY_SIZE(uc)) {
432 dev_err(&master->dev,
433 "%s: usecase port:%d, num_ch:%d, chrate:%d not found\n",
434 __func__, master->num_port, num_ch, ch_rate);
435 return -EINVAL;
436 }
437 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
438 if (master->port[i].port_en) {
439 master->port[i].sinterval = pp[uc_idx][i].si;
440 master->port[i].offset1 = pp[uc_idx][i].off1;
441 master->port[i].offset2 = pp[uc_idx][i].off2;
442 }
443 }
444 return 0;
445}
446
447static int swrm_get_master_port(u8 *mstr_port_id, u8 slv_port_id)
448{
449 int i;
450
451 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
452 if (mstr_ports[i] == slv_port_id) {
453 *mstr_port_id = i;
454 return 0;
455 }
456 }
457 return -EINVAL;
458}
459
460static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
461 u8 dev_addr, u16 reg_addr)
462{
463 u32 val;
464 u8 id = *cmd_id;
465
466 if (id != SWR_BROADCAST_CMD_ID) {
467 if (id < 14)
468 id += 1;
469 else
470 id = 0;
471 *cmd_id = id;
472 }
473 val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
474
475 return val;
476}
477
478static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
479 u8 dev_addr, u8 cmd_id, u16 reg_addr,
480 u32 len)
481{
482 u32 val;
483 int ret = 0;
484
485 val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
486 ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_RD_CMD, val);
487 if (ret < 0) {
488 dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
489 __func__, val, ret);
490 goto err;
491 }
492 *cmd_data = swrm->read(swrm->handle, SWRM_CMD_FIFO_RD_FIFO_ADDR);
493 dev_dbg(swrm->dev,
494 "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
495 __func__, reg_addr, cmd_id, dev_addr, *cmd_data);
496err:
497 return ret;
498}
499
500static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
501 u8 dev_addr, u8 cmd_id, u16 reg_addr)
502{
503 u32 val;
504 int ret = 0;
505
506 if (!cmd_id)
507 val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
508 dev_addr, reg_addr);
509 else
510 val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
511 dev_addr, reg_addr);
512
513 dev_dbg(swrm->dev,
514 "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
515 __func__, reg_addr, cmd_id, dev_addr, cmd_data);
516 ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_WR_CMD, val);
517 if (ret < 0) {
518 dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
519 __func__, val, ret);
520 goto err;
521 }
522 if (cmd_id == 0xF) {
523 /*
524 * sleep for 10ms for MSM soundwire variant to allow broadcast
525 * command to complete.
526 */
527 if (swrm_is_msm_variant(swrm->version))
528 usleep_range(10000, 10100);
529 else
530 wait_for_completion_timeout(&swrm->broadcast,
531 (2 * HZ/10));
532 }
533err:
534 return ret;
535}
536
537static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
538 void *buf, u32 len)
539{
540 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
541 int ret = 0;
542 int val;
543 u8 *reg_val = (u8 *)buf;
544
545 if (!swrm) {
546 dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
547 return -EINVAL;
548 }
549
550 if (dev_num)
551 ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
552 len);
553 else
554 val = swrm->read(swrm->handle, reg_addr);
555
556 if (!ret)
557 *reg_val = (u8)val;
558
559 pm_runtime_mark_last_busy(&swrm->pdev->dev);
560
561 return ret;
562}
563
564static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
565 const void *buf)
566{
567 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
568 int ret = 0;
569 u8 reg_val = *(u8 *)buf;
570
571 if (!swrm) {
572 dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
573 return -EINVAL;
574 }
575
576 if (dev_num)
577 ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
578 else
579 ret = swrm->write(swrm->handle, reg_addr, reg_val);
580
581 pm_runtime_mark_last_busy(&swrm->pdev->dev);
582
583 return ret;
584}
585
586static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
587 const void *buf, size_t len)
588{
589 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
590 int ret = 0;
591 int i;
592 u32 *val;
593 u32 *swr_fifo_reg;
594
595 if (!swrm || !swrm->handle) {
596 dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
597 return -EINVAL;
598 }
599 if (len <= 0)
600 return -EINVAL;
601
602 if (dev_num) {
603 swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
604 if (!swr_fifo_reg) {
605 ret = -ENOMEM;
606 goto err;
607 }
608 val = kcalloc(len, sizeof(u32), GFP_KERNEL);
609 if (!val) {
610 ret = -ENOMEM;
611 goto mem_fail;
612 }
613
614 for (i = 0; i < len; i++) {
615 val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
616 ((u8 *)buf)[i],
617 dev_num,
618 ((u16 *)reg)[i]);
619 swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
620 }
621 ret = swrm->bulk_write(swrm->handle, swr_fifo_reg, val, len);
622 if (ret) {
623 dev_err(&master->dev, "%s: bulk write failed\n",
624 __func__);
625 ret = -EINVAL;
626 }
627 } else {
628 dev_err(&master->dev,
629 "%s: No support of Bulk write for master regs\n",
630 __func__);
631 ret = -EINVAL;
632 goto err;
633 }
634 kfree(val);
635mem_fail:
636 kfree(swr_fifo_reg);
637err:
638 pm_runtime_mark_last_busy(&swrm->pdev->dev);
639 return ret;
640}
641
642static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
643{
644 return (swrm->read(swrm->handle, SWRM_MCP_STATUS) &
645 SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
646}
647
648static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
649 u8 row, u8 col)
650{
651 swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
652 SWRS_SCP_FRAME_CTRL_BANK(bank));
653}
654
655static struct swr_port_info *swrm_get_port(struct swr_master *master,
656 u8 port_id)
657{
658 int i;
659 struct swr_port_info *port = NULL;
660
661 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
662 port = &master->port[i];
663 if (port->port_id == port_id) {
664 dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
665 __func__, port_id, i);
666 return port;
667 }
668 }
669
670 return NULL;
671}
672
673static struct swr_port_info *swrm_get_avail_port(struct swr_master *master)
674{
675 int i;
676 struct swr_port_info *port = NULL;
677
678 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
679 port = &master->port[i];
680 if (port->port_en)
681 continue;
682
683 dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
684 __func__, port->port_id, i);
685 return port;
686 }
687
688 return NULL;
689}
690
691static struct swr_port_info *swrm_get_enabled_port(struct swr_master *master,
692 u8 port_id)
693{
694 int i;
695 struct swr_port_info *port = NULL;
696
697 for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
698 port = &master->port[i];
699 if ((port->port_id == port_id) && (port->port_en == true))
700 break;
701 }
702 if (i == SWR_MSTR_PORT_LEN)
703 port = NULL;
704 return port;
705}
706
707static bool swrm_remove_from_group(struct swr_master *master)
708{
709 struct swr_device *swr_dev;
710 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
711 bool is_removed = false;
712
713 if (!swrm)
714 goto end;
715
716 mutex_lock(&swrm->mlock);
717 if ((swrm->num_rx_chs > 1) &&
718 (swrm->num_rx_chs == swrm->num_cfg_devs)) {
719 list_for_each_entry(swr_dev, &master->devices,
720 dev_list) {
721 swr_dev->group_id = SWR_GROUP_NONE;
722 master->gr_sid = 0;
723 }
724 is_removed = true;
725 }
726 mutex_unlock(&swrm->mlock);
727
728end:
729 return is_removed;
730}
731
732static void swrm_cleanup_disabled_data_ports(struct swr_master *master,
733 u8 bank)
734{
735 u32 value;
736 struct swr_port_info *port;
737 int i;
738 int port_type;
739 struct swrm_mports *mport, *mport_next = NULL;
740 int port_disable_cnt = 0;
741 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
742
743 if (!swrm) {
744 pr_err("%s: swrm is null\n", __func__);
745 return;
746 }
747
748 dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
749 master->num_port);
750
751 mport = list_first_entry_or_null(&swrm->mport_list,
752 struct swrm_mports,
753 list);
754 if (!mport) {
755 dev_err(swrm->dev, "%s: list is empty\n", __func__);
756 return;
757 }
758
759 for (i = 0; i < master->num_port; i++) {
760 port = swrm_get_port(master, mstr_ports[mport->id]);
761 if (!port || port->ch_en)
762 goto inc_loop;
763
764 port_disable_cnt++;
765 port_type = mstr_port_type[mport->id];
766 value = ((port->ch_en)
767 << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
768 value |= ((port->offset2)
769 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
770 value |= ((port->offset1)
771 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
772 value |= port->sinterval;
773
774 swrm->write(swrm->handle,
775 SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank),
776 value);
777 swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
778 SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
779
780 dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
781 __func__, mport->id,
782 (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
783
784inc_loop:
785 mport_next = list_next_entry(mport, list);
786 if (port && !port->ch_en) {
787 list_del(&mport->list);
788 kfree(mport);
789 }
790 if (!mport_next) {
791 dev_err(swrm->dev, "%s: end of list\n", __func__);
792 break;
793 }
794 mport = mport_next;
795 }
796 master->num_port -= port_disable_cnt;
797
798 dev_dbg(swrm->dev, "%s:disable ports: %d, active ports (rem): %d\n",
799 __func__, port_disable_cnt, master->num_port);
800}
801
802static void swrm_slvdev_datapath_control(struct swr_master *master,
803 bool enable)
804{
805 u8 bank;
806 u32 value, n_col;
807 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
808 int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
809 SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
810 SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
811 u8 inactive_bank;
812
813 if (!swrm) {
814 pr_err("%s: swrm is null\n", __func__);
815 return;
816 }
817
818 bank = get_inactive_bank_num(swrm);
819
820 dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
821 __func__, enable, swrm->num_cfg_devs);
822
823 if (enable) {
824 /* set Row = 48 and col = 16 */
825 n_col = SWR_MAX_COL;
826 } else {
827 /*
828 * Do not change to 48x2 if number of channels configured
829 * as stereo and if disable datapath is called for the
830 * first slave device
831 */
832 if (swrm->num_cfg_devs > 0)
833 n_col = SWR_MAX_COL;
834 else
835 n_col = SWR_MIN_COL;
836
837 /*
838 * All ports are already disabled, no need to perform
839 * bank-switch and copy operation. This case can arise
840 * when speaker channels are enabled in stereo mode with
841 * BROADCAST and disabled in GROUP_NONE
842 */
843 if (master->num_port == 0)
844 return;
845 }
846
847 value = swrm->read(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
848 value &= (~mask);
849 value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
850 (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
851 (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
852 swrm->write(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
853
854 dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
855 SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
856
857 enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
858
859 inactive_bank = bank ? 0 : 1;
860 if (enable)
861 swrm_copy_data_port_config(master, inactive_bank);
862 else
863 swrm_cleanup_disabled_data_ports(master, inactive_bank);
864
865 if (!swrm_is_port_en(master)) {
866 dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
867 __func__);
868 pm_runtime_mark_last_busy(&swrm->pdev->dev);
869 pm_runtime_put_autosuspend(&swrm->pdev->dev);
870 }
871}
872
873static void swrm_apply_port_config(struct swr_master *master)
874{
875 u8 bank;
876 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
877
878 if (!swrm) {
879 pr_err("%s: Invalid handle to swr controller\n",
880 __func__);
881 return;
882 }
883
884 bank = get_inactive_bank_num(swrm);
885 dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
886 __func__, bank, master->num_port);
887
888
889 swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
890 SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
891
892 swrm_copy_data_port_config(master, bank);
893}
894
895static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
896{
897 u32 value;
898 struct swr_port_info *port;
899 int i;
900 int port_type;
901 struct swrm_mports *mport;
902 u32 reg[SWRM_MAX_PORT_REG];
903 u32 val[SWRM_MAX_PORT_REG];
904 int len = 0;
905 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
906
907 if (!swrm) {
908 pr_err("%s: swrm is null\n", __func__);
909 return;
910 }
911
912 dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
913 master->num_port);
914
915 mport = list_first_entry_or_null(&swrm->mport_list,
916 struct swrm_mports,
917 list);
918 if (!mport) {
919 dev_err(swrm->dev, "%s: list is empty\n", __func__);
920 return;
921 }
922 for (i = 0; i < master->num_port; i++) {
923
924 port = swrm_get_enabled_port(master, mstr_ports[mport->id]);
925 if (!port)
926 continue;
927 port_type = mstr_port_type[mport->id];
928 if (!port->dev_id || (port->dev_id > master->num_dev)) {
929 dev_dbg(swrm->dev, "%s: invalid device id = %d\n",
930 __func__, port->dev_id);
931 continue;
932 }
933 value = ((port->ch_en)
934 << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
935 value |= ((port->offset2)
936 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
937 value |= ((port->offset1)
938 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
939 value |= port->sinterval;
940
941 reg[len] = SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank);
942 val[len++] = value;
943
944 dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
945 __func__, mport->id,
946 (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
947
948 reg[len] = SWRM_CMD_FIFO_WR_CMD;
949 val[len++] = SWR_REG_VAL_PACK(port->ch_en, port->dev_id, 0x00,
950 SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
951
952 reg[len] = SWRM_CMD_FIFO_WR_CMD;
953 val[len++] = SWR_REG_VAL_PACK(port->sinterval,
954 port->dev_id, 0x00,
955 SWRS_DP_SAMPLE_CONTROL_1_BANK(port_type, bank));
956
957 reg[len] = SWRM_CMD_FIFO_WR_CMD;
958 val[len++] = SWR_REG_VAL_PACK(port->offset1,
959 port->dev_id, 0x00,
960 SWRS_DP_OFFSET_CONTROL_1_BANK(port_type, bank));
961
962 if (port_type != 0) {
963 reg[len] = SWRM_CMD_FIFO_WR_CMD;
964 val[len++] = SWR_REG_VAL_PACK(port->offset2,
965 port->dev_id, 0x00,
966 SWRS_DP_OFFSET_CONTROL_2_BANK(port_type,
967 bank));
968 }
969 mport = list_next_entry(mport, list);
970 if (!mport) {
971 dev_err(swrm->dev, "%s: end of list\n", __func__);
972 break;
973 }
974 }
975 swrm->bulk_write(swrm->handle, reg, val, len);
976}
977
978static int swrm_connect_port(struct swr_master *master,
979 struct swr_params *portinfo)
980{
981 int i;
982 struct swr_port_info *port;
983 int ret = 0;
984 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
985 struct swrm_mports *mport;
986 struct list_head *ptr, *next;
987
988 dev_dbg(&master->dev, "%s: enter\n", __func__);
989 if (!portinfo)
990 return -EINVAL;
991
992 if (!swrm) {
993 dev_err(&master->dev,
994 "%s: Invalid handle to swr controller\n",
995 __func__);
996 return -EINVAL;
997 }
998
999 mutex_lock(&swrm->mlock);
1000 if (!swrm_is_port_en(master))
1001 pm_runtime_get_sync(&swrm->pdev->dev);
1002
1003 for (i = 0; i < portinfo->num_port; i++) {
1004 mport = kzalloc(sizeof(struct swrm_mports), GFP_KERNEL);
1005 if (!mport) {
1006 ret = -ENOMEM;
1007 goto mem_fail;
1008 }
1009 ret = swrm_get_master_port(&mport->id,
1010 portinfo->port_id[i]);
1011 if (ret < 0) {
1012 dev_err(&master->dev,
1013 "%s: mstr portid for slv port %d not found\n",
1014 __func__, portinfo->port_id[i]);
1015 goto port_fail;
1016 }
1017 port = swrm_get_avail_port(master);
1018 if (!port) {
1019 dev_err(&master->dev,
1020 "%s: avail ports not found!\n", __func__);
1021 goto port_fail;
1022 }
1023 list_add(&mport->list, &swrm->mport_list);
1024 port->dev_id = portinfo->dev_id;
1025 port->port_id = portinfo->port_id[i];
1026 port->num_ch = portinfo->num_ch[i];
1027 port->ch_rate = portinfo->ch_rate[i];
1028 port->ch_en = portinfo->ch_en[i];
1029 port->port_en = true;
1030 dev_dbg(&master->dev,
1031 "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
1032 __func__, mport->id, port->port_id, port->ch_rate,
1033 port->num_ch);
1034 }
1035 master->num_port += portinfo->num_port;
1036 if (master->num_port >= SWR_MSTR_PORT_LEN)
1037 master->num_port = SWR_MSTR_PORT_LEN;
1038
1039 swrm_get_port_config(master);
1040 swr_port_response(master, portinfo->tid);
1041 swrm->num_cfg_devs += 1;
1042 dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d\n",
1043 __func__, swrm->num_cfg_devs, swrm->num_rx_chs);
1044 if (swrm->num_rx_chs > 1) {
1045 if (swrm->num_rx_chs == swrm->num_cfg_devs)
1046 swrm_apply_port_config(master);
1047 } else {
1048 swrm_apply_port_config(master);
1049 }
1050 mutex_unlock(&swrm->mlock);
1051 return 0;
1052
1053port_fail:
1054 kfree(mport);
1055mem_fail:
1056 list_for_each_safe(ptr, next, &swrm->mport_list) {
1057 mport = list_entry(ptr, struct swrm_mports, list);
1058 for (i = 0; i < portinfo->num_port; i++) {
1059 if (portinfo->port_id[i] == mstr_ports[mport->id]) {
1060 port = swrm_get_port(master,
1061 portinfo->port_id[i]);
1062 if (port)
1063 port->ch_en = false;
1064 list_del(&mport->list);
1065 kfree(mport);
1066 break;
1067 }
1068 }
1069 }
1070 mutex_unlock(&swrm->mlock);
1071 return ret;
1072}
1073
1074static int swrm_disconnect_port(struct swr_master *master,
1075 struct swr_params *portinfo)
1076{
1077 int i;
1078 struct swr_port_info *port;
1079 u8 bank;
1080 u32 value;
1081 int ret = 0;
1082 u8 mport_id = 0;
1083 int port_type = 0;
1084 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
1085
1086 if (!swrm) {
1087 dev_err(&master->dev,
1088 "%s: Invalid handle to swr controller\n",
1089 __func__);
1090 return -EINVAL;
1091 }
1092
1093 if (!portinfo) {
1094 dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
1095 return -EINVAL;
1096 }
1097 mutex_lock(&swrm->mlock);
1098 bank = get_inactive_bank_num(swrm);
1099 for (i = 0; i < portinfo->num_port; i++) {
1100 ret = swrm_get_master_port(&mport_id,
1101 portinfo->port_id[i]);
1102 if (ret < 0) {
1103 dev_err(&master->dev,
1104 "%s: mstr portid for slv port %d not found\n",
1105 __func__, portinfo->port_id[i]);
1106 mutex_unlock(&swrm->mlock);
1107 return -EINVAL;
1108 }
1109 port = swrm_get_enabled_port(master, portinfo->port_id[i]);
1110 if (!port) {
1111 dev_dbg(&master->dev, "%s: port %d already disabled\n",
1112 __func__, portinfo->port_id[i]);
1113 continue;
1114 }
1115 port_type = mstr_port_type[mport_id];
1116 port->dev_id = portinfo->dev_id;
1117 port->port_en = false;
1118 port->ch_en = 0;
1119 value = port->ch_en << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT;
1120 value |= (port->offset2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
1121 value |= (port->offset1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
1122 value |= port->sinterval;
1123
1124
1125 swrm->write(swrm->handle,
1126 SWRM_DP_PORT_CTRL_BANK((mport_id+1), bank),
1127 value);
1128 swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
1129 SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
1130 }
1131
1132 swr_port_response(master, portinfo->tid);
1133 swrm->num_cfg_devs -= 1;
1134 dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d, active ports: %d\n",
1135 __func__, swrm->num_cfg_devs, swrm->num_rx_chs,
1136 master->num_port);
1137 mutex_unlock(&swrm->mlock);
1138
1139 return 0;
1140}
1141
1142static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
1143 int status, u8 *devnum)
1144{
1145 int i;
1146 int new_sts = status;
1147 int ret = SWR_NOT_PRESENT;
1148
1149 if (status != swrm->slave_status) {
1150 for (i = 0; i < (swrm->master.num_dev + 1); i++) {
1151 if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
1152 (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
1153 ret = (status & SWRM_MCP_SLV_STATUS_MASK);
1154 *devnum = i;
1155 break;
1156 }
1157 status >>= 2;
1158 swrm->slave_status >>= 2;
1159 }
1160 swrm->slave_status = new_sts;
1161 }
1162 return ret;
1163}
1164
1165static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
1166{
1167 struct swr_mstr_ctrl *swrm = dev;
1168 u32 value, intr_sts;
1169 int status, chg_sts, i;
1170 u8 devnum = 0;
1171 int ret = IRQ_HANDLED;
1172
1173 pm_runtime_get_sync(&swrm->pdev->dev);
1174 intr_sts = swrm->read(swrm->handle, SWRM_INTERRUPT_STATUS);
1175 intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
1176 for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
1177 value = intr_sts & (1 << i);
1178 if (!value)
1179 continue;
1180
1181 swrm->write(swrm->handle, SWRM_INTERRUPT_CLEAR, value);
1182 switch (value) {
1183 case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
1184 dev_dbg(swrm->dev, "SWR slave pend irq\n");
1185 break;
1186 case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
1187 dev_dbg(swrm->dev, "SWR new slave attached\n");
1188 break;
1189 case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
1190 status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
1191 if (status == swrm->slave_status) {
1192 dev_dbg(swrm->dev,
1193 "%s: No change in slave status: %d\n",
1194 __func__, status);
1195 break;
1196 }
1197 chg_sts = swrm_check_slave_change_status(swrm, status,
1198 &devnum);
1199 switch (chg_sts) {
1200 case SWR_NOT_PRESENT:
1201 dev_dbg(swrm->dev, "device %d got detached\n",
1202 devnum);
1203 break;
1204 case SWR_ATTACHED_OK:
1205 dev_dbg(swrm->dev, "device %d got attached\n",
1206 devnum);
1207 break;
1208 case SWR_ALERT:
1209 dev_dbg(swrm->dev,
1210 "device %d has pending interrupt\n",
1211 devnum);
1212 break;
1213 }
1214 break;
1215 case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
1216 dev_err_ratelimited(swrm->dev, "SWR bus clash detected\n");
1217 break;
1218 case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
1219 dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
1220 break;
1221 case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
1222 dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
1223 break;
1224 case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
1225 dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
1226 break;
1227 case SWRM_INTERRUPT_STATUS_CMD_ERROR:
1228 value = swrm->read(swrm->handle, SWRM_CMD_FIFO_STATUS);
1229 dev_err_ratelimited(swrm->dev,
1230 "SWR CMD error, fifo status 0x%x, flushing fifo\n",
1231 value);
1232 swrm->write(swrm->handle, SWRM_CMD_FIFO_CMD, 0x1);
1233 break;
1234 case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
1235 dev_dbg(swrm->dev, "SWR Port collision detected\n");
1236 break;
1237 case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
1238 dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
1239 break;
1240 case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
1241 complete(&swrm->broadcast);
1242 dev_dbg(swrm->dev, "SWR cmd id finished\n");
1243 break;
1244 case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
1245 break;
1246 case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
1247 break;
1248 case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
1249 break;
1250 case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
1251 complete(&swrm->reset);
1252 break;
1253 case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
1254 break;
1255 default:
1256 dev_err_ratelimited(swrm->dev, "SWR unknown interrupt\n");
1257 ret = IRQ_NONE;
1258 break;
1259 }
1260 }
1261 pm_runtime_mark_last_busy(&swrm->pdev->dev);
1262 pm_runtime_put_autosuspend(&swrm->pdev->dev);
1263 return ret;
1264}
1265
1266static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
1267{
1268 u32 val;
1269
1270 swrm->slave_status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
1271 val = (swrm->slave_status >> (devnum * 2));
1272 val &= SWRM_MCP_SLV_STATUS_MASK;
1273 return val;
1274}
1275
1276static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
1277 u8 *dev_num)
1278{
1279 int i;
1280 u64 id = 0;
1281 int ret = -EINVAL;
1282 struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
1283
1284 if (!swrm) {
1285 pr_err("%s: Invalid handle to swr controller\n",
1286 __func__);
1287 return ret;
1288 }
1289
1290 pm_runtime_get_sync(&swrm->pdev->dev);
1291 for (i = 1; i < (mstr->num_dev + 1); i++) {
1292 id = ((u64)(swrm->read(swrm->handle,
1293 SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
1294 id |= swrm->read(swrm->handle,
1295 SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
1296 if ((id & SWR_DEV_ID_MASK) == dev_id) {
1297 if (swrm_get_device_status(swrm, i) == 0x01) {
1298 *dev_num = i;
1299 ret = 0;
1300 } else {
1301 dev_err(swrm->dev, "%s: device is not ready\n",
1302 __func__);
1303 }
1304 goto found;
1305 }
1306 }
1307 dev_err(swrm->dev, "%s: device id 0x%llx does not match with 0x%llx\n",
1308 __func__, id, dev_id);
1309found:
1310 pm_runtime_mark_last_busy(&swrm->pdev->dev);
1311 pm_runtime_put_autosuspend(&swrm->pdev->dev);
1312 return ret;
1313}
1314static int swrm_master_init(struct swr_mstr_ctrl *swrm)
1315{
1316 int ret = 0;
1317 u32 val;
1318 u8 row_ctrl = SWR_MAX_ROW;
1319 u8 col_ctrl = SWR_MIN_COL;
1320 u8 ssp_period = 1;
1321 u8 retry_cmd_num = 3;
1322 u32 reg[SWRM_MAX_INIT_REG];
1323 u32 value[SWRM_MAX_INIT_REG];
1324 int len = 0;
1325
1326 /* Clear Rows and Cols */
1327 val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
1328 (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
1329 (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
1330
1331 reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
1332 value[len++] = val;
1333
1334 /* Set Auto enumeration flag */
1335 reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
1336 value[len++] = 1;
1337
1338 /* Mask soundwire interrupts */
1339 reg[len] = SWRM_INTERRUPT_MASK_ADDR;
1340 value[len++] = 0x1FFFD;
1341
1342 /* Configure No pings */
1343 val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
1344 val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
1345 val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
1346 reg[len] = SWRM_MCP_CFG_ADDR;
1347 value[len++] = val;
1348
1349 /* Configure number of retries of a read/write cmd */
1350 val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
1351 reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
1352 value[len++] = val;
1353
1354 /* Set IRQ to PULSE */
1355 reg[len] = SWRM_COMP_CFG_ADDR;
1356 value[len++] = 0x02;
1357
1358 reg[len] = SWRM_COMP_CFG_ADDR;
1359 value[len++] = 0x03;
1360
1361 reg[len] = SWRM_INTERRUPT_CLEAR;
1362 value[len++] = 0x08;
1363
1364 swrm->bulk_write(swrm->handle, reg, value, len);
1365
1366 return ret;
1367}
1368
1369static int swrm_probe(struct platform_device *pdev)
1370{
1371 struct swr_mstr_ctrl *swrm;
1372 struct swr_ctrl_platform_data *pdata;
1373 int ret;
1374
1375 /* Allocate soundwire master driver structure */
1376 swrm = kzalloc(sizeof(struct swr_mstr_ctrl), GFP_KERNEL);
1377 if (!swrm) {
1378 ret = -ENOMEM;
1379 goto err_memory_fail;
1380 }
1381 swrm->dev = &pdev->dev;
1382 swrm->pdev = pdev;
1383 platform_set_drvdata(pdev, swrm);
1384 swr_set_ctrl_data(&swrm->master, swrm);
1385 pdata = dev_get_platdata(&pdev->dev);
1386 if (!pdata) {
1387 dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
1388 __func__);
1389 ret = -EINVAL;
1390 goto err_pdata_fail;
1391 }
1392 swrm->handle = (void *)pdata->handle;
1393 if (!swrm->handle) {
1394 dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
1395 __func__);
1396 ret = -EINVAL;
1397 goto err_pdata_fail;
1398 }
1399 swrm->read = pdata->read;
1400 if (!swrm->read) {
1401 dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
1402 __func__);
1403 ret = -EINVAL;
1404 goto err_pdata_fail;
1405 }
1406 swrm->write = pdata->write;
1407 if (!swrm->write) {
1408 dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
1409 __func__);
1410 ret = -EINVAL;
1411 goto err_pdata_fail;
1412 }
1413 swrm->bulk_write = pdata->bulk_write;
1414 if (!swrm->bulk_write) {
1415 dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
1416 __func__);
1417 ret = -EINVAL;
1418 goto err_pdata_fail;
1419 }
1420 swrm->clk = pdata->clk;
1421 if (!swrm->clk) {
1422 dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
1423 __func__);
1424 ret = -EINVAL;
1425 goto err_pdata_fail;
1426 }
1427 swrm->reg_irq = pdata->reg_irq;
1428 if (!swrm->reg_irq) {
1429 dev_err(&pdev->dev, "%s: swrm->reg_irq is NULL\n",
1430 __func__);
1431 ret = -EINVAL;
1432 goto err_pdata_fail;
1433 }
1434 swrm->master.read = swrm_read;
1435 swrm->master.write = swrm_write;
1436 swrm->master.bulk_write = swrm_bulk_write;
1437 swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
1438 swrm->master.connect_port = swrm_connect_port;
1439 swrm->master.disconnect_port = swrm_disconnect_port;
1440 swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
1441 swrm->master.remove_from_group = swrm_remove_from_group;
1442 swrm->master.dev.parent = &pdev->dev;
1443 swrm->master.dev.of_node = pdev->dev.of_node;
1444 swrm->master.num_port = 0;
1445 swrm->num_enum_slaves = 0;
1446 swrm->rcmd_id = 0;
1447 swrm->wcmd_id = 0;
1448 swrm->slave_status = 0;
1449 swrm->num_rx_chs = 0;
1450 swrm->state = SWR_MSTR_RESUME;
1451 init_completion(&swrm->reset);
1452 init_completion(&swrm->broadcast);
1453 mutex_init(&swrm->mlock);
1454 INIT_LIST_HEAD(&swrm->mport_list);
1455 mutex_init(&swrm->reslock);
1456
1457 ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
1458 SWR_IRQ_REGISTER);
1459 if (ret) {
1460 dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
1461 __func__, ret);
1462 goto err_irq_fail;
1463 }
1464
1465 ret = swr_register_master(&swrm->master);
1466 if (ret) {
1467 dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
1468 goto err_mstr_fail;
1469 }
1470
1471 /* Add devices registered with board-info as the
1472 * controller will be up now
1473 */
1474 swr_master_add_boarddevices(&swrm->master);
1475 mutex_lock(&swrm->mlock);
1476 swrm_clk_request(swrm, true);
1477 ret = swrm_master_init(swrm);
1478 if (ret < 0) {
1479 dev_err(&pdev->dev,
1480 "%s: Error in master Initializaiton, err %d\n",
1481 __func__, ret);
1482 mutex_unlock(&swrm->mlock);
1483 goto err_mstr_fail;
1484 }
1485 swrm->version = swrm->read(swrm->handle, SWRM_COMP_HW_VERSION);
1486
1487 mutex_unlock(&swrm->mlock);
1488
1489 if (pdev->dev.of_node)
1490 of_register_swr_devices(&swrm->master);
1491
1492 dbgswrm = swrm;
1493 debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
1494 if (!IS_ERR(debugfs_swrm_dent)) {
1495 debugfs_peek = debugfs_create_file("swrm_peek",
1496 S_IFREG | 0444, debugfs_swrm_dent,
1497 (void *) "swrm_peek", &swrm_debug_ops);
1498
1499 debugfs_poke = debugfs_create_file("swrm_poke",
1500 S_IFREG | 0444, debugfs_swrm_dent,
1501 (void *) "swrm_poke", &swrm_debug_ops);
1502
1503 debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
1504 S_IFREG | 0444, debugfs_swrm_dent,
1505 (void *) "swrm_reg_dump",
1506 &swrm_debug_ops);
1507 }
1508 pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
1509 pm_runtime_use_autosuspend(&pdev->dev);
1510 pm_runtime_set_active(&pdev->dev);
1511 pm_runtime_enable(&pdev->dev);
1512 pm_runtime_mark_last_busy(&pdev->dev);
1513
1514 return 0;
1515err_mstr_fail:
1516 swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
1517 swrm, SWR_IRQ_FREE);
1518err_irq_fail:
1519err_pdata_fail:
1520 kfree(swrm);
1521err_memory_fail:
1522 return ret;
1523}
1524
1525static int swrm_remove(struct platform_device *pdev)
1526{
1527 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1528
1529 swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
1530 swrm, SWR_IRQ_FREE);
1531 if (swrm->mstr_port) {
1532 kfree(swrm->mstr_port->port);
1533 swrm->mstr_port->port = NULL;
1534 kfree(swrm->mstr_port);
1535 swrm->mstr_port = NULL;
1536 }
1537 pm_runtime_disable(&pdev->dev);
1538 pm_runtime_set_suspended(&pdev->dev);
1539 swr_unregister_master(&swrm->master);
1540 mutex_destroy(&swrm->mlock);
1541 mutex_destroy(&swrm->reslock);
1542 kfree(swrm);
1543 return 0;
1544}
1545
1546static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
1547{
1548 u32 val;
1549
1550 dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
1551 swrm->write(swrm->handle, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
1552 val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
1553 val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
1554 swrm->write(swrm->handle, SWRM_MCP_CFG_ADDR, val);
1555 swrm->state = SWR_MSTR_PAUSE;
1556
1557 return 0;
1558}
1559
1560#ifdef CONFIG_PM
1561static int swrm_runtime_resume(struct device *dev)
1562{
1563 struct platform_device *pdev = to_platform_device(dev);
1564 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1565 int ret = 0;
1566 struct swr_master *mstr = &swrm->master;
1567 struct swr_device *swr_dev;
1568
1569 dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
1570 __func__, swrm->state);
1571 mutex_lock(&swrm->reslock);
1572 if ((swrm->state == SWR_MSTR_PAUSE) ||
1573 (swrm->state == SWR_MSTR_DOWN)) {
1574 if (swrm->state == SWR_MSTR_DOWN) {
1575 if (swrm_clk_request(swrm, true))
1576 goto exit;
1577 }
1578 list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
1579 ret = swr_device_up(swr_dev);
1580 if (ret) {
1581 dev_err(dev,
1582 "%s: failed to wakeup swr dev %d\n",
1583 __func__, swr_dev->dev_num);
1584 swrm_clk_request(swrm, false);
1585 goto exit;
1586 }
1587 }
1588 swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
1589 swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
1590 swrm_master_init(swrm);
1591 }
1592exit:
1593 pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
1594 mutex_unlock(&swrm->reslock);
1595 return ret;
1596}
1597
1598static int swrm_runtime_suspend(struct device *dev)
1599{
1600 struct platform_device *pdev = to_platform_device(dev);
1601 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1602 int ret = 0;
1603 struct swr_master *mstr = &swrm->master;
1604 struct swr_device *swr_dev;
1605
1606 dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
1607 __func__, swrm->state);
1608 mutex_lock(&swrm->reslock);
1609 if ((swrm->state == SWR_MSTR_RESUME) ||
1610 (swrm->state == SWR_MSTR_UP)) {
1611 if (swrm_is_port_en(&swrm->master)) {
1612 dev_dbg(dev, "%s ports are enabled\n", __func__);
1613 ret = -EBUSY;
1614 goto exit;
1615 }
1616 swrm_clk_pause(swrm);
1617 swrm->write(swrm->handle, SWRM_COMP_CFG_ADDR, 0x00);
1618 list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
1619 ret = swr_device_down(swr_dev);
1620 if (ret) {
1621 dev_err(dev,
1622 "%s: failed to shutdown swr dev %d\n",
1623 __func__, swr_dev->dev_num);
1624 goto exit;
1625 }
1626 }
1627 swrm_clk_request(swrm, false);
1628 }
1629exit:
1630 mutex_unlock(&swrm->reslock);
1631 return ret;
1632}
1633#endif /* CONFIG_PM */
1634
1635static int swrm_device_down(struct device *dev)
1636{
1637 struct platform_device *pdev = to_platform_device(dev);
1638 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1639 int ret = 0;
1640 struct swr_master *mstr = &swrm->master;
1641 struct swr_device *swr_dev;
1642
1643 dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
1644 mutex_lock(&swrm->reslock);
1645 if ((swrm->state == SWR_MSTR_RESUME) ||
1646 (swrm->state == SWR_MSTR_UP)) {
1647 list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
1648 ret = swr_device_down(swr_dev);
1649 if (ret)
1650 dev_err(dev,
1651 "%s: failed to shutdown swr dev %d\n",
1652 __func__, swr_dev->dev_num);
1653 }
1654 dev_dbg(dev, "%s: Shutting down SWRM\n", __func__);
1655 pm_runtime_disable(dev);
1656 pm_runtime_set_suspended(dev);
1657 pm_runtime_enable(dev);
1658 swrm_clk_request(swrm, false);
1659 }
1660 mutex_unlock(&swrm->reslock);
1661 return ret;
1662}
1663
1664/**
1665 * swrm_wcd_notify - parent device can notify to soundwire master through
1666 * this function
1667 * @pdev: pointer to platform device structure
1668 * @id: command id from parent to the soundwire master
1669 * @data: data from parent device to soundwire master
1670 */
1671int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
1672{
1673 struct swr_mstr_ctrl *swrm;
1674 int ret = 0;
1675 struct swr_master *mstr;
1676 struct swr_device *swr_dev;
1677
1678 if (!pdev) {
1679 pr_err("%s: pdev is NULL\n", __func__);
1680 return -EINVAL;
1681 }
1682 swrm = platform_get_drvdata(pdev);
1683 if (!swrm) {
1684 dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
1685 return -EINVAL;
1686 }
1687 mstr = &swrm->master;
1688
1689 switch (id) {
1690 case SWR_CH_MAP:
1691 if (!data) {
1692 dev_err(swrm->dev, "%s: data is NULL\n", __func__);
1693 ret = -EINVAL;
1694 } else {
1695 ret = swrm_set_ch_map(swrm, data);
1696 }
1697 break;
1698 case SWR_DEVICE_DOWN:
1699 dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
1700 mutex_lock(&swrm->mlock);
1701 if ((swrm->state == SWR_MSTR_PAUSE) ||
1702 (swrm->state == SWR_MSTR_DOWN))
1703 dev_dbg(swrm->dev, "%s: SWR master is already Down: %d\n",
1704 __func__, swrm->state);
1705 else
1706 swrm_device_down(&pdev->dev);
1707 mutex_unlock(&swrm->mlock);
1708 break;
1709 case SWR_DEVICE_UP:
1710 dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
1711 mutex_lock(&swrm->mlock);
1712 mutex_lock(&swrm->reslock);
1713 if ((swrm->state == SWR_MSTR_RESUME) ||
1714 (swrm->state == SWR_MSTR_UP)) {
1715 dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
1716 __func__, swrm->state);
1717 } else {
1718 pm_runtime_mark_last_busy(&pdev->dev);
1719 mutex_unlock(&swrm->reslock);
1720 pm_runtime_get_sync(&pdev->dev);
1721 mutex_lock(&swrm->reslock);
1722 list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
1723 ret = swr_reset_device(swr_dev);
1724 if (ret) {
1725 dev_err(swrm->dev,
1726 "%s: failed to reset swr device %d\n",
1727 __func__, swr_dev->dev_num);
1728 swrm_clk_request(swrm, false);
1729 }
1730 }
1731 pm_runtime_mark_last_busy(&pdev->dev);
1732 pm_runtime_put_autosuspend(&pdev->dev);
1733 }
1734 mutex_unlock(&swrm->reslock);
1735 mutex_unlock(&swrm->mlock);
1736 break;
1737 case SWR_SET_NUM_RX_CH:
1738 if (!data) {
1739 dev_err(swrm->dev, "%s: data is NULL\n", __func__);
1740 ret = -EINVAL;
1741 } else {
1742 mutex_lock(&swrm->mlock);
1743 swrm->num_rx_chs = *(int *)data;
1744 if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
1745 list_for_each_entry(swr_dev, &mstr->devices,
1746 dev_list) {
1747 ret = swr_set_device_group(swr_dev,
1748 SWR_BROADCAST);
1749 if (ret)
1750 dev_err(swrm->dev,
1751 "%s: set num ch failed\n",
1752 __func__);
1753 }
1754 } else {
1755 list_for_each_entry(swr_dev, &mstr->devices,
1756 dev_list) {
1757 ret = swr_set_device_group(swr_dev,
1758 SWR_GROUP_NONE);
1759 if (ret)
1760 dev_err(swrm->dev,
1761 "%s: set num ch failed\n",
1762 __func__);
1763 }
1764 }
1765 mutex_unlock(&swrm->mlock);
1766 }
1767 break;
1768 default:
1769 dev_err(swrm->dev, "%s: swr master unknown id %d\n",
1770 __func__, id);
1771 break;
1772 }
1773 return ret;
1774}
1775EXPORT_SYMBOL(swrm_wcd_notify);
1776
1777#ifdef CONFIG_PM_SLEEP
1778static int swrm_suspend(struct device *dev)
1779{
1780 int ret = -EBUSY;
1781 struct platform_device *pdev = to_platform_device(dev);
1782 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1783
1784 dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
1785 if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
1786 ret = swrm_runtime_suspend(dev);
1787 if (!ret) {
1788 /*
1789 * Synchronize runtime-pm and system-pm states:
1790 * At this point, we are already suspended. If
1791 * runtime-pm still thinks its active, then
1792 * make sure its status is in sync with HW
1793 * status. The three below calls let the
1794 * runtime-pm know that we are suspended
1795 * already without re-invoking the suspend
1796 * callback
1797 */
1798 pm_runtime_disable(dev);
1799 pm_runtime_set_suspended(dev);
1800 pm_runtime_enable(dev);
1801 }
1802 }
1803 if (ret == -EBUSY) {
1804 /*
1805 * There is a possibility that some audio stream is active
1806 * during suspend. We dont want to return suspend failure in
1807 * that case so that display and relevant components can still
1808 * go to suspend.
1809 * If there is some other error, then it should be passed-on
1810 * to system level suspend
1811 */
1812 ret = 0;
1813 }
1814 return ret;
1815}
1816
1817static int swrm_resume(struct device *dev)
1818{
1819 int ret = 0;
1820 struct platform_device *pdev = to_platform_device(dev);
1821 struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
1822
1823 dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
1824 if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
1825 ret = swrm_runtime_resume(dev);
1826 if (!ret) {
1827 pm_runtime_mark_last_busy(dev);
1828 pm_request_autosuspend(dev);
1829 }
1830 }
1831 return ret;
1832}
1833#endif /* CONFIG_PM_SLEEP */
1834
1835static const struct dev_pm_ops swrm_dev_pm_ops = {
1836 SET_SYSTEM_SLEEP_PM_OPS(
1837 swrm_suspend,
1838 swrm_resume
1839 )
1840 SET_RUNTIME_PM_OPS(
1841 swrm_runtime_suspend,
1842 swrm_runtime_resume,
1843 NULL
1844 )
1845};
1846
1847static const struct of_device_id swrm_dt_match[] = {
1848 {
1849 .compatible = "qcom,swr-wcd",
1850 },
1851 {}
1852};
1853
1854static struct platform_driver swr_mstr_driver = {
1855 .probe = swrm_probe,
1856 .remove = swrm_remove,
1857 .driver = {
1858 .name = SWR_WCD_NAME,
1859 .owner = THIS_MODULE,
1860 .pm = &swrm_dev_pm_ops,
1861 .of_match_table = swrm_dt_match,
1862 },
1863};
1864
1865static int __init swrm_init(void)
1866{
1867 return platform_driver_register(&swr_mstr_driver);
1868}
1869subsys_initcall(swrm_init);
1870
1871static void __exit swrm_exit(void)
1872{
1873 platform_driver_unregister(&swr_mstr_driver);
1874}
1875module_exit(swrm_exit);
1876
1877
1878MODULE_LICENSE("GPL v2");
1879MODULE_DESCRIPTION("WCD SoundWire Controller");
1880MODULE_ALIAS("platform:swr-wcd");