| |
| /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved. |
| * |
| * Permission to use, copy, modify, and/or distribute this software for any |
| * purpose with or without fee is hereby granted, provided that the above |
| * copyright notice and this permission notice appear in all copies. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| */ |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| |
| #ifndef _REO_GET_QUEUE_STATS_H_ |
| #define _REO_GET_QUEUE_STATS_H_ |
| #if !defined(__ASSEMBLER__) |
| #endif |
| |
| #include "uniform_reo_cmd_header.h" |
| #define NUM_OF_DWORDS_REO_GET_QUEUE_STATS 10 |
| |
| #define NUM_OF_QWORDS_REO_GET_QUEUE_STATS 5 |
| |
| |
| struct reo_get_queue_stats { |
| #ifndef WIFI_BIT_ORDER_BIG_ENDIAN |
| struct uniform_reo_cmd_header cmd_header; |
| uint32_t rx_reo_queue_desc_addr_31_0 : 32; |
| uint32_t rx_reo_queue_desc_addr_39_32 : 8, |
| clear_stats : 1, |
| reserved_2a : 23; |
| uint32_t reserved_3a : 32; |
| uint32_t reserved_4a : 32; |
| uint32_t reserved_5a : 32; |
| uint32_t reserved_6a : 32; |
| uint32_t reserved_7a : 32; |
| uint32_t reserved_8a : 32; |
| uint32_t tlv64_padding : 32; |
| #else |
| struct uniform_reo_cmd_header cmd_header; |
| uint32_t rx_reo_queue_desc_addr_31_0 : 32; |
| uint32_t reserved_2a : 23, |
| clear_stats : 1, |
| rx_reo_queue_desc_addr_39_32 : 8; |
| uint32_t reserved_3a : 32; |
| uint32_t reserved_4a : 32; |
| uint32_t reserved_5a : 32; |
| uint32_t reserved_6a : 32; |
| uint32_t reserved_7a : 32; |
| uint32_t reserved_8a : 32; |
| uint32_t tlv64_padding : 32; |
| #endif |
| }; |
| |
| |
| |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_LSB 0 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_MSB 15 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_LSB 17 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_MSB 31 |
| #define REO_GET_QUEUE_STATS_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x0000000000000000 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 32 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_MSB 63 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff00000000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x0000000000000008 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_MSB 7 |
| #define REO_GET_QUEUE_STATS_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x00000000000000ff |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_CLEAR_STATS_OFFSET 0x0000000000000008 |
| #define REO_GET_QUEUE_STATS_CLEAR_STATS_LSB 8 |
| #define REO_GET_QUEUE_STATS_CLEAR_STATS_MSB 8 |
| #define REO_GET_QUEUE_STATS_CLEAR_STATS_MASK 0x0000000000000100 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_2A_OFFSET 0x0000000000000008 |
| #define REO_GET_QUEUE_STATS_RESERVED_2A_LSB 9 |
| #define REO_GET_QUEUE_STATS_RESERVED_2A_MSB 31 |
| #define REO_GET_QUEUE_STATS_RESERVED_2A_MASK 0x00000000fffffe00 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_3A_OFFSET 0x0000000000000008 |
| #define REO_GET_QUEUE_STATS_RESERVED_3A_LSB 32 |
| #define REO_GET_QUEUE_STATS_RESERVED_3A_MSB 63 |
| #define REO_GET_QUEUE_STATS_RESERVED_3A_MASK 0xffffffff00000000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_4A_OFFSET 0x0000000000000010 |
| #define REO_GET_QUEUE_STATS_RESERVED_4A_LSB 0 |
| #define REO_GET_QUEUE_STATS_RESERVED_4A_MSB 31 |
| #define REO_GET_QUEUE_STATS_RESERVED_4A_MASK 0x00000000ffffffff |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_5A_OFFSET 0x0000000000000010 |
| #define REO_GET_QUEUE_STATS_RESERVED_5A_LSB 32 |
| #define REO_GET_QUEUE_STATS_RESERVED_5A_MSB 63 |
| #define REO_GET_QUEUE_STATS_RESERVED_5A_MASK 0xffffffff00000000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_6A_OFFSET 0x0000000000000018 |
| #define REO_GET_QUEUE_STATS_RESERVED_6A_LSB 0 |
| #define REO_GET_QUEUE_STATS_RESERVED_6A_MSB 31 |
| #define REO_GET_QUEUE_STATS_RESERVED_6A_MASK 0x00000000ffffffff |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_7A_OFFSET 0x0000000000000018 |
| #define REO_GET_QUEUE_STATS_RESERVED_7A_LSB 32 |
| #define REO_GET_QUEUE_STATS_RESERVED_7A_MSB 63 |
| #define REO_GET_QUEUE_STATS_RESERVED_7A_MASK 0xffffffff00000000 |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_RESERVED_8A_OFFSET 0x0000000000000020 |
| #define REO_GET_QUEUE_STATS_RESERVED_8A_LSB 0 |
| #define REO_GET_QUEUE_STATS_RESERVED_8A_MSB 31 |
| #define REO_GET_QUEUE_STATS_RESERVED_8A_MASK 0x00000000ffffffff |
| |
| |
| |
| |
| #define REO_GET_QUEUE_STATS_TLV64_PADDING_OFFSET 0x0000000000000020 |
| #define REO_GET_QUEUE_STATS_TLV64_PADDING_LSB 32 |
| #define REO_GET_QUEUE_STATS_TLV64_PADDING_MSB 63 |
| #define REO_GET_QUEUE_STATS_TLV64_PADDING_MASK 0xffffffff00000000 |
| |
| |
| |
| #endif |