blob: c4ff12da3b72b6318dcf1df03586ca6de5759735 [file] [log] [blame]
Kai Chen6eca1a62017-01-12 10:17:53 -08001/*
Keyur Parekh25ee3162019-02-08 23:01:39 -08002 * Copyright (c) 2017-2019 The Linux Foundation. All rights reserved.
Kai Chen6eca1a62017-01-12 10:17:53 -08003 *
4 * Permission to use, copy, modify, and/or distribute this software for
5 * any purpose with or without fee is hereby granted, provided that the
6 * above copyright notice and this permission notice appear in all
7 * copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
16 * PERFORMANCE OF THIS SOFTWARE.
17 */
18
19#ifndef _HAL_API_MON_H_
20#define _HAL_API_MON_H_
21
22#include "qdf_types.h"
23#include "hal_internal.h"
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +053024#include <target_type.h>
Kai Chen6eca1a62017-01-12 10:17:53 -080025
Kai Chen6eca1a62017-01-12 10:17:53 -080026#define HAL_RX_PHY_DATA_RADAR 0x01
Karunakar Dasineni40555682017-03-26 22:44:39 -070027#define HAL_SU_MU_CODING_LDPC 0x01
Kai Chen6eca1a62017-01-12 10:17:53 -080028
29#define HAL_RX_FCS_LEN (4)
30#define KEY_EXTIV 0x20
31
32#define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
33#define HAL_RX_USER_TLV32_TYPE_LSB 1
34#define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
35
36#define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
37#define HAL_RX_USER_TLV32_LEN_LSB 10
38#define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
39
40#define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
41#define HAL_RX_USER_TLV32_USERID_LSB 26
42#define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
43
44#define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
45#define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
46
47#define HAL_RX_TLV32_HDR_SIZE 4
48
49#define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
50 ((*((uint32_t *)(rx_status_tlv_ptr)) & \
51 HAL_RX_USER_TLV32_TYPE_MASK) >> \
52 HAL_RX_USER_TLV32_TYPE_LSB)
53
54#define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
55 ((*((uint32_t *)(rx_status_tlv_ptr)) & \
56 HAL_RX_USER_TLV32_LEN_MASK) >> \
57 HAL_RX_USER_TLV32_LEN_LSB)
58
59#define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
60 ((*((uint32_t *)(rx_status_tlv_ptr)) & \
61 HAL_RX_USER_TLV32_USERID_MASK) >> \
62 HAL_RX_USER_TLV32_USERID_LSB)
63
Kai Chen52ef33f2019-03-05 18:33:40 -080064#define HAL_TLV_STATUS_PPDU_NOT_DONE 0
65#define HAL_TLV_STATUS_PPDU_DONE 1
66#define HAL_TLV_STATUS_BUF_DONE 2
67#define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
68#define HAL_TLV_STATUS_PPDU_START 4
69#define HAL_TLV_STATUS_HEADER 5
70#define HAL_TLV_STATUS_MPDU_END 6
71#define HAL_TLV_STATUS_MSDU_START 7
72#define HAL_TLV_STATUS_MSDU_END 8
Kai Chen6eca1a62017-01-12 10:17:53 -080073
Kai Chene0dd94d2019-06-07 13:10:49 -070074#define HAL_MAX_UL_MU_USERS 37
Kai Chen6eca1a62017-01-12 10:17:53 -080075
Karunakar Dasineni40555682017-03-26 22:44:39 -070076#define HAL_RX_PKT_TYPE_11A 0
77#define HAL_RX_PKT_TYPE_11B 1
78#define HAL_RX_PKT_TYPE_11N 2
79#define HAL_RX_PKT_TYPE_11AC 3
80#define HAL_RX_PKT_TYPE_11AX 4
81
82#define HAL_RX_RECEPTION_TYPE_SU 0
83#define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
84#define HAL_RX_RECEPTION_TYPE_OFDMA 2
85#define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
86
sumedh baikady2a19fe42017-12-19 10:44:17 -080087/* Multiply rate by 2 to avoid float point
88 * and get rate in units of 500kbps
89 */
90#define HAL_11B_RATE_0MCS 11*2
91#define HAL_11B_RATE_1MCS 5.5*2
92#define HAL_11B_RATE_2MCS 2*2
93#define HAL_11B_RATE_3MCS 1*2
94#define HAL_11B_RATE_4MCS 11*2
95#define HAL_11B_RATE_5MCS 5.5*2
96#define HAL_11B_RATE_6MCS 2*2
sumedh baikady86a83e82017-08-25 16:56:31 -070097
sumedh baikady2a19fe42017-12-19 10:44:17 -080098#define HAL_11A_RATE_0MCS 48*2
99#define HAL_11A_RATE_1MCS 24*2
100#define HAL_11A_RATE_2MCS 12*2
101#define HAL_11A_RATE_3MCS 6*2
102#define HAL_11A_RATE_4MCS 54*2
103#define HAL_11A_RATE_5MCS 36*2
104#define HAL_11A_RATE_6MCS 18*2
105#define HAL_11A_RATE_7MCS 9*2
sumedh baikady86a83e82017-08-25 16:56:31 -0700106
Keyur Parekh76eadf42018-08-23 12:00:20 -0700107#define HAL_LEGACY_MCS0 0
108#define HAL_LEGACY_MCS1 1
109#define HAL_LEGACY_MCS2 2
110#define HAL_LEGACY_MCS3 3
111#define HAL_LEGACY_MCS4 4
112#define HAL_LEGACY_MCS5 5
113#define HAL_LEGACY_MCS6 6
114#define HAL_LEGACY_MCS7 7
115
sumedh baikadyf7bbb352017-11-06 16:24:13 -0800116#define HE_GI_0_8 0
Keyur Parekh25ee3162019-02-08 23:01:39 -0800117#define HE_GI_0_4 1
118#define HE_GI_1_6 2
119#define HE_GI_3_2 3
sumedh baikadyf7bbb352017-11-06 16:24:13 -0800120
sumedh baikady710c2522018-02-15 12:56:45 -0800121#define HT_SGI_PRESENT 0x80
122
Keyur Parekh44d8f8f2019-03-12 12:39:41 -0700123#define HE_LTF_1_X 0
124#define HE_LTF_2_X 1
125#define HE_LTF_4_X 2
126#define HE_LTF_UNKNOWN 3
Keyur Parekh5929a9f2017-12-20 17:55:26 -0800127#define VHT_SIG_SU_NSS_MASK 0x7
Keyur Parekhf72cbe52018-11-15 15:56:07 -0800128#define HT_SIG_SU_NSS_SHIFT 0x3
Anish Nataraj28490c42018-01-19 19:34:54 +0530129
130#define HAL_TID_INVALID 31
131#define HAL_AST_IDX_INVALID 0xFFFF
132
Keyur Parekh4d36b322018-01-18 14:30:15 -0800133#ifdef GET_MSDU_AGGREGATION
134#define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
135{\
136 struct rx_msdu_end *rx_msdu_end;\
137 bool first_msdu, last_msdu; \
138 rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
139 first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
140 last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
141 if (first_msdu && last_msdu)\
142 rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
143 else\
144 rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
145} \
146
147#else
148#define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
149#endif
150
Kai Chen6eca1a62017-01-12 10:17:53 -0800151enum {
Kai Chen6eca1a62017-01-12 10:17:53 -0800152 DP_PPDU_STATUS_START,
153 DP_PPDU_STATUS_DONE,
154};
155
156static inline
157uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
158{
159 /* return the HW_RX_DESC size */
160 return sizeof(struct rx_pkt_tlvs);
161}
162
163static inline
164uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
165{
166 return data;
167}
168
169static inline
170uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
171{
172 struct rx_attention *rx_attn;
173 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
174
175 rx_attn = &rx_desc->attn_tlv.rx_attn;
176
177 return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
178}
179
180static inline
181uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
182{
183 struct rx_attention *rx_attn;
184 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
185
186 rx_attn = &rx_desc->attn_tlv.rx_attn;
187
188 return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
189}
190
Kai Chen339b01d2018-07-22 11:34:13 -0700191/*
192 * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
193 * start TLV of Hardware TLV descriptor
194 * @hw_desc_addr: Hardware desciptor address
195 *
196 * Return: bool: if TLV tag match
197 */
198static inline
199bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
200{
201 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
202 uint32_t tlv_tag;
203
204 tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
205 &rx_desc->mpdu_start_tlv);
206
207 return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
208}
209
Kai Chen6eca1a62017-01-12 10:17:53 -0800210static inline
Tallapragada Kalyan70539512018-03-29 16:19:43 +0530211uint32_t HAL_RX_HW_DESC_GET_PPDUID_GET(void *hw_desc_addr)
Kai Chen6eca1a62017-01-12 10:17:53 -0800212{
Kai Chen634d53f2017-07-15 18:49:02 -0700213 struct rx_mpdu_info *rx_mpdu_info;
Kai Chen6eca1a62017-01-12 10:17:53 -0800214 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
215
Kai Chen634d53f2017-07-15 18:49:02 -0700216 rx_mpdu_info =
217 &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
Kai Chen6eca1a62017-01-12 10:17:53 -0800218
Kai Chen634d53f2017-07-15 18:49:02 -0700219 return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
Kai Chen6eca1a62017-01-12 10:17:53 -0800220}
221
Karunakar Dasineni40555682017-03-26 22:44:39 -0700222/* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
Karunakar Dasineni40555682017-03-26 22:44:39 -0700223
Kai Chen6eca1a62017-01-12 10:17:53 -0800224#define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
225 (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
226 BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
227 BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
228 BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
229
230#define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
231 (HAL_RX_BUFFER_ADDR_39_32_GET(& \
232 (((struct reo_entrance_ring *)reo_ent_desc) \
233 ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
234
235#define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
236 (HAL_RX_BUFFER_ADDR_31_0_GET(& \
237 (((struct reo_entrance_ring *)reo_ent_desc) \
238 ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
239
240#define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
241 (HAL_RX_BUF_COOKIE_GET(& \
242 (((struct reo_entrance_ring *)reo_ent_desc) \
243 ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
244
245/**
246 * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
247 * cookie from the REO entrance ring element
248 *
249 * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
250 * the current descriptor
251 * @ buf_info: structure to return the buffer information
252 * @ msdu_cnt: pointer to msdu count in MPDU
253 * Return: void
254 */
255static inline
256void hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
257 struct hal_buf_info *buf_info,
258 void **pp_buf_addr_info,
Kai Chen634d53f2017-07-15 18:49:02 -0700259 uint32_t *msdu_cnt
Kai Chen6eca1a62017-01-12 10:17:53 -0800260)
261{
262 struct reo_entrance_ring *reo_ent_ring =
263 (struct reo_entrance_ring *)rx_desc;
264 struct buffer_addr_info *buf_addr_info;
265 struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
266 uint32_t loop_cnt;
267
268 rx_mpdu_desc_info_details =
269 &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
270
271 *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
272 RX_MPDU_DESC_INFO_0, MSDU_COUNT);
273
274 loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
275
276 buf_addr_info =
277 &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
278
279 buf_info->paddr =
280 (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
281 ((uint64_t)
282 (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
283
284 buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
285
286 QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
Aditya Sathishded018e2018-07-02 16:25:21 +0530287 "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
Kai Chen6eca1a62017-01-12 10:17:53 -0800288 __func__, __LINE__, reo_ent_ring, buf_addr_info,
289 (unsigned long long)buf_info->paddr, loop_cnt);
290
291 *pp_buf_addr_info = (void *)buf_addr_info;
292}
293
294static inline
295void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
296 struct hal_buf_info *buf_info, void **pp_buf_addr_info)
297{
298 struct rx_msdu_link *msdu_link =
299 (struct rx_msdu_link *)rx_msdu_link_desc;
300 struct buffer_addr_info *buf_addr_info;
301
302 buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
303
304 buf_info->paddr =
305 (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
306 ((uint64_t)
307 (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
308
309 buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
310
311 *pp_buf_addr_info = (void *)buf_addr_info;
312}
313
314/**
315 * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
316 *
317 * @ soc : HAL version of the SOC pointer
318 * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
319 * @ buf_addr_info : void pointer to the buffer_addr_info
320 *
321 * Return: void
322 */
323
324static inline void hal_rx_mon_msdu_link_desc_set(struct hal_soc *soc,
325 void *src_srng_desc, void *buf_addr_info)
326{
327 struct buffer_addr_info *wbm_srng_buffer_addr_info =
328 (struct buffer_addr_info *)src_srng_desc;
329 uint64_t paddr;
330 struct buffer_addr_info *p_buffer_addr_info =
331 (struct buffer_addr_info *)buf_addr_info;
332
333 paddr =
334 (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
335 ((uint64_t)
336 (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
337
338 QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
Aditya Sathishded018e2018-07-02 16:25:21 +0530339 "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
Kai Chen6eca1a62017-01-12 10:17:53 -0800340 __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
341 (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
342
343 /* Structure copy !!! */
344 *wbm_srng_buffer_addr_info =
345 *((struct buffer_addr_info *)buf_addr_info);
346}
347
348static inline
349uint32 hal_get_rx_msdu_link_desc_size(void)
350{
351 return sizeof(struct rx_msdu_link);
352}
353
354enum {
355 HAL_PKT_TYPE_OFDM = 0,
Karunakar Dasineni40555682017-03-26 22:44:39 -0700356 HAL_PKT_TYPE_CCK,
Kai Chen6eca1a62017-01-12 10:17:53 -0800357 HAL_PKT_TYPE_HT,
358 HAL_PKT_TYPE_VHT,
359 HAL_PKT_TYPE_HE,
360};
361
362enum {
363 HAL_SGI_0_8_US,
364 HAL_SGI_0_4_US,
365 HAL_SGI_1_6_US,
366 HAL_SGI_3_2_US,
367};
368
369enum {
370 HAL_FULL_RX_BW_20,
371 HAL_FULL_RX_BW_40,
372 HAL_FULL_RX_BW_80,
373 HAL_FULL_RX_BW_160,
374};
375
376enum {
377 HAL_RX_TYPE_SU,
378 HAL_RX_TYPE_MU_MIMO,
379 HAL_RX_TYPE_MU_OFDMA,
380 HAL_RX_TYPE_MU_OFDMA_MIMO,
381};
382
Karunakar Dasineni40555682017-03-26 22:44:39 -0700383/**
Kai Chen783e0382018-01-25 16:29:08 -0800384 * enum
385 * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
386 * @HAL_RX_MON_PPDU_END: PPDU end TLV is decided in HAL
387 */
388enum {
389 HAL_RX_MON_PPDU_START = 0,
390 HAL_RX_MON_PPDU_END,
391};
392
Kai Chen6eca1a62017-01-12 10:17:53 -0800393struct hal_rx_ppdu_common_info {
394 uint32_t ppdu_id;
395 uint32_t ppdu_timestamp;
Pranita Solankeed0aba62018-01-12 19:14:31 +0530396 uint32_t mpdu_cnt_fcs_ok;
397 uint32_t mpdu_cnt_fcs_err;
Kai Chen6eca1a62017-01-12 10:17:53 -0800398};
399
Soumya Bhatdc8aca82018-03-13 14:10:24 +0530400struct hal_rx_msdu_payload_info {
401 uint8_t *first_msdu_payload;
402 uint32_t payload_len;
403};
404
Chaithanya Garrepalli95fc62f2018-07-24 18:52:27 +0530405/**
406 * struct hal_rx_nac_info - struct for neighbour info
407 * @fc_valid: flag indicate if it has valid frame control information
Karunakar Dasineniacc8b562019-05-07 07:00:24 -0700408 * @frame_control: frame control from each MPDU
Chaithanya Garrepalli95fc62f2018-07-24 18:52:27 +0530409 * @to_ds_flag: flag indicate to_ds bit
410 * @mac_addr2_valid: flag indicate if mac_addr2 is valid
411 * @mac_addr2: mac address2 in wh
412 */
413struct hal_rx_nac_info {
414 uint8_t fc_valid;
Karunakar Dasineniacc8b562019-05-07 07:00:24 -0700415 uint16_t frame_control;
Chaithanya Garrepalli95fc62f2018-07-24 18:52:27 +0530416 uint8_t to_ds_flag;
417 uint8_t mac_addr2_valid;
Srinivas Girigowda2751b6d2019-02-27 12:28:13 -0800418 uint8_t mac_addr2[QDF_MAC_ADDR_SIZE];
Chaithanya Garrepalli95fc62f2018-07-24 18:52:27 +0530419};
420
Karunakar Dasineniacc8b562019-05-07 07:00:24 -0700421/**
422 * struct hal_rx_ppdu_msdu_info - struct for msdu info from HW TLVs
423 * @cce_metadata: cached metadata value received in the MSDU_END TLV
424 */
425struct hal_rx_ppdu_msdu_info {
426 uint16_t cce_metadata;
427};
428
Kai Chen6eca1a62017-01-12 10:17:53 -0800429struct hal_rx_ppdu_info {
430 struct hal_rx_ppdu_common_info com_info;
Karunakar Dasineni40555682017-03-26 22:44:39 -0700431 struct mon_rx_status rx_status;
Kai Chen52ef33f2019-03-05 18:33:40 -0800432 struct mon_rx_user_status rx_user_status[HAL_MAX_UL_MU_USERS];
Soumya Bhatdc8aca82018-03-13 14:10:24 +0530433 struct hal_rx_msdu_payload_info msdu_info;
Chaithanya Garrepalli95fc62f2018-07-24 18:52:27 +0530434 struct hal_rx_nac_info nac_info;
Kai Chen783e0382018-01-25 16:29:08 -0800435 /* status ring PPDU start and end state */
436 uint32_t rx_state;
Kai Chen52ef33f2019-03-05 18:33:40 -0800437 /* MU user id for status ring TLV */
438 uint32_t user_id;
439 /* MPDU/MSDU truncated to 128 bytes header start addr in status skb */
440 unsigned char *data;
441 /* MPDU/MSDU truncated to 128 bytes header real length */
442 uint32_t hdr_len;
443 /* MPDU FCS error */
444 bool fcs_err;
Karunakar Dasineniacc8b562019-05-07 07:00:24 -0700445 struct hal_rx_ppdu_msdu_info rx_msdu_info[HAL_MAX_UL_MU_USERS];
Kai Chen6eca1a62017-01-12 10:17:53 -0800446};
447
448static inline uint32_t
449hal_get_rx_status_buf_size(void) {
450 /* RX status buffer size is hard coded for now */
451 return 2048;
452}
453
454static inline uint8_t*
455hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
Karunakar Dasineni40555682017-03-26 22:44:39 -0700456 uint32_t tlv_len, tlv_tag;
Kai Chen6eca1a62017-01-12 10:17:53 -0800457
458 tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
Karunakar Dasineni40555682017-03-26 22:44:39 -0700459 tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
460
Jeff Johnsondc9c5592018-05-06 15:40:42 -0700461 /* The actual length of PPDU_END is the combined length of many PHY
Karunakar Dasineni40555682017-03-26 22:44:39 -0700462 * TLVs that follow. Skip the TLV header and
463 * rx_rxpcu_classification_overview that follows the header to get to
464 * next TLV.
465 */
466 if (tlv_tag == WIFIRX_PPDU_END_E)
467 tlv_len = sizeof(struct rx_rxpcu_classification_overview);
Kai Chen6eca1a62017-01-12 10:17:53 -0800468
469 return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
470 HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
471}
472
Balamurugan Mahalingam5d806412018-07-30 18:04:15 +0530473/**
474 * hal_rx_proc_phyrx_other_receive_info_tlv()
475 * - process other receive info TLV
476 * @rx_tlv_hdr: pointer to TLV header
477 * @ppdu_info: pointer to ppdu_info
478 *
479 * Return: None
480 */
481static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530482 void *rx_tlv_hdr,
483 struct hal_rx_ppdu_info
484 *ppdu_info)
Mohit Khanna6c22db32018-03-19 21:47:51 -0700485{
Balamurugan Mahalingamd0159642018-07-11 15:02:29 +0530486 hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
487 (void *)ppdu_info);
Mohit Khanna6c22db32018-03-19 21:47:51 -0700488}
Mohit Khanna6c22db32018-03-19 21:47:51 -0700489
490/**
491 * hal_rx_status_get_tlv_info() - process receive info TLV
492 * @rx_tlv_hdr: pointer to TLV header
493 * @ppdu_info: pointer to ppdu_info
494 *
495 * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
496 */
Kai Chen6eca1a62017-01-12 10:17:53 -0800497static inline uint32_t
Balamurugan Mahalingam5d806412018-07-30 18:04:15 +0530498hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
499 struct hal_soc *hal_soc)
Kai Chen6eca1a62017-01-12 10:17:53 -0800500{
Balamurugan Mahalingam5d806412018-07-30 18:04:15 +0530501 return hal_soc->ops->hal_rx_status_get_tlv_info(rx_tlv_hdr,
502 ppdu_info, hal_soc);
Kai Chen6eca1a62017-01-12 10:17:53 -0800503}
504
505static inline
506uint32_t hal_get_rx_status_done_tlv_size(void *hal_soc)
507{
508 return HAL_RX_TLV32_HDR_SIZE;
509}
510
511static inline QDF_STATUS
512hal_get_rx_status_done(uint8_t *rx_tlv)
513{
514 uint32_t tlv_tag;
515
516 tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
517
518 if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
519 return QDF_STATUS_SUCCESS;
520 else
521 return QDF_STATUS_E_EMPTY;
522}
523
524static inline QDF_STATUS
525hal_clear_rx_status_done(uint8_t *rx_tlv)
526{
527 *(uint32_t *)rx_tlv = 0;
528 return QDF_STATUS_SUCCESS;
529}
530
531#endif